blob: 4ce4e7fb1124d0aa38323454af5a782edffae42c [file] [log] [blame]
Peter De Schrijver76ebc132013-09-04 17:04:19 +03001/*
2 * Copyright (c) 2012, 2013, NVIDIA CORPORATION. All rights reserved.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 *
13 * You should have received a copy of the GNU General Public License
14 * along with this program. If not, see <http://www.gnu.org/licenses/>.
15 */
16
17#include <linux/io.h>
Peter De Schrijver76ebc132013-09-04 17:04:19 +030018#include <linux/clk-provider.h>
19#include <linux/clkdev.h>
20#include <linux/of.h>
21#include <linux/of_address.h>
22#include <linux/delay.h>
23#include <linux/export.h>
24#include <linux/clk/tegra.h>
25
26#include "clk.h"
27#include "clk-id.h"
28
29#define CLK_SOURCE_I2S0 0x1d8
30#define CLK_SOURCE_I2S1 0x100
31#define CLK_SOURCE_I2S2 0x104
32#define CLK_SOURCE_NDFLASH 0x160
33#define CLK_SOURCE_I2S3 0x3bc
34#define CLK_SOURCE_I2S4 0x3c0
35#define CLK_SOURCE_SPDIF_OUT 0x108
36#define CLK_SOURCE_SPDIF_IN 0x10c
37#define CLK_SOURCE_PWM 0x110
38#define CLK_SOURCE_ADX 0x638
Peter De Schrijver3b34d822013-10-14 18:53:10 +030039#define CLK_SOURCE_ADX1 0x670
Peter De Schrijver76ebc132013-09-04 17:04:19 +030040#define CLK_SOURCE_AMX 0x63c
Peter De Schrijver3b34d822013-10-14 18:53:10 +030041#define CLK_SOURCE_AMX1 0x674
Peter De Schrijver76ebc132013-09-04 17:04:19 +030042#define CLK_SOURCE_HDA 0x428
43#define CLK_SOURCE_HDA2CODEC_2X 0x3e4
44#define CLK_SOURCE_SBC1 0x134
45#define CLK_SOURCE_SBC2 0x118
46#define CLK_SOURCE_SBC3 0x11c
47#define CLK_SOURCE_SBC4 0x1b4
48#define CLK_SOURCE_SBC5 0x3c8
49#define CLK_SOURCE_SBC6 0x3cc
50#define CLK_SOURCE_SATA_OOB 0x420
51#define CLK_SOURCE_SATA 0x424
52#define CLK_SOURCE_NDSPEED 0x3f8
53#define CLK_SOURCE_VFIR 0x168
54#define CLK_SOURCE_SDMMC1 0x150
55#define CLK_SOURCE_SDMMC2 0x154
56#define CLK_SOURCE_SDMMC3 0x1bc
57#define CLK_SOURCE_SDMMC4 0x164
58#define CLK_SOURCE_CVE 0x140
59#define CLK_SOURCE_TVO 0x188
60#define CLK_SOURCE_TVDAC 0x194
61#define CLK_SOURCE_VDE 0x1c8
62#define CLK_SOURCE_CSITE 0x1d4
63#define CLK_SOURCE_LA 0x1f8
64#define CLK_SOURCE_TRACE 0x634
65#define CLK_SOURCE_OWR 0x1cc
66#define CLK_SOURCE_NOR 0x1d0
67#define CLK_SOURCE_MIPI 0x174
68#define CLK_SOURCE_I2C1 0x124
69#define CLK_SOURCE_I2C2 0x198
70#define CLK_SOURCE_I2C3 0x1b8
71#define CLK_SOURCE_I2C4 0x3c4
72#define CLK_SOURCE_I2C5 0x128
Peter De Schrijver3b34d822013-10-14 18:53:10 +030073#define CLK_SOURCE_I2C6 0x65c
Peter De Schrijver76ebc132013-09-04 17:04:19 +030074#define CLK_SOURCE_UARTA 0x178
75#define CLK_SOURCE_UARTB 0x17c
76#define CLK_SOURCE_UARTC 0x1a0
77#define CLK_SOURCE_UARTD 0x1c0
78#define CLK_SOURCE_UARTE 0x1c4
79#define CLK_SOURCE_3D 0x158
80#define CLK_SOURCE_2D 0x15c
81#define CLK_SOURCE_MPE 0x170
Peter De Schrijver3b34d822013-10-14 18:53:10 +030082#define CLK_SOURCE_UARTE 0x1c4
Peter De Schrijver76ebc132013-09-04 17:04:19 +030083#define CLK_SOURCE_VI_SENSOR 0x1a8
84#define CLK_SOURCE_VI 0x148
85#define CLK_SOURCE_EPP 0x16c
86#define CLK_SOURCE_MSENC 0x1f0
87#define CLK_SOURCE_TSEC 0x1f4
88#define CLK_SOURCE_HOST1X 0x180
89#define CLK_SOURCE_HDMI 0x18c
90#define CLK_SOURCE_DISP1 0x138
91#define CLK_SOURCE_DISP2 0x13c
92#define CLK_SOURCE_CILAB 0x614
93#define CLK_SOURCE_CILCD 0x618
94#define CLK_SOURCE_CILE 0x61c
95#define CLK_SOURCE_DSIALP 0x620
96#define CLK_SOURCE_DSIBLP 0x624
97#define CLK_SOURCE_TSENSOR 0x3b8
98#define CLK_SOURCE_D_AUDIO 0x3d0
99#define CLK_SOURCE_DAM0 0x3d8
100#define CLK_SOURCE_DAM1 0x3dc
101#define CLK_SOURCE_DAM2 0x3e0
102#define CLK_SOURCE_ACTMON 0x3e8
103#define CLK_SOURCE_EXTERN1 0x3ec
104#define CLK_SOURCE_EXTERN2 0x3f0
105#define CLK_SOURCE_EXTERN3 0x3f4
106#define CLK_SOURCE_I2CSLOW 0x3fc
107#define CLK_SOURCE_SE 0x42c
108#define CLK_SOURCE_MSELECT 0x3b4
109#define CLK_SOURCE_DFLL_REF 0x62c
110#define CLK_SOURCE_DFLL_SOC 0x630
111#define CLK_SOURCE_SOC_THERM 0x644
112#define CLK_SOURCE_XUSB_HOST_SRC 0x600
113#define CLK_SOURCE_XUSB_FALCON_SRC 0x604
114#define CLK_SOURCE_XUSB_FS_SRC 0x608
115#define CLK_SOURCE_XUSB_SS_SRC 0x610
116#define CLK_SOURCE_XUSB_DEV_SRC 0x60c
Peter De Schrijver3b34d822013-10-14 18:53:10 +0300117#define CLK_SOURCE_ISP 0x144
118#define CLK_SOURCE_SOR0 0x414
119#define CLK_SOURCE_DPAUX 0x418
120#define CLK_SOURCE_SATA_OOB 0x420
121#define CLK_SOURCE_SATA 0x424
122#define CLK_SOURCE_ENTROPY 0x628
123#define CLK_SOURCE_VI_SENSOR2 0x658
124#define CLK_SOURCE_HDMI_AUDIO 0x668
125#define CLK_SOURCE_VIC03 0x678
126#define CLK_SOURCE_CLK72MHZ 0x66c
Rhyland Kleindc37fec2015-06-18 17:28:18 -0400127#define CLK_SOURCE_DBGAPB 0x718
128#define CLK_SOURCE_NVENC 0x6a0
129#define CLK_SOURCE_NVDEC 0x698
130#define CLK_SOURCE_NVJPG 0x69c
131#define CLK_SOURCE_APE 0x6c0
132#define CLK_SOURCE_SOR1 0x410
133#define CLK_SOURCE_SDMMC_LEGACY 0x694
134#define CLK_SOURCE_QSPI 0x6c4
135#define CLK_SOURCE_VI_I2C 0x6c8
136#define CLK_SOURCE_MIPIBIF 0x660
137#define CLK_SOURCE_UARTAPE 0x710
138#define CLK_SOURCE_TSECB 0x6d8
139#define CLK_SOURCE_MAUD 0x6d4
140#define CLK_SOURCE_USB2_HSIC_TRK 0x6cc
Peter De Schrijver76ebc132013-09-04 17:04:19 +0300141
142#define MASK(x) (BIT(x) - 1)
143
144#define MUX(_name, _parents, _offset, \
145 _clk_num, _gate_flags, _clk_id) \
146 TEGRA_INIT_DATA_TABLE(_name, NULL, NULL, _parents, _offset,\
147 30, MASK(2), 0, 0, 8, 1, TEGRA_DIVIDER_ROUND_UP, \
Peter De Schrijverbc442752013-11-18 16:11:37 +0100148 _clk_num, _gate_flags, _clk_id, _parents##_idx, 0,\
149 NULL)
Peter De Schrijver76ebc132013-09-04 17:04:19 +0300150
151#define MUX_FLAGS(_name, _parents, _offset,\
152 _clk_num, _gate_flags, _clk_id, flags)\
153 TEGRA_INIT_DATA_TABLE(_name, NULL, NULL, _parents, _offset,\
154 30, MASK(2), 0, 0, 8, 1, TEGRA_DIVIDER_ROUND_UP,\
Peter De Schrijverbc442752013-11-18 16:11:37 +0100155 _clk_num, _gate_flags, _clk_id, _parents##_idx, flags,\
156 NULL)
Peter De Schrijver76ebc132013-09-04 17:04:19 +0300157
158#define MUX8(_name, _parents, _offset, \
159 _clk_num, _gate_flags, _clk_id) \
160 TEGRA_INIT_DATA_TABLE(_name, NULL, NULL, _parents, _offset,\
161 29, MASK(3), 0, 0, 8, 1, TEGRA_DIVIDER_ROUND_UP,\
Peter De Schrijverbc442752013-11-18 16:11:37 +0100162 _clk_num, _gate_flags, _clk_id, _parents##_idx, 0,\
163 NULL)
Peter De Schrijver76ebc132013-09-04 17:04:19 +0300164
Peter De Schrijverb29f9e92013-11-18 16:11:38 +0100165#define MUX8_NOGATE_LOCK(_name, _parents, _offset, _clk_id, _lock) \
166 TEGRA_INIT_DATA_TABLE(_name, NULL, NULL, _parents, _offset, \
167 29, MASK(3), 0, 0, 8, 1, TEGRA_DIVIDER_ROUND_UP,\
168 0, TEGRA_PERIPH_NO_GATE, _clk_id,\
169 _parents##_idx, 0, _lock)
170
Peter De Schrijver76ebc132013-09-04 17:04:19 +0300171#define INT(_name, _parents, _offset, \
172 _clk_num, _gate_flags, _clk_id) \
173 TEGRA_INIT_DATA_TABLE(_name, NULL, NULL, _parents, _offset,\
174 30, MASK(2), 0, 0, 8, 1, TEGRA_DIVIDER_INT| \
175 TEGRA_DIVIDER_ROUND_UP, _clk_num, _gate_flags,\
Peter De Schrijverbc442752013-11-18 16:11:37 +0100176 _clk_id, _parents##_idx, 0, NULL)
Peter De Schrijver76ebc132013-09-04 17:04:19 +0300177
178#define INT_FLAGS(_name, _parents, _offset,\
179 _clk_num, _gate_flags, _clk_id, flags)\
180 TEGRA_INIT_DATA_TABLE(_name, NULL, NULL, _parents, _offset,\
181 30, MASK(2), 0, 0, 8, 1, TEGRA_DIVIDER_INT| \
182 TEGRA_DIVIDER_ROUND_UP, _clk_num, _gate_flags,\
Peter De Schrijverbc442752013-11-18 16:11:37 +0100183 _clk_id, _parents##_idx, flags, NULL)
Peter De Schrijver76ebc132013-09-04 17:04:19 +0300184
185#define INT8(_name, _parents, _offset,\
186 _clk_num, _gate_flags, _clk_id) \
187 TEGRA_INIT_DATA_TABLE(_name, NULL, NULL, _parents, _offset,\
188 29, MASK(3), 0, 0, 8, 1, TEGRA_DIVIDER_INT| \
189 TEGRA_DIVIDER_ROUND_UP, _clk_num, _gate_flags,\
Peter De Schrijverbc442752013-11-18 16:11:37 +0100190 _clk_id, _parents##_idx, 0, NULL)
Peter De Schrijver76ebc132013-09-04 17:04:19 +0300191
192#define UART(_name, _parents, _offset,\
193 _clk_num, _clk_id) \
194 TEGRA_INIT_DATA_TABLE(_name, NULL, NULL, _parents, _offset,\
195 30, MASK(2), 0, 0, 16, 1, TEGRA_DIVIDER_UART| \
196 TEGRA_DIVIDER_ROUND_UP, _clk_num, 0, _clk_id,\
Peter De Schrijverbc442752013-11-18 16:11:37 +0100197 _parents##_idx, 0, NULL)
Peter De Schrijver76ebc132013-09-04 17:04:19 +0300198
Rhyland Kleindc37fec2015-06-18 17:28:18 -0400199#define UART8(_name, _parents, _offset,\
200 _clk_num, _clk_id) \
201 TEGRA_INIT_DATA_TABLE(_name, NULL, NULL, _parents, _offset,\
202 29, MASK(3), 0, 0, 16, 1, TEGRA_DIVIDER_UART| \
203 TEGRA_DIVIDER_ROUND_UP, _clk_num, 0, _clk_id,\
204 _parents##_idx, 0, NULL)
205
Peter De Schrijver76ebc132013-09-04 17:04:19 +0300206#define I2C(_name, _parents, _offset,\
207 _clk_num, _clk_id) \
208 TEGRA_INIT_DATA_TABLE(_name, NULL, NULL, _parents, _offset,\
209 30, MASK(2), 0, 0, 16, 0, TEGRA_DIVIDER_ROUND_UP,\
Peter De Schrijverbc442752013-11-18 16:11:37 +0100210 _clk_num, 0, _clk_id, _parents##_idx, 0, NULL)
Peter De Schrijver76ebc132013-09-04 17:04:19 +0300211
212#define XUSB(_name, _parents, _offset, \
213 _clk_num, _gate_flags, _clk_id) \
214 TEGRA_INIT_DATA_TABLE(_name, NULL, NULL, _parents, _offset, \
215 29, MASK(3), 0, 0, 8, 1, TEGRA_DIVIDER_INT| \
216 TEGRA_DIVIDER_ROUND_UP, _clk_num, _gate_flags,\
Peter De Schrijverbc442752013-11-18 16:11:37 +0100217 _clk_id, _parents##_idx, 0, NULL)
Peter De Schrijver76ebc132013-09-04 17:04:19 +0300218
219#define AUDIO(_name, _offset, _clk_num,\
220 _gate_flags, _clk_id) \
221 TEGRA_INIT_DATA_TABLE(_name, NULL, NULL, mux_d_audio_clk, \
222 _offset, 16, 0xE01F, 0, 0, 8, 1, \
223 TEGRA_DIVIDER_ROUND_UP, _clk_num, _gate_flags, \
Peter De Schrijverbc442752013-11-18 16:11:37 +0100224 _clk_id, mux_d_audio_clk_idx, 0, NULL)
Peter De Schrijver76ebc132013-09-04 17:04:19 +0300225
226#define NODIV(_name, _parents, _offset, \
227 _mux_shift, _mux_mask, _clk_num, \
Peter De Schrijverbc442752013-11-18 16:11:37 +0100228 _gate_flags, _clk_id, _lock) \
Peter De Schrijver76ebc132013-09-04 17:04:19 +0300229 TEGRA_INIT_DATA_TABLE(_name, NULL, NULL, _parents, _offset,\
230 _mux_shift, _mux_mask, 0, 0, 0, 0, 0,\
231 _clk_num, (_gate_flags) | TEGRA_PERIPH_NO_DIV,\
Peter De Schrijverbc442752013-11-18 16:11:37 +0100232 _clk_id, _parents##_idx, 0, _lock)
Peter De Schrijver76ebc132013-09-04 17:04:19 +0300233
234#define GATE(_name, _parent_name, \
235 _clk_num, _gate_flags, _clk_id, _flags) \
236 { \
237 .name = _name, \
238 .clk_id = _clk_id, \
239 .p.parent_name = _parent_name, \
240 .periph = TEGRA_CLK_PERIPH(0, 0, 0, 0, 0, 0, 0, \
Thierry Redingf081c892014-07-21 13:16:36 +0200241 _clk_num, _gate_flags, NULL, NULL), \
Peter De Schrijver76ebc132013-09-04 17:04:19 +0300242 .flags = _flags \
243 }
244
Rhyland Kleindc37fec2015-06-18 17:28:18 -0400245#define DIV8(_name, _parent_name, _offset, _clk_id, _flags) \
246 { \
247 .name = _name, \
248 .clk_id = _clk_id, \
249 .p.parent_name = _parent_name, \
250 .periph = TEGRA_CLK_PERIPH(0, 0, 0, 0, 8, 1, \
251 TEGRA_DIVIDER_ROUND_UP, 0, 0, \
252 NULL, NULL), \
253 .offset = _offset, \
254 .flags = _flags, \
255 }
256
Peter De Schrijver76ebc132013-09-04 17:04:19 +0300257#define PLLP_BASE 0xa0
258#define PLLP_MISC 0xac
Rhyland Kleindc37fec2015-06-18 17:28:18 -0400259#define PLLP_MISC1 0x680
Peter De Schrijver76ebc132013-09-04 17:04:19 +0300260#define PLLP_OUTA 0xa4
261#define PLLP_OUTB 0xa8
Peter De Schrijver3b34d822013-10-14 18:53:10 +0300262#define PLLP_OUTC 0x67c
Peter De Schrijver76ebc132013-09-04 17:04:19 +0300263
264#define PLL_BASE_LOCK BIT(27)
265#define PLL_MISC_LOCK_ENABLE 18
266
267static DEFINE_SPINLOCK(PLLP_OUTA_lock);
268static DEFINE_SPINLOCK(PLLP_OUTB_lock);
Peter De Schrijver3b34d822013-10-14 18:53:10 +0300269static DEFINE_SPINLOCK(PLLP_OUTC_lock);
270static DEFINE_SPINLOCK(sor0_lock);
Rhyland Kleindc37fec2015-06-18 17:28:18 -0400271static DEFINE_SPINLOCK(sor1_lock);
Peter De Schrijver76ebc132013-09-04 17:04:19 +0300272
273#define MUX_I2S_SPDIF(_id) \
274static const char *mux_pllaout0_##_id##_2x_pllp_clkm[] = { "pll_a_out0", \
275 #_id, "pll_p",\
276 "clk_m"};
277MUX_I2S_SPDIF(audio0)
278MUX_I2S_SPDIF(audio1)
279MUX_I2S_SPDIF(audio2)
280MUX_I2S_SPDIF(audio3)
281MUX_I2S_SPDIF(audio4)
282MUX_I2S_SPDIF(audio)
283
284#define mux_pllaout0_audio0_2x_pllp_clkm_idx NULL
285#define mux_pllaout0_audio1_2x_pllp_clkm_idx NULL
286#define mux_pllaout0_audio2_2x_pllp_clkm_idx NULL
287#define mux_pllaout0_audio3_2x_pllp_clkm_idx NULL
288#define mux_pllaout0_audio4_2x_pllp_clkm_idx NULL
289#define mux_pllaout0_audio_2x_pllp_clkm_idx NULL
290
291static const char *mux_pllp_pllc_pllm_clkm[] = {
292 "pll_p", "pll_c", "pll_m", "clk_m"
293};
294#define mux_pllp_pllc_pllm_clkm_idx NULL
295
296static const char *mux_pllp_pllc_pllm[] = { "pll_p", "pll_c", "pll_m" };
297#define mux_pllp_pllc_pllm_idx NULL
298
299static const char *mux_pllp_pllc_clk32_clkm[] = {
300 "pll_p", "pll_c", "clk_32k", "clk_m"
301};
302#define mux_pllp_pllc_clk32_clkm_idx NULL
303
304static const char *mux_plla_pllc_pllp_clkm[] = {
305 "pll_a_out0", "pll_c", "pll_p", "clk_m"
306};
307#define mux_plla_pllc_pllp_clkm_idx mux_pllp_pllc_pllm_clkm_idx
308
309static const char *mux_pllp_pllc2_c_c3_pllm_clkm[] = {
310 "pll_p", "pll_c2", "pll_c", "pll_c3", "pll_m", "clk_m"
311};
312static u32 mux_pllp_pllc2_c_c3_pllm_clkm_idx[] = {
313 [0] = 0, [1] = 1, [2] = 2, [3] = 3, [4] = 4, [5] = 6,
314};
315
316static const char *mux_pllp_clkm[] = {
317 "pll_p", "clk_m"
318};
319static u32 mux_pllp_clkm_idx[] = {
320 [0] = 0, [1] = 3,
321};
322
Rhyland Kleindc37fec2015-06-18 17:28:18 -0400323static const char *mux_pllp_clkm_2[] = {
324 "pll_p", "clk_m"
325};
326static u32 mux_pllp_clkm_2_idx[] = {
327 [0] = 2, [1] = 6,
328};
329
330static const char *mux_pllc2_c_c3_pllp_plla1_clkm[] = {
331 "pll_c2", "pll_c", "pll_c3", "pll_p", "pll_a1", "clk_m"
332};
333static u32 mux_pllc2_c_c3_pllp_plla1_clkm_idx[] = {
334 [0] = 1, [1] = 2, [2] = 3, [3] = 4, [4] = 6, [5] = 7,
335};
336
337static const char *
338mux_pllc4_out1_pllc_pllc4_out2_pllp_clkm_plla_pllc4_out0[] = {
339 "pll_c4_out1", "pll_c", "pll_c4_out2", "pll_p", "clk_m",
340 "pll_a_out0", "pll_c4_out0"
341};
342static u32 mux_pllc4_out1_pllc_pllc4_out2_pllp_clkm_plla_pllc4_out0_idx[] = {
343 [0] = 0, [1] = 2, [2] = 3, [3] = 4, [4] = 5, [5] = 6, [6] = 7,
344};
345
346static const char *mux_pllc_pllp_plla[] = {
347 "pll_c", "pll_p", "pll_a_out0"
348};
349static u32 mux_pllc_pllp_plla_idx[] = {
350 [0] = 1, [1] = 2, [2] = 3,
351};
352
353static const char *mux_clkm_pllc_pllp_plla[] = {
354 "clk_m", "pll_c", "pll_p", "pll_a_out0"
355};
356#define mux_clkm_pllc_pllp_plla_idx NULL
357
358static const char *mux_pllc_pllp_plla1_pllc2_c3_clkm[] = {
359 "pll_c", "pll_p", "pll_a1", "pll_c2", "pll_c3", "clk_m"
360};
361static u32 mux_pllc_pllp_plla1_pllc2_c3_clkm_idx[] = {
362 [0] = 1, [1] = 2, [2] = 3, [3] = 4, [4] = 5, [5] = 6,
363};
364
365static const char *mux_pllc2_c_c3_pllp_clkm_plla1_pllc4[] = {
366 "pll_c2", "pll_c", "pll_c3", "pll_p", "clk_m", "pll_a1", "pll_c4_out0",
367};
368static u32 mux_pllc2_c_c3_pllp_clkm_plla1_pllc4_idx[] = {
369 [0] = 1, [1] = 2, [2] = 3, [3] = 4, [4] = 5, [5] = 6, [6] = 7,
370};
371
372static const char *mux_pllc_pllp_plla1_pllc2_c3_clkm_pllc4[] = {
373 "pll_c", "pll_p", "pll_a1", "pll_c2", "pll_c3", "clk_m", "pll_c4_out0",
374};
375#define mux_pllc_pllp_plla1_pllc2_c3_clkm_pllc4_idx \
376 mux_pllc2_c_c3_pllp_clkm_plla1_pllc4_idx
377
378static const char *
379mux_plla_pllc4_out0_pllc_pllc4_out1_pllp_pllc4_out2_clkm[] = {
380 "pll_a_out0", "pll_c4_out0", "pll_c", "pll_c4_out1", "pll_p",
381 "pll_c4_out2", "clk_m"
382};
383#define mux_plla_pllc4_out0_pllc_pllc4_out1_pllp_pllc4_out2_clkm_idx NULL
384
Peter De Schrijver76ebc132013-09-04 17:04:19 +0300385static const char *mux_pllm_pllc2_c_c3_pllp_plla[] = {
386 "pll_m", "pll_c2", "pll_c", "pll_c3", "pll_p", "pll_a_out0"
387};
388#define mux_pllm_pllc2_c_c3_pllp_plla_idx mux_pllp_pllc2_c_c3_pllm_clkm_idx
389
390static const char *mux_pllp_pllm_plld_plla_pllc_plld2_clkm[] = {
391 "pll_p", "pll_m", "pll_d_out0", "pll_a_out0", "pll_c",
392 "pll_d2_out0", "clk_m"
393};
394#define mux_pllp_pllm_plld_plla_pllc_plld2_clkm_idx NULL
395
396static const char *mux_pllm_pllc_pllp_plla[] = {
397 "pll_m", "pll_c", "pll_p", "pll_a_out0"
398};
399#define mux_pllm_pllc_pllp_plla_idx mux_pllp_pllc_pllm_clkm_idx
400
401static const char *mux_pllp_pllc_clkm[] = {
Rhyland Kleindc37fec2015-06-18 17:28:18 -0400402 "pll_p", "pll_c", "clk_m"
Peter De Schrijver76ebc132013-09-04 17:04:19 +0300403};
404static u32 mux_pllp_pllc_clkm_idx[] = {
405 [0] = 0, [1] = 1, [2] = 3,
406};
407
Rhyland Kleindc37fec2015-06-18 17:28:18 -0400408static const char *mux_pllp_pllc_clkm_1[] = {
409 "pll_p", "pll_c", "clk_m"
410};
411static u32 mux_pllp_pllc_clkm_1_idx[] = {
412 [0] = 0, [1] = 2, [2] = 5,
413};
414
415static const char *mux_pllp_pllc_plla_clkm[] = {
416 "pll_p", "pll_c", "pll_a_out0", "clk_m"
417};
418static u32 mux_pllp_pllc_plla_clkm_idx[] = {
419 [0] = 0, [1] = 2, [2] = 4, [3] = 6,
420};
421
422static const char *mux_pllp_pllc_pllc4_out0_pllc4_out1_clkm_pllc4_out2[] = {
423 "pll_p", "pll_c", "pll_c4_out0", "pll_c4_out1", "clk_m", "pll_c4_out2"
424};
425static u32 mux_pllp_pllc_pllc4_out0_pllc4_out1_clkm_pllc4_out2_idx[] = {
426 [0] = 0, [1] = 2, [2] = 3, [3] = 5, [4] = 6, [5] = 7,
427};
428
429static const char *
430mux_pllp_pllc_pllc_out1_pllc4_out2_pllc4_out1_clkm_pllc4_out0[] = {
431 "pll_p", "pll_c_out1", "pll_c", "pll_c4_out2", "pll_c4_out1",
432 "clk_m", "pll_c4_out0"
433};
434static u32
435mux_pllp_pllc_pllc_out1_pllc4_out2_pllc4_out1_clkm_pllc4_out0_idx[] = {
436 [0] = 0, [1] = 1, [2] = 2, [3] = 4, [4] = 5, [5] = 6, [6] = 7,
437};
438
439static const char *mux_pllp_pllc4_out2_pllc4_out1_clkm_pllc4_out0[] = {
440 "pll_p", "pll_c4_out2", "pll_c4_out1", "clk_m", "pll_c4_out0"
441};
442static u32 mux_pllp_pllc4_out2_pllc4_out1_clkm_pllc4_out0_idx[] = {
443 [0] = 0, [1] = 3, [2] = 4, [3] = 6, [4] = 7,
444};
445
446static const char *mux_pllp_clkm_pllc4_out2_out1_out0_lj[] = {
447 "pll_p",
448 "pll_c4_out2", "pll_c4_out0", /* LJ input */
449 "pll_c4_out2", "pll_c4_out1",
450 "pll_c4_out1", /* LJ input */
451 "clk_m", "pll_c4_out0"
452};
453#define mux_pllp_clkm_pllc4_out2_out1_out0_lj_idx NULL
454
455static const char *mux_pllp_pllc2_c_c3_clkm[] = {
456 "pll_p", "pll_c2", "pll_c", "pll_c3", "clk_m"
457};
458static u32 mux_pllp_pllc2_c_c3_clkm_idx[] = {
459 [0] = 0, [1] = 1, [2] = 2, [3] = 3, [4] = 6,
460};
461
462static const char *mux_pllp_clkm_clk32_plle[] = {
463 "pll_p", "clk_m", "clk_32k", "pll_e"
464};
465static u32 mux_pllp_clkm_clk32_plle_idx[] = {
466 [0] = 0, [1] = 2, [2] = 4, [3] = 6,
467};
468
469static const char *mux_pllp_pllp_out3_clkm_clk32k_plla[] = {
470 "pll_p", "pll_p_out3", "clk_m", "clk_32k", "pll_a_out0"
471};
472#define mux_pllp_pllp_out3_clkm_clk32k_plla_idx NULL
473
474static const char *mux_pllp_out3_clkm_pllp_pllc4[] = {
475 "pll_p_out3", "clk_m", "pll_p", "pll_c4_out0", "pll_c4_out1",
476 "pll_c4_out2"
477};
478static u32 mux_pllp_out3_clkm_pllp_pllc4_idx[] = {
479 [0] = 0, [1] = 3, [2] = 4, [3] = 5, [4] = 6, [5] = 7,
480};
481
482static const char *mux_clkm_pllp_pllre[] = {
483 "clk_m", "pll_p_out_xusb", "pll_re_out"
484};
485static u32 mux_clkm_pllp_pllre_idx[] = {
486 [0] = 0, [1] = 1, [2] = 5,
487};
488
Peter De Schrijver76ebc132013-09-04 17:04:19 +0300489static const char *mux_pllp_pllc_clkm_clk32[] = {
490 "pll_p", "pll_c", "clk_m", "clk_32k"
491};
492#define mux_pllp_pllc_clkm_clk32_idx NULL
493
494static const char *mux_plla_clk32_pllp_clkm_plle[] = {
495 "pll_a_out0", "clk_32k", "pll_p", "clk_m", "pll_e_out0"
496};
497#define mux_plla_clk32_pllp_clkm_plle_idx NULL
498
499static const char *mux_clkm_pllp_pllc_pllre[] = {
500 "clk_m", "pll_p", "pll_c", "pll_re_out"
501};
502static u32 mux_clkm_pllp_pllc_pllre_idx[] = {
503 [0] = 0, [1] = 1, [2] = 3, [3] = 5,
504};
505
506static const char *mux_clkm_48M_pllp_480M[] = {
507 "clk_m", "pll_u_48M", "pll_p", "pll_u_480M"
508};
Jim Lin9d617072014-05-14 17:32:58 -0700509static u32 mux_clkm_48M_pllp_480M_idx[] = {
510 [0] = 0, [1] = 2, [2] = 4, [3] = 6,
511};
Peter De Schrijver76ebc132013-09-04 17:04:19 +0300512
Rhyland Kleindc37fec2015-06-18 17:28:18 -0400513static const char *mux_clkm_pllre_clk32_480M[] = {
514 "clk_m", "pll_re_out", "clk_32k", "pll_u_480M"
515};
516#define mux_clkm_pllre_clk32_480M_idx NULL
517
Peter De Schrijver76ebc132013-09-04 17:04:19 +0300518static const char *mux_clkm_pllre_clk32_480M_pllc_ref[] = {
519 "clk_m", "pll_re_out", "clk_32k", "pll_u_480M", "pll_c", "pll_ref"
520};
521static u32 mux_clkm_pllre_clk32_480M_pllc_ref_idx[] = {
522 [0] = 0, [1] = 1, [2] = 3, [3] = 3, [4] = 4, [5] = 7,
523};
524
Rhyland Kleindc37fec2015-06-18 17:28:18 -0400525static const char *mux_pllp_out3_pllp_pllc_clkm[] = {
526 "pll_p_out3", "pll_p", "pll_c", "clk_m"
527};
528static u32 mux_pllp_out3_pllp_pllc_clkm_idx[] = {
529 [0] = 0, [1] = 1, [2] = 2, [3] = 6,
530};
531
532static const char *mux_ss_div2_60M[] = {
Andrew Bresticker5c992af2014-05-14 17:32:59 -0700533 "xusb_ss_div2", "pll_u_60M"
534};
Rhyland Kleindc37fec2015-06-18 17:28:18 -0400535#define mux_ss_div2_60M_idx NULL
536
537static const char *mux_ss_div2_60M_ss[] = {
538 "xusb_ss_div2", "pll_u_60M", "xusb_ss_src"
539};
540#define mux_ss_div2_60M_ss_idx NULL
541
542static const char *mux_ss_clkm[] = {
543 "xusb_ss_src", "clk_m"
544};
545#define mux_ss_clkm_idx NULL
Andrew Bresticker5c992af2014-05-14 17:32:59 -0700546
Peter De Schrijver76ebc132013-09-04 17:04:19 +0300547static const char *mux_d_audio_clk[] = {
548 "pll_a_out0", "pll_p", "clk_m", "spdif_in_sync", "i2s0_sync",
549 "i2s1_sync", "i2s2_sync", "i2s3_sync", "i2s4_sync", "vimclk_sync",
550};
551static u32 mux_d_audio_clk_idx[] = {
552 [0] = 0, [1] = 0x8000, [2] = 0xc000, [3] = 0xE000, [4] = 0xE001,
553 [5] = 0xE002, [6] = 0xE003, [7] = 0xE004, [8] = 0xE005, [9] = 0xE007,
554};
555
556static const char *mux_pllp_plld_pllc_clkm[] = {
557 "pll_p", "pll_d_out0", "pll_c", "clk_m"
558};
559#define mux_pllp_plld_pllc_clkm_idx NULL
Peter De Schrijver3b34d822013-10-14 18:53:10 +0300560static const char *mux_pllm_pllc_pllp_plla_clkm_pllc4[] = {
561 "pll_m", "pll_c", "pll_p", "pll_a_out0", "clk_m", "pll_c4",
562};
563static u32 mux_pllm_pllc_pllp_plla_clkm_pllc4_idx[] = {
564 [0] = 0, [1] = 1, [2] = 3, [3] = 3, [4] = 6, [5] = 7,
565};
566
567static const char *mux_pllp_clkm1[] = {
568 "pll_p", "clk_m",
569};
570#define mux_pllp_clkm1_idx NULL
571
572static const char *mux_pllp3_pllc_clkm[] = {
573 "pll_p_out3", "pll_c", "pll_c2", "clk_m",
574};
575#define mux_pllp3_pllc_clkm_idx NULL
576
577static const char *mux_pllm_pllc_pllp_plla_pllc2_c3_clkm[] = {
578 "pll_m", "pll_c", "pll_p", "pll_a", "pll_c2", "pll_c3", "clk_m"
579};
Peter De Schrijvera9952a72014-02-19 20:48:56 +0200580#define mux_pllm_pllc_pllp_plla_pllc2_c3_clkm_idx NULL
Peter De Schrijver3b34d822013-10-14 18:53:10 +0300581
582static const char *mux_pllm_pllc2_c_c3_pllp_plla_pllc4[] = {
583 "pll_m", "pll_c2", "pll_c", "pll_c3", "pll_p", "pll_a_out0", "pll_c4",
584};
585static u32 mux_pllm_pllc2_c_c3_pllp_plla_pllc4_idx[] = {
586 [0] = 0, [1] = 1, [2] = 2, [3] = 3, [4] = 4, [5] = 6, [6] = 7,
587};
588
Rhyland Kleindc37fec2015-06-18 17:28:18 -0400589/* SOR1 mux'es */
590static const char *mux_pllp_plld_plld2_clkm[] = {
591 "pll_p", "pll_d_out0", "pll_d2_out0", "clk_m"
592};
593static u32 mux_pllp_plld_plld2_clkm_idx[] = {
594 [0] = 0, [1] = 2, [2] = 5, [3] = 6
595};
596
Thierry Redingc1273af2016-06-09 17:34:51 +0200597static const char *mux_sor_safe_sor1_brick_sor1_src[] = {
598 /*
599 * Bit 0 of the mux selects sor1_brick, irrespective of bit 1, so the
600 * sor1_brick parent appears twice in the list below. This is merely
601 * to support clk_get_parent() if firmware happened to set these bits
602 * to 0b11. While not an invalid setting, code should always set the
603 * bits to 0b01 to select sor1_brick.
604 */
605 "sor_safe", "sor1_brick", "sor1_src", "sor1_brick"
Rhyland Kleindc37fec2015-06-18 17:28:18 -0400606};
Thierry Redingc1273af2016-06-09 17:34:51 +0200607#define mux_sor_safe_sor1_brick_sor1_src_idx NULL
Rhyland Kleindc37fec2015-06-18 17:28:18 -0400608
609static const char *mux_pllp_pllre_clkm[] = {
610 "pll_p", "pll_re_out1", "clk_m"
611};
612
613static u32 mux_pllp_pllre_clkm_idx[] = {
614 [0] = 0, [1] = 2, [2] = 3,
615};
616
Peter De Schrijver3b34d822013-10-14 18:53:10 +0300617static const char *mux_clkm_plldp_sor0lvds[] = {
618 "clk_m", "pll_dp", "sor0_lvds",
619};
620#define mux_clkm_plldp_sor0lvds_idx NULL
Peter De Schrijver76ebc132013-09-04 17:04:19 +0300621
622static struct tegra_periph_init_data periph_clks[] = {
623 AUDIO("d_audio", CLK_SOURCE_D_AUDIO, 106, TEGRA_PERIPH_ON_APB, tegra_clk_d_audio),
624 AUDIO("dam0", CLK_SOURCE_DAM0, 108, TEGRA_PERIPH_ON_APB, tegra_clk_dam0),
625 AUDIO("dam1", CLK_SOURCE_DAM1, 109, TEGRA_PERIPH_ON_APB, tegra_clk_dam1),
626 AUDIO("dam2", CLK_SOURCE_DAM2, 110, TEGRA_PERIPH_ON_APB, tegra_clk_dam2),
627 I2C("i2c1", mux_pllp_clkm, CLK_SOURCE_I2C1, 12, tegra_clk_i2c1),
628 I2C("i2c2", mux_pllp_clkm, CLK_SOURCE_I2C2, 54, tegra_clk_i2c2),
629 I2C("i2c3", mux_pllp_clkm, CLK_SOURCE_I2C3, 67, tegra_clk_i2c3),
630 I2C("i2c4", mux_pllp_clkm, CLK_SOURCE_I2C4, 103, tegra_clk_i2c4),
631 I2C("i2c5", mux_pllp_clkm, CLK_SOURCE_I2C5, 47, tegra_clk_i2c5),
Rhyland Kleindc37fec2015-06-18 17:28:18 -0400632 I2C("i2c6", mux_pllp_clkm, CLK_SOURCE_I2C6, 166, tegra_clk_i2c6),
Peter De Schrijver76ebc132013-09-04 17:04:19 +0300633 INT("vde", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_VDE, 61, 0, tegra_clk_vde),
634 INT("vi", mux_pllm_pllc_pllp_plla, CLK_SOURCE_VI, 20, 0, tegra_clk_vi),
635 INT("epp", mux_pllm_pllc_pllp_plla, CLK_SOURCE_EPP, 19, 0, tegra_clk_epp),
636 INT("host1x", mux_pllm_pllc_pllp_plla, CLK_SOURCE_HOST1X, 28, 0, tegra_clk_host1x),
637 INT("mpe", mux_pllm_pllc_pllp_plla, CLK_SOURCE_MPE, 60, 0, tegra_clk_mpe),
638 INT("2d", mux_pllm_pllc_pllp_plla, CLK_SOURCE_2D, 21, 0, tegra_clk_gr2d),
639 INT("3d", mux_pllm_pllc_pllp_plla, CLK_SOURCE_3D, 24, 0, tegra_clk_gr3d),
640 INT8("vde", mux_pllp_pllc2_c_c3_pllm_clkm, CLK_SOURCE_VDE, 61, 0, tegra_clk_vde_8),
641 INT8("vi", mux_pllm_pllc2_c_c3_pllp_plla, CLK_SOURCE_VI, 20, 0, tegra_clk_vi_8),
Peter De Schrijver3b34d822013-10-14 18:53:10 +0300642 INT8("vi", mux_pllm_pllc2_c_c3_pllp_plla_pllc4, CLK_SOURCE_VI, 20, 0, tegra_clk_vi_9),
Rhyland Kleindc37fec2015-06-18 17:28:18 -0400643 INT8("vi", mux_pllc2_c_c3_pllp_clkm_plla1_pllc4, CLK_SOURCE_VI, 20, 0, tegra_clk_vi_10),
Peter De Schrijver76ebc132013-09-04 17:04:19 +0300644 INT8("epp", mux_pllm_pllc2_c_c3_pllp_plla, CLK_SOURCE_EPP, 19, 0, tegra_clk_epp_8),
645 INT8("msenc", mux_pllm_pllc2_c_c3_pllp_plla, CLK_SOURCE_MSENC, 91, TEGRA_PERIPH_WAR_1005168, tegra_clk_msenc),
646 INT8("tsec", mux_pllp_pllc2_c_c3_pllm_clkm, CLK_SOURCE_TSEC, 83, 0, tegra_clk_tsec),
Rhyland Kleindc37fec2015-06-18 17:28:18 -0400647 INT("tsec", mux_pllp_pllc_clkm, CLK_SOURCE_TSEC, 83, 0, tegra_clk_tsec_8),
Peter De Schrijver76ebc132013-09-04 17:04:19 +0300648 INT8("host1x", mux_pllm_pllc2_c_c3_pllp_plla, CLK_SOURCE_HOST1X, 28, 0, tegra_clk_host1x_8),
Rhyland Kleindc37fec2015-06-18 17:28:18 -0400649 INT8("host1x", mux_pllc4_out1_pllc_pllc4_out2_pllp_clkm_plla_pllc4_out0, CLK_SOURCE_HOST1X, 28, 0, tegra_clk_host1x_9),
Peter De Schrijver76ebc132013-09-04 17:04:19 +0300650 INT8("se", mux_pllp_pllc2_c_c3_pllm_clkm, CLK_SOURCE_SE, 127, TEGRA_PERIPH_ON_APB, tegra_clk_se),
Rhyland Kleindc37fec2015-06-18 17:28:18 -0400651 INT8("se", mux_pllp_pllc2_c_c3_clkm, CLK_SOURCE_SE, 127, TEGRA_PERIPH_ON_APB, tegra_clk_se),
Peter De Schrijver76ebc132013-09-04 17:04:19 +0300652 INT8("2d", mux_pllm_pllc2_c_c3_pllp_plla, CLK_SOURCE_2D, 21, 0, tegra_clk_gr2d_8),
653 INT8("3d", mux_pllm_pllc2_c_c3_pllp_plla, CLK_SOURCE_3D, 24, 0, tegra_clk_gr3d_8),
Peter De Schrijver3b34d822013-10-14 18:53:10 +0300654 INT8("vic03", mux_pllm_pllc_pllp_plla_pllc2_c3_clkm, CLK_SOURCE_VIC03, 178, 0, tegra_clk_vic03),
Rhyland Kleindc37fec2015-06-18 17:28:18 -0400655 INT8("vic03", mux_pllc_pllp_plla1_pllc2_c3_clkm, CLK_SOURCE_VIC03, 178, 0, tegra_clk_vic03_8),
Peter De Schrijver76ebc132013-09-04 17:04:19 +0300656 INT_FLAGS("mselect", mux_pllp_clkm, CLK_SOURCE_MSELECT, 99, 0, tegra_clk_mselect, CLK_IGNORE_UNUSED),
657 MUX("i2s0", mux_pllaout0_audio0_2x_pllp_clkm, CLK_SOURCE_I2S0, 30, TEGRA_PERIPH_ON_APB, tegra_clk_i2s0),
658 MUX("i2s1", mux_pllaout0_audio1_2x_pllp_clkm, CLK_SOURCE_I2S1, 11, TEGRA_PERIPH_ON_APB, tegra_clk_i2s1),
659 MUX("i2s2", mux_pllaout0_audio2_2x_pllp_clkm, CLK_SOURCE_I2S2, 18, TEGRA_PERIPH_ON_APB, tegra_clk_i2s2),
660 MUX("i2s3", mux_pllaout0_audio3_2x_pllp_clkm, CLK_SOURCE_I2S3, 101, TEGRA_PERIPH_ON_APB, tegra_clk_i2s3),
661 MUX("i2s4", mux_pllaout0_audio4_2x_pllp_clkm, CLK_SOURCE_I2S4, 102, TEGRA_PERIPH_ON_APB, tegra_clk_i2s4),
662 MUX("spdif_out", mux_pllaout0_audio_2x_pllp_clkm, CLK_SOURCE_SPDIF_OUT, 10, TEGRA_PERIPH_ON_APB, tegra_clk_spdif_out),
663 MUX("spdif_in", mux_pllp_pllc_pllm, CLK_SOURCE_SPDIF_IN, 10, TEGRA_PERIPH_ON_APB, tegra_clk_spdif_in),
Rhyland Kleindc37fec2015-06-18 17:28:18 -0400664 MUX8("spdif_in", mux_pllp_pllc_clkm_1, CLK_SOURCE_SPDIF_IN, 10, TEGRA_PERIPH_ON_APB, tegra_clk_spdif_in_8),
Peter De Schrijver76ebc132013-09-04 17:04:19 +0300665 MUX("pwm", mux_pllp_pllc_clk32_clkm, CLK_SOURCE_PWM, 17, TEGRA_PERIPH_ON_APB, tegra_clk_pwm),
666 MUX("adx", mux_plla_pllc_pllp_clkm, CLK_SOURCE_ADX, 154, TEGRA_PERIPH_ON_APB, tegra_clk_adx),
667 MUX("amx", mux_plla_pllc_pllp_clkm, CLK_SOURCE_AMX, 153, TEGRA_PERIPH_ON_APB, tegra_clk_amx),
668 MUX("hda", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_HDA, 125, TEGRA_PERIPH_ON_APB, tegra_clk_hda),
Rhyland Kleindc37fec2015-06-18 17:28:18 -0400669 MUX("hda", mux_pllp_pllc_clkm, CLK_SOURCE_HDA, 125, TEGRA_PERIPH_ON_APB, tegra_clk_hda_8),
Peter De Schrijver76ebc132013-09-04 17:04:19 +0300670 MUX("hda2codec_2x", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_HDA2CODEC_2X, 111, TEGRA_PERIPH_ON_APB, tegra_clk_hda2codec_2x),
Rhyland Kleindc37fec2015-06-18 17:28:18 -0400671 MUX8("hda2codec_2x", mux_pllp_pllc_plla_clkm, CLK_SOURCE_HDA2CODEC_2X, 111, TEGRA_PERIPH_ON_APB, tegra_clk_hda2codec_2x_8),
Peter De Schrijver76ebc132013-09-04 17:04:19 +0300672 MUX("vfir", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_VFIR, 7, TEGRA_PERIPH_ON_APB, tegra_clk_vfir),
Andrew Bresticker18abd162014-11-06 14:47:55 -0800673 MUX("sdmmc1", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_SDMMC1, 14, TEGRA_PERIPH_ON_APB, tegra_clk_sdmmc1),
674 MUX("sdmmc2", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_SDMMC2, 9, TEGRA_PERIPH_ON_APB, tegra_clk_sdmmc2),
675 MUX("sdmmc3", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_SDMMC3, 69, TEGRA_PERIPH_ON_APB, tegra_clk_sdmmc3),
676 MUX("sdmmc4", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_SDMMC4, 15, TEGRA_PERIPH_ON_APB, tegra_clk_sdmmc4),
Rhyland Kleindc37fec2015-06-18 17:28:18 -0400677 MUX8("sdmmc1", mux_pllp_pllc4_out2_pllc4_out1_clkm_pllc4_out0, CLK_SOURCE_SDMMC1, 14, TEGRA_PERIPH_ON_APB, tegra_clk_sdmmc1_9),
678 MUX8("sdmmc2", mux_pllp_clkm_pllc4_out2_out1_out0_lj, CLK_SOURCE_SDMMC2, 9, TEGRA_PERIPH_ON_APB, tegra_clk_sdmmc2_9),
679 MUX8("sdmmc3", mux_pllp_pllc4_out2_pllc4_out1_clkm_pllc4_out0, CLK_SOURCE_SDMMC3, 69, TEGRA_PERIPH_ON_APB, tegra_clk_sdmmc3_9),
680 MUX8("sdmmc4", mux_pllp_clkm_pllc4_out2_out1_out0_lj, CLK_SOURCE_SDMMC4, 15, TEGRA_PERIPH_ON_APB, tegra_clk_sdmmc4_9),
Peter De Schrijver76ebc132013-09-04 17:04:19 +0300681 MUX("la", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_LA, 76, TEGRA_PERIPH_ON_APB, tegra_clk_la),
682 MUX("trace", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_TRACE, 77, TEGRA_PERIPH_ON_APB, tegra_clk_trace),
683 MUX("owr", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_OWR, 71, TEGRA_PERIPH_ON_APB, tegra_clk_owr),
Rhyland Kleindc37fec2015-06-18 17:28:18 -0400684 MUX("owr", mux_pllp_pllc_clkm, CLK_SOURCE_OWR, 71, TEGRA_PERIPH_ON_APB, tegra_clk_owr_8),
Peter De Schrijver76ebc132013-09-04 17:04:19 +0300685 MUX("nor", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_NOR, 42, 0, tegra_clk_nor),
686 MUX("mipi", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_MIPI, 50, TEGRA_PERIPH_ON_APB, tegra_clk_mipi),
687 MUX("vi_sensor", mux_pllm_pllc_pllp_plla, CLK_SOURCE_VI_SENSOR, 20, TEGRA_PERIPH_NO_RESET, tegra_clk_vi_sensor),
Rhyland Kleindc37fec2015-06-18 17:28:18 -0400688 MUX("vi_sensor", mux_pllc_pllp_plla, CLK_SOURCE_VI_SENSOR, 20, TEGRA_PERIPH_NO_RESET, tegra_clk_vi_sensor_9),
Peter De Schrijver76ebc132013-09-04 17:04:19 +0300689 MUX("cilab", mux_pllp_pllc_clkm, CLK_SOURCE_CILAB, 144, 0, tegra_clk_cilab),
690 MUX("cilcd", mux_pllp_pllc_clkm, CLK_SOURCE_CILCD, 145, 0, tegra_clk_cilcd),
691 MUX("cile", mux_pllp_pllc_clkm, CLK_SOURCE_CILE, 146, 0, tegra_clk_cile),
692 MUX("dsialp", mux_pllp_pllc_clkm, CLK_SOURCE_DSIALP, 147, 0, tegra_clk_dsialp),
693 MUX("dsiblp", mux_pllp_pllc_clkm, CLK_SOURCE_DSIBLP, 148, 0, tegra_clk_dsiblp),
694 MUX("tsensor", mux_pllp_pllc_clkm_clk32, CLK_SOURCE_TSENSOR, 100, TEGRA_PERIPH_ON_APB, tegra_clk_tsensor),
695 MUX("actmon", mux_pllp_pllc_clk32_clkm, CLK_SOURCE_ACTMON, 119, 0, tegra_clk_actmon),
696 MUX("dfll_ref", mux_pllp_clkm, CLK_SOURCE_DFLL_REF, 155, TEGRA_PERIPH_ON_APB, tegra_clk_dfll_ref),
697 MUX("dfll_soc", mux_pllp_clkm, CLK_SOURCE_DFLL_SOC, 155, TEGRA_PERIPH_ON_APB, tegra_clk_dfll_soc),
698 MUX("i2cslow", mux_pllp_pllc_clk32_clkm, CLK_SOURCE_I2CSLOW, 81, TEGRA_PERIPH_ON_APB, tegra_clk_i2cslow),
699 MUX("sbc1", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_SBC1, 41, TEGRA_PERIPH_ON_APB, tegra_clk_sbc1),
700 MUX("sbc2", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_SBC2, 44, TEGRA_PERIPH_ON_APB, tegra_clk_sbc2),
701 MUX("sbc3", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_SBC3, 46, TEGRA_PERIPH_ON_APB, tegra_clk_sbc3),
702 MUX("sbc4", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_SBC4, 68, TEGRA_PERIPH_ON_APB, tegra_clk_sbc4),
703 MUX("sbc5", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_SBC5, 104, TEGRA_PERIPH_ON_APB, tegra_clk_sbc5),
704 MUX("sbc6", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_SBC6, 105, TEGRA_PERIPH_ON_APB, tegra_clk_sbc6),
705 MUX("cve", mux_pllp_plld_pllc_clkm, CLK_SOURCE_CVE, 49, 0, tegra_clk_cve),
706 MUX("tvo", mux_pllp_plld_pllc_clkm, CLK_SOURCE_TVO, 49, 0, tegra_clk_tvo),
707 MUX("tvdac", mux_pllp_plld_pllc_clkm, CLK_SOURCE_TVDAC, 53, 0, tegra_clk_tvdac),
708 MUX("ndflash", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_NDFLASH, 13, TEGRA_PERIPH_ON_APB, tegra_clk_ndflash),
709 MUX("ndspeed", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_NDSPEED, 80, TEGRA_PERIPH_ON_APB, tegra_clk_ndspeed),
710 MUX("sata_oob", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_SATA_OOB, 123, TEGRA_PERIPH_ON_APB, tegra_clk_sata_oob),
Rhyland Kleindc37fec2015-06-18 17:28:18 -0400711 MUX("sata_oob", mux_pllp_pllc_clkm, CLK_SOURCE_SATA_OOB, 123, TEGRA_PERIPH_ON_APB, tegra_clk_sata_oob_8),
Peter De Schrijver76ebc132013-09-04 17:04:19 +0300712 MUX("sata", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_SATA, 124, TEGRA_PERIPH_ON_APB, tegra_clk_sata),
Rhyland Kleindc37fec2015-06-18 17:28:18 -0400713 MUX("sata", mux_pllp_pllc_clkm, CLK_SOURCE_SATA, 124, TEGRA_PERIPH_ON_APB, tegra_clk_sata_8),
Peter De Schrijver3b34d822013-10-14 18:53:10 +0300714 MUX("adx1", mux_plla_pllc_pllp_clkm, CLK_SOURCE_ADX1, 180, TEGRA_PERIPH_ON_APB, tegra_clk_adx1),
715 MUX("amx1", mux_plla_pllc_pllp_clkm, CLK_SOURCE_AMX1, 185, TEGRA_PERIPH_ON_APB, tegra_clk_amx1),
Peter De Schrijver167d5362014-06-04 16:25:44 +0300716 MUX("vi_sensor2", mux_pllm_pllc2_c_c3_pllp_plla, CLK_SOURCE_VI_SENSOR2, 165, TEGRA_PERIPH_NO_RESET, tegra_clk_vi_sensor2),
Rhyland Kleindc37fec2015-06-18 17:28:18 -0400717 MUX("vi_sensor2", mux_pllc_pllp_plla, CLK_SOURCE_VI_SENSOR2, 165, TEGRA_PERIPH_NO_RESET, tegra_clk_vi_sensor2_8),
Andrew Bresticker18abd162014-11-06 14:47:55 -0800718 MUX8("sdmmc1", mux_pllp_pllc2_c_c3_pllm_clkm, CLK_SOURCE_SDMMC1, 14, TEGRA_PERIPH_ON_APB, tegra_clk_sdmmc1_8),
719 MUX8("sdmmc2", mux_pllp_pllc2_c_c3_pllm_clkm, CLK_SOURCE_SDMMC2, 9, TEGRA_PERIPH_ON_APB, tegra_clk_sdmmc2_8),
720 MUX8("sdmmc3", mux_pllp_pllc2_c_c3_pllm_clkm, CLK_SOURCE_SDMMC3, 69, TEGRA_PERIPH_ON_APB, tegra_clk_sdmmc3_8),
721 MUX8("sdmmc4", mux_pllp_pllc2_c_c3_pllm_clkm, CLK_SOURCE_SDMMC4, 15, TEGRA_PERIPH_ON_APB, tegra_clk_sdmmc4_8),
Peter De Schrijver76ebc132013-09-04 17:04:19 +0300722 MUX8("sbc1", mux_pllp_pllc2_c_c3_pllm_clkm, CLK_SOURCE_SBC1, 41, TEGRA_PERIPH_ON_APB, tegra_clk_sbc1_8),
723 MUX8("sbc2", mux_pllp_pllc2_c_c3_pllm_clkm, CLK_SOURCE_SBC2, 44, TEGRA_PERIPH_ON_APB, tegra_clk_sbc2_8),
724 MUX8("sbc3", mux_pllp_pllc2_c_c3_pllm_clkm, CLK_SOURCE_SBC3, 46, TEGRA_PERIPH_ON_APB, tegra_clk_sbc3_8),
725 MUX8("sbc4", mux_pllp_pllc2_c_c3_pllm_clkm, CLK_SOURCE_SBC4, 68, TEGRA_PERIPH_ON_APB, tegra_clk_sbc4_8),
726 MUX8("sbc5", mux_pllp_pllc2_c_c3_pllm_clkm, CLK_SOURCE_SBC5, 104, TEGRA_PERIPH_ON_APB, tegra_clk_sbc5_8),
727 MUX8("sbc6", mux_pllp_pllc2_c_c3_pllm_clkm, CLK_SOURCE_SBC6, 105, TEGRA_PERIPH_ON_APB, tegra_clk_sbc6_8),
Rhyland Kleindc37fec2015-06-18 17:28:18 -0400728 MUX("sbc1", mux_pllp_pllc_clkm, CLK_SOURCE_SBC1, 41, TEGRA_PERIPH_ON_APB, tegra_clk_sbc1_9),
729 MUX("sbc2", mux_pllp_pllc_clkm, CLK_SOURCE_SBC2, 44, TEGRA_PERIPH_ON_APB, tegra_clk_sbc2_9),
730 MUX("sbc3", mux_pllp_pllc_clkm, CLK_SOURCE_SBC3, 46, TEGRA_PERIPH_ON_APB, tegra_clk_sbc3_9),
731 MUX("sbc4", mux_pllp_pllc_clkm, CLK_SOURCE_SBC4, 68, TEGRA_PERIPH_ON_APB, tegra_clk_sbc4_9),
Peter De Schrijver76ebc132013-09-04 17:04:19 +0300732 MUX8("ndflash", mux_pllp_pllc2_c_c3_pllm_clkm, CLK_SOURCE_NDFLASH, 13, TEGRA_PERIPH_ON_APB, tegra_clk_ndflash_8),
733 MUX8("ndspeed", mux_pllp_pllc2_c_c3_pllm_clkm, CLK_SOURCE_NDSPEED, 80, TEGRA_PERIPH_ON_APB, tegra_clk_ndspeed_8),
734 MUX8("hdmi", mux_pllp_pllm_plld_plla_pllc_plld2_clkm, CLK_SOURCE_HDMI, 51, 0, tegra_clk_hdmi),
735 MUX8("extern1", mux_plla_clk32_pllp_clkm_plle, CLK_SOURCE_EXTERN1, 120, 0, tegra_clk_extern1),
736 MUX8("extern2", mux_plla_clk32_pllp_clkm_plle, CLK_SOURCE_EXTERN2, 121, 0, tegra_clk_extern2),
737 MUX8("extern3", mux_plla_clk32_pllp_clkm_plle, CLK_SOURCE_EXTERN3, 122, 0, tegra_clk_extern3),
738 MUX8("soc_therm", mux_pllm_pllc_pllp_plla, CLK_SOURCE_SOC_THERM, 78, TEGRA_PERIPH_ON_APB, tegra_clk_soc_therm),
Rhyland Kleindc37fec2015-06-18 17:28:18 -0400739 MUX8("soc_therm", mux_clkm_pllc_pllp_plla, CLK_SOURCE_SOC_THERM, 78, TEGRA_PERIPH_ON_APB, tegra_clk_soc_therm_8),
Peter De Schrijver167d5362014-06-04 16:25:44 +0300740 MUX8("vi_sensor", mux_pllm_pllc2_c_c3_pllp_plla, CLK_SOURCE_VI_SENSOR, 164, TEGRA_PERIPH_NO_RESET, tegra_clk_vi_sensor_8),
Peter De Schrijver3b34d822013-10-14 18:53:10 +0300741 MUX8("isp", mux_pllm_pllc_pllp_plla_clkm_pllc4, CLK_SOURCE_ISP, 23, TEGRA_PERIPH_ON_APB, tegra_clk_isp_8),
Rhyland Kleindc37fec2015-06-18 17:28:18 -0400742 MUX8("isp", mux_pllc_pllp_plla1_pllc2_c3_clkm_pllc4, CLK_SOURCE_ISP, 23, TEGRA_PERIPH_ON_APB, tegra_clk_isp_9),
Peter De Schrijver3b34d822013-10-14 18:53:10 +0300743 MUX8("entropy", mux_pllp_clkm1, CLK_SOURCE_ENTROPY, 149, 0, tegra_clk_entropy),
Rhyland Kleindc37fec2015-06-18 17:28:18 -0400744 MUX8("entropy", mux_pllp_clkm_clk32_plle, CLK_SOURCE_ENTROPY, 149, 0, tegra_clk_entropy_8),
Peter De Schrijver3b34d822013-10-14 18:53:10 +0300745 MUX8("hdmi_audio", mux_pllp3_pllc_clkm, CLK_SOURCE_HDMI_AUDIO, 176, TEGRA_PERIPH_NO_RESET, tegra_clk_hdmi_audio),
746 MUX8("clk72mhz", mux_pllp3_pllc_clkm, CLK_SOURCE_CLK72MHZ, 177, TEGRA_PERIPH_NO_RESET, tegra_clk_clk72Mhz),
Rhyland Kleindc37fec2015-06-18 17:28:18 -0400747 MUX8("clk72mhz", mux_pllp_out3_pllp_pllc_clkm, CLK_SOURCE_CLK72MHZ, 177, TEGRA_PERIPH_NO_RESET, tegra_clk_clk72Mhz_8),
Peter De Schrijver3b34d822013-10-14 18:53:10 +0300748 MUX8_NOGATE_LOCK("sor0_lvds", mux_pllp_pllm_plld_plla_pllc_plld2_clkm, CLK_SOURCE_SOR0, tegra_clk_sor0_lvds, &sor0_lock),
Peter De Schrijver76ebc132013-09-04 17:04:19 +0300749 MUX_FLAGS("csite", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_CSITE, 73, TEGRA_PERIPH_ON_APB, tegra_clk_csite, CLK_IGNORE_UNUSED),
Rhyland Kleindc37fec2015-06-18 17:28:18 -0400750 MUX_FLAGS("csite", mux_pllp_pllre_clkm, CLK_SOURCE_CSITE, 73, TEGRA_PERIPH_ON_APB, tegra_clk_csite_8, CLK_IGNORE_UNUSED),
Peter De Schrijverbc442752013-11-18 16:11:37 +0100751 NODIV("disp1", mux_pllp_pllm_plld_plla_pllc_plld2_clkm, CLK_SOURCE_DISP1, 29, 7, 27, 0, tegra_clk_disp1, NULL),
Rhyland Kleindc37fec2015-06-18 17:28:18 -0400752 NODIV("disp1", mux_pllp_plld_plld2_clkm, CLK_SOURCE_DISP1, 29, 7, 27, 0, tegra_clk_disp1_8, NULL),
Peter De Schrijverbc442752013-11-18 16:11:37 +0100753 NODIV("disp2", mux_pllp_pllm_plld_plla_pllc_plld2_clkm, CLK_SOURCE_DISP2, 29, 7, 26, 0, tegra_clk_disp2, NULL),
Rhyland Kleindc37fec2015-06-18 17:28:18 -0400754 NODIV("disp2", mux_pllp_plld_plld2_clkm, CLK_SOURCE_DISP2, 29, 7, 26, 0, tegra_clk_disp2_8, NULL),
Peter De Schrijver3b34d822013-10-14 18:53:10 +0300755 NODIV("sor0", mux_clkm_plldp_sor0lvds, CLK_SOURCE_SOR0, 14, 3, 182, 0, tegra_clk_sor0, &sor0_lock),
Peter De Schrijver76ebc132013-09-04 17:04:19 +0300756 UART("uarta", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_UARTA, 6, tegra_clk_uarta),
757 UART("uartb", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_UARTB, 7, tegra_clk_uartb),
758 UART("uartc", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_UARTC, 55, tegra_clk_uartc),
759 UART("uartd", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_UARTD, 65, tegra_clk_uartd),
Thierry Reding2edf3e02013-12-02 12:30:25 +0100760 UART("uarte", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_UARTE, 66, tegra_clk_uarte),
Rhyland Kleindc37fec2015-06-18 17:28:18 -0400761 UART8("uarta", mux_pllp_pllc_pllc4_out0_pllc4_out1_clkm_pllc4_out2, CLK_SOURCE_UARTA, 6, tegra_clk_uarta_8),
762 UART8("uartb", mux_pllp_pllc_pllc4_out0_pllc4_out1_clkm_pllc4_out2, CLK_SOURCE_UARTB, 7, tegra_clk_uartb_8),
763 UART8("uartc", mux_pllp_pllc_pllc4_out0_pllc4_out1_clkm_pllc4_out2, CLK_SOURCE_UARTC, 55, tegra_clk_uartc_8),
764 UART8("uartd", mux_pllp_pllc_pllc4_out0_pllc4_out1_clkm_pllc4_out2, CLK_SOURCE_UARTD, 65, tegra_clk_uartd_8),
Peter De Schrijver76ebc132013-09-04 17:04:19 +0300765 XUSB("xusb_host_src", mux_clkm_pllp_pllc_pllre, CLK_SOURCE_XUSB_HOST_SRC, 143, TEGRA_PERIPH_ON_APB | TEGRA_PERIPH_NO_RESET, tegra_clk_xusb_host_src),
Rhyland Kleindc37fec2015-06-18 17:28:18 -0400766 XUSB("xusb_host_src", mux_clkm_pllp_pllre, CLK_SOURCE_XUSB_HOST_SRC, 143, TEGRA_PERIPH_ON_APB | TEGRA_PERIPH_NO_RESET, tegra_clk_xusb_host_src_8),
Peter De Schrijver76ebc132013-09-04 17:04:19 +0300767 XUSB("xusb_falcon_src", mux_clkm_pllp_pllc_pllre, CLK_SOURCE_XUSB_FALCON_SRC, 143, TEGRA_PERIPH_NO_RESET, tegra_clk_xusb_falcon_src),
Rhyland Kleindc37fec2015-06-18 17:28:18 -0400768 XUSB("xusb_falcon_src", mux_clkm_pllp_pllre, CLK_SOURCE_XUSB_FALCON_SRC, 143, TEGRA_PERIPH_NO_RESET, tegra_clk_xusb_falcon_src_8),
Peter De Schrijver76ebc132013-09-04 17:04:19 +0300769 XUSB("xusb_fs_src", mux_clkm_48M_pllp_480M, CLK_SOURCE_XUSB_FS_SRC, 143, TEGRA_PERIPH_NO_RESET, tegra_clk_xusb_fs_src),
770 XUSB("xusb_ss_src", mux_clkm_pllre_clk32_480M_pllc_ref, CLK_SOURCE_XUSB_SS_SRC, 143, TEGRA_PERIPH_NO_RESET, tegra_clk_xusb_ss_src),
Rhyland Kleindc37fec2015-06-18 17:28:18 -0400771 XUSB("xusb_ss_src", mux_clkm_pllre_clk32_480M, CLK_SOURCE_XUSB_SS_SRC, 143, TEGRA_PERIPH_NO_RESET, tegra_clk_xusb_ss_src_8),
772 NODIV("xusb_hs_src", mux_ss_div2_60M, CLK_SOURCE_XUSB_SS_SRC, 25, MASK(1), 143, TEGRA_PERIPH_NO_RESET, tegra_clk_xusb_hs_src, NULL),
773 NODIV("xusb_hs_src", mux_ss_div2_60M_ss, CLK_SOURCE_XUSB_SS_SRC, 25, MASK(2), 143, TEGRA_PERIPH_NO_RESET, tegra_clk_xusb_hs_src_4, NULL),
774 NODIV("xusb_ssp_src", mux_ss_clkm, CLK_SOURCE_XUSB_SS_SRC, 24, MASK(1), 143, TEGRA_PERIPH_NO_RESET, tegra_clk_xusb_ssp_src, NULL),
Peter De Schrijver76ebc132013-09-04 17:04:19 +0300775 XUSB("xusb_dev_src", mux_clkm_pllp_pllc_pllre, CLK_SOURCE_XUSB_DEV_SRC, 95, TEGRA_PERIPH_ON_APB | TEGRA_PERIPH_NO_RESET, tegra_clk_xusb_dev_src),
Rhyland Kleindc37fec2015-06-18 17:28:18 -0400776 XUSB("xusb_dev_src", mux_clkm_pllp_pllre, CLK_SOURCE_XUSB_DEV_SRC, 95, TEGRA_PERIPH_ON_APB | TEGRA_PERIPH_NO_RESET, tegra_clk_xusb_dev_src_8),
777 MUX8("dbgapb", mux_pllp_clkm_2, CLK_SOURCE_DBGAPB, 185, TEGRA_PERIPH_NO_RESET, tegra_clk_dbgapb),
Rhyland Klein736971b2016-01-14 14:24:33 -0500778 MUX8("nvenc", mux_pllc2_c_c3_pllp_plla1_clkm, CLK_SOURCE_NVENC, 219, 0, tegra_clk_nvenc),
Rhyland Kleindc37fec2015-06-18 17:28:18 -0400779 MUX8("nvdec", mux_pllc2_c_c3_pllp_plla1_clkm, CLK_SOURCE_NVDEC, 194, 0, tegra_clk_nvdec),
780 MUX8("nvjpg", mux_pllc2_c_c3_pllp_plla1_clkm, CLK_SOURCE_NVJPG, 195, 0, tegra_clk_nvjpg),
781 MUX8("ape", mux_plla_pllc4_out0_pllc_pllc4_out1_pllp_pllc4_out2_clkm, CLK_SOURCE_APE, 198, TEGRA_PERIPH_ON_APB, tegra_clk_ape),
782 MUX8_NOGATE_LOCK("sor1_src", mux_pllp_plld_plld2_clkm, CLK_SOURCE_SOR1, tegra_clk_sor1_src, &sor1_lock),
Thierry Redingc1273af2016-06-09 17:34:51 +0200783 NODIV("sor1", mux_sor_safe_sor1_brick_sor1_src, CLK_SOURCE_SOR1, 14, MASK(2), 183, 0, tegra_clk_sor1, &sor1_lock),
Rhyland Kleindc37fec2015-06-18 17:28:18 -0400784 MUX8("sdmmc_legacy", mux_pllp_out3_clkm_pllp_pllc4, CLK_SOURCE_SDMMC_LEGACY, 193, TEGRA_PERIPH_ON_APB | TEGRA_PERIPH_NO_RESET, tegra_clk_sdmmc_legacy),
785 MUX8("qspi", mux_pllp_pllc_pllc_out1_pllc4_out2_pllc4_out1_clkm_pllc4_out0, CLK_SOURCE_QSPI, 211, TEGRA_PERIPH_ON_APB, tegra_clk_qspi),
Rhyland Klein21e49032016-01-14 14:24:30 -0500786 I2C("vii2c", mux_pllp_pllc_clkm, CLK_SOURCE_VI_I2C, 208, tegra_clk_vi_i2c),
Rhyland Kleindc37fec2015-06-18 17:28:18 -0400787 MUX("mipibif", mux_pllp_clkm, CLK_SOURCE_MIPIBIF, 173, TEGRA_PERIPH_ON_APB, tegra_clk_mipibif),
788 MUX("uartape", mux_pllp_pllc_clkm, CLK_SOURCE_UARTAPE, 212, TEGRA_PERIPH_ON_APB | TEGRA_PERIPH_NO_RESET, tegra_clk_uartape),
789 MUX8("tsecb", mux_pllp_pllc2_c_c3_clkm, CLK_SOURCE_TSECB, 206, 0, tegra_clk_tsecb),
790 MUX8("maud", mux_pllp_pllp_out3_clkm_clk32k_plla, CLK_SOURCE_MAUD, 202, TEGRA_PERIPH_ON_APB | TEGRA_PERIPH_NO_RESET, tegra_clk_maud),
Peter De Schrijver76ebc132013-09-04 17:04:19 +0300791};
792
793static struct tegra_periph_init_data gate_clks[] = {
794 GATE("rtc", "clk_32k", 4, TEGRA_PERIPH_ON_APB | TEGRA_PERIPH_NO_RESET, tegra_clk_rtc, 0),
Thierry Reding28580382016-06-21 17:30:35 +0200795 GATE("timer", "clk_m", 5, 0, tegra_clk_timer, CLK_IS_CRITICAL),
Peter De Schrijver76ebc132013-09-04 17:04:19 +0300796 GATE("isp", "clk_m", 23, 0, tegra_clk_isp, 0),
797 GATE("vcp", "clk_m", 29, 0, tegra_clk_vcp, 0),
798 GATE("apbdma", "clk_m", 34, 0, tegra_clk_apbdma, 0),
799 GATE("kbc", "clk_32k", 36, TEGRA_PERIPH_ON_APB | TEGRA_PERIPH_NO_RESET, tegra_clk_kbc, 0),
800 GATE("fuse", "clk_m", 39, TEGRA_PERIPH_ON_APB, tegra_clk_fuse, 0),
801 GATE("fuse_burn", "clk_m", 39, TEGRA_PERIPH_ON_APB, tegra_clk_fuse_burn, 0),
802 GATE("kfuse", "clk_m", 40, TEGRA_PERIPH_ON_APB, tegra_clk_kfuse, 0),
803 GATE("apbif", "clk_m", 107, TEGRA_PERIPH_ON_APB, tegra_clk_apbif, 0),
804 GATE("hda2hdmi", "clk_m", 128, TEGRA_PERIPH_ON_APB, tegra_clk_hda2hdmi, 0),
805 GATE("bsea", "clk_m", 62, 0, tegra_clk_bsea, 0),
806 GATE("bsev", "clk_m", 63, 0, tegra_clk_bsev, 0),
Thierry Reding07314fc2015-04-08 16:48:26 +0200807 GATE("mipi-cal", "clk72mhz", 56, 0, tegra_clk_mipi_cal, 0),
Peter De Schrijver76ebc132013-09-04 17:04:19 +0300808 GATE("usbd", "clk_m", 22, 0, tegra_clk_usbd, 0),
809 GATE("usb2", "clk_m", 58, 0, tegra_clk_usb2, 0),
810 GATE("usb3", "clk_m", 59, 0, tegra_clk_usb3, 0),
811 GATE("csi", "pll_p_out3", 52, 0, tegra_clk_csi, 0),
812 GATE("afi", "clk_m", 72, 0, tegra_clk_afi, 0),
813 GATE("csus", "clk_m", 92, TEGRA_PERIPH_NO_RESET, tegra_clk_csus, 0),
814 GATE("dds", "clk_m", 150, TEGRA_PERIPH_ON_APB, tegra_clk_dds, 0),
815 GATE("dp2", "clk_m", 152, TEGRA_PERIPH_ON_APB, tegra_clk_dp2, 0),
816 GATE("dtv", "clk_m", 79, TEGRA_PERIPH_ON_APB, tegra_clk_dtv, 0),
817 GATE("xusb_host", "xusb_host_src", 89, 0, tegra_clk_xusb_host, 0),
818 GATE("xusb_ss", "xusb_ss_src", 156, 0, tegra_clk_xusb_ss, 0),
819 GATE("xusb_dev", "xusb_dev_src", 95, 0, tegra_clk_xusb_dev, 0),
Peter De Schrijver76ebc132013-09-04 17:04:19 +0300820 GATE("emc", "emc_mux", 57, 0, tegra_clk_emc, CLK_IGNORE_UNUSED),
821 GATE("sata_cold", "clk_m", 129, TEGRA_PERIPH_ON_APB, tegra_clk_sata_cold, 0),
Peter De Schrijver3b34d822013-10-14 18:53:10 +0300822 GATE("ispb", "clk_m", 3, 0, tegra_clk_ispb, 0),
823 GATE("vim2_clk", "clk_m", 11, 0, tegra_clk_vim2_clk, 0),
824 GATE("pcie", "clk_m", 70, 0, tegra_clk_pcie, 0),
Peter De Schrijver3b34d822013-10-14 18:53:10 +0300825 GATE("gpu", "pll_ref", 184, 0, tegra_clk_gpu, 0),
Rhyland Kleindc37fec2015-06-18 17:28:18 -0400826 GATE("pllg_ref", "pll_ref", 189, 0, tegra_clk_pll_g_ref, 0),
827 GATE("hsic_trk", "usb2_hsic_trk", 209, TEGRA_PERIPH_NO_RESET, tegra_clk_hsic_trk, 0),
828 GATE("usb2_trk", "usb2_hsic_trk", 210, TEGRA_PERIPH_NO_RESET, tegra_clk_usb2_trk, 0),
829 GATE("xusb_gate", "osc", 143, 0, tegra_clk_xusb_gate, 0),
830 GATE("pll_p_out_cpu", "pll_p", 223, 0, tegra_clk_pll_p_out_cpu, 0),
831 GATE("pll_p_out_adsp", "pll_p", 187, 0, tegra_clk_pll_p_out_adsp, 0),
Jon Hunter29569942016-01-28 16:33:50 +0000832 GATE("apb2ape", "clk_m", 107, 0, tegra_clk_apb2ape, 0),
Rhyland Kleindc37fec2015-06-18 17:28:18 -0400833};
834
835static struct tegra_periph_init_data div_clks[] = {
836 DIV8("usb2_hsic_trk", "osc", CLK_SOURCE_USB2_HSIC_TRK, tegra_clk_usb2_hsic_trk, 0),
Peter De Schrijver76ebc132013-09-04 17:04:19 +0300837};
838
839struct pll_out_data {
840 char *div_name;
841 char *pll_out_name;
842 u32 offset;
843 int clk_id;
844 u8 div_shift;
845 u8 div_flags;
846 u8 rst_shift;
847 spinlock_t *lock;
848};
849
850#define PLL_OUT(_num, _offset, _div_shift, _div_flags, _rst_shift, _id) \
851 {\
852 .div_name = "pll_p_out" #_num "_div",\
853 .pll_out_name = "pll_p_out" #_num,\
854 .offset = _offset,\
855 .div_shift = _div_shift,\
856 .div_flags = _div_flags | TEGRA_DIVIDER_FIXED |\
857 TEGRA_DIVIDER_ROUND_UP,\
858 .rst_shift = _rst_shift,\
859 .clk_id = tegra_clk_ ## _id,\
860 .lock = &_offset ##_lock,\
861 }
862
863static struct pll_out_data pllp_out_clks[] = {
864 PLL_OUT(1, PLLP_OUTA, 8, 0, 0, pll_p_out1),
865 PLL_OUT(2, PLLP_OUTA, 24, 0, 16, pll_p_out2),
866 PLL_OUT(2, PLLP_OUTA, 24, TEGRA_DIVIDER_INT, 16, pll_p_out2_int),
867 PLL_OUT(3, PLLP_OUTB, 8, 0, 0, pll_p_out3),
868 PLL_OUT(4, PLLP_OUTB, 24, 0, 16, pll_p_out4),
Peter De Schrijver3b34d822013-10-14 18:53:10 +0300869 PLL_OUT(5, PLLP_OUTC, 24, 0, 16, pll_p_out5),
Peter De Schrijver76ebc132013-09-04 17:04:19 +0300870};
871
872static void __init periph_clk_init(void __iomem *clk_base,
873 struct tegra_clk *tegra_clks)
874{
875 int i;
876 struct clk *clk;
877 struct clk **dt_clk;
878
879 for (i = 0; i < ARRAY_SIZE(periph_clks); i++) {
Thierry Reding7e14f222015-04-20 14:38:39 +0200880 const struct tegra_clk_periph_regs *bank;
Peter De Schrijver76ebc132013-09-04 17:04:19 +0300881 struct tegra_periph_init_data *data;
882
883 data = periph_clks + i;
884
885 dt_clk = tegra_lookup_dt_id(data->clk_id, tegra_clks);
886 if (!dt_clk)
887 continue;
888
889 bank = get_reg_bank(data->periph.gate.clk_num);
890 if (!bank)
891 continue;
892
893 data->periph.gate.regs = bank;
894 clk = tegra_clk_register_periph(data->name,
895 data->p.parent_names, data->num_parents,
896 &data->periph, clk_base, data->offset,
897 data->flags);
898 *dt_clk = clk;
899 }
900}
901
902static void __init gate_clk_init(void __iomem *clk_base,
903 struct tegra_clk *tegra_clks)
904{
905 int i;
906 struct clk *clk;
907 struct clk **dt_clk;
908
909 for (i = 0; i < ARRAY_SIZE(gate_clks); i++) {
910 struct tegra_periph_init_data *data;
911
912 data = gate_clks + i;
913
914 dt_clk = tegra_lookup_dt_id(data->clk_id, tegra_clks);
915 if (!dt_clk)
916 continue;
917
918 clk = tegra_clk_register_periph_gate(data->name,
919 data->p.parent_name, data->periph.gate.flags,
920 clk_base, data->flags,
921 data->periph.gate.clk_num,
922 periph_clk_enb_refcnt);
923 *dt_clk = clk;
924 }
925}
926
Rhyland Kleindc37fec2015-06-18 17:28:18 -0400927static void __init div_clk_init(void __iomem *clk_base,
928 struct tegra_clk *tegra_clks)
929{
930 int i;
931 struct clk *clk;
932 struct clk **dt_clk;
933
934 for (i = 0; i < ARRAY_SIZE(div_clks); i++) {
935 struct tegra_periph_init_data *data;
936
937 data = div_clks + i;
938
939 dt_clk = tegra_lookup_dt_id(data->clk_id, tegra_clks);
940 if (!dt_clk)
941 continue;
942
943 clk = tegra_clk_register_divider(data->name,
944 data->p.parent_name, clk_base + data->offset,
945 data->flags, data->periph.divider.flags,
946 data->periph.divider.shift,
947 data->periph.divider.width,
948 data->periph.divider.frac_width,
949 data->periph.divider.lock);
950 *dt_clk = clk;
951 }
952}
953
Peter De Schrijver76ebc132013-09-04 17:04:19 +0300954static void __init init_pllp(void __iomem *clk_base, void __iomem *pmc_base,
955 struct tegra_clk *tegra_clks,
956 struct tegra_clk_pll_params *pll_params)
957{
958 struct clk *clk;
959 struct clk **dt_clk;
960 int i;
961
962 dt_clk = tegra_lookup_dt_id(tegra_clk_pll_p, tegra_clks);
963 if (dt_clk) {
964 /* PLLP */
965 clk = tegra_clk_register_pll("pll_p", "pll_ref", clk_base,
966 pmc_base, 0, pll_params, NULL);
967 clk_register_clkdev(clk, "pll_p", NULL);
968 *dt_clk = clk;
969 }
970
971 for (i = 0; i < ARRAY_SIZE(pllp_out_clks); i++) {
972 struct pll_out_data *data;
973
974 data = pllp_out_clks + i;
975
976 dt_clk = tegra_lookup_dt_id(data->clk_id, tegra_clks);
977 if (!dt_clk)
978 continue;
979
980 clk = tegra_clk_register_divider(data->div_name, "pll_p",
981 clk_base + data->offset, 0, data->div_flags,
982 data->div_shift, 8, 1, data->lock);
983 clk = tegra_clk_register_pll_out(data->pll_out_name,
984 data->div_name, clk_base + data->offset,
985 data->rst_shift + 1, data->rst_shift,
986 CLK_IGNORE_UNUSED | CLK_SET_RATE_PARENT, 0,
987 data->lock);
988 *dt_clk = clk;
989 }
Rhyland Kleindc37fec2015-06-18 17:28:18 -0400990
991 dt_clk = tegra_lookup_dt_id(tegra_clk_pll_p_out_cpu,
992 tegra_clks);
993 if (dt_clk) {
994 /*
995 * Tegra210 has control on enabling/disabling PLLP branches to
996 * CPU, register a gate clock "pll_p_out_cpu" for this gating
997 * function and parent "pll_p_out4" to it, so when we are
998 * re-parenting CPU off from "pll_p_out4" the PLLP branching to
999 * CPU can be disabled automatically.
1000 */
1001 clk = tegra_clk_register_divider("pll_p_out4_div",
1002 "pll_p_out_cpu", clk_base + PLLP_OUTB, 0, 0, 24,
1003 8, 1, &PLLP_OUTB_lock);
1004
1005 dt_clk = tegra_lookup_dt_id(tegra_clk_pll_p_out4_cpu, tegra_clks);
1006 if (dt_clk) {
1007 clk = tegra_clk_register_pll_out("pll_p_out4",
1008 "pll_p_out4_div", clk_base + PLLP_OUTB,
1009 17, 16, CLK_IGNORE_UNUSED |
1010 CLK_SET_RATE_PARENT, 0,
1011 &PLLP_OUTB_lock);
1012 *dt_clk = clk;
1013 }
1014 }
1015
1016 dt_clk = tegra_lookup_dt_id(tegra_clk_pll_p_out_hsio, tegra_clks);
1017 if (dt_clk) {
1018 /* PLLP_OUT_HSIO */
1019 clk = clk_register_gate(NULL, "pll_p_out_hsio", "pll_p",
1020 CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
1021 clk_base + PLLP_MISC1, 29, 0, NULL);
1022 *dt_clk = clk;
1023 }
1024
1025 dt_clk = tegra_lookup_dt_id(tegra_clk_pll_p_out_xusb, tegra_clks);
1026 if (dt_clk) {
1027 /* PLLP_OUT_XUSB */
1028 clk = clk_register_gate(NULL, "pll_p_out_xusb",
1029 "pll_p_out_hsio", CLK_SET_RATE_PARENT |
1030 CLK_IGNORE_UNUSED, clk_base + PLLP_MISC1, 28, 0,
1031 NULL);
1032 clk_register_clkdev(clk, "pll_p_out_xusb", NULL);
1033 *dt_clk = clk;
1034 }
Peter De Schrijver76ebc132013-09-04 17:04:19 +03001035}
1036
1037void __init tegra_periph_clk_init(void __iomem *clk_base,
1038 void __iomem *pmc_base, struct tegra_clk *tegra_clks,
1039 struct tegra_clk_pll_params *pll_params)
1040{
1041 init_pllp(clk_base, pmc_base, tegra_clks, pll_params);
1042 periph_clk_init(clk_base, tegra_clks);
1043 gate_clk_init(clk_base, tegra_clks);
Rhyland Kleindc37fec2015-06-18 17:28:18 -04001044 div_clk_init(clk_base, tegra_clks);
Peter De Schrijver76ebc132013-09-04 17:04:19 +03001045}