blob: a2ebe46bcfc5b89267d2ea77a92a0012230b3fc5 [file] [log] [blame]
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001/******************************************************************************
2 *
Emmanuel Grumbach51368bf2013-12-30 13:15:54 +02003 * Copyright(c) 2003 - 2014 Intel Corporation. All rights reserved.
Sara Sharon26d535a2015-04-28 12:56:54 +03004 * Copyright(c) 2013 - 2015 Intel Mobile Communications GmbH
Sara Sharonbce97732016-01-25 18:14:49 +02005 * Copyright(c) 2016 Intel Deutschland GmbH
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07006 *
7 * Portions of this file are derived from the ipw3945 project, as well
8 * as portions of the ieee80211 subsystem header files.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of version 2 of the GNU General Public License as
12 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program; if not, write to the Free Software Foundation, Inc.,
21 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
22 *
23 * The full GNU General Public License is included in this distribution in the
24 * file called LICENSE.
25 *
26 * Contact Information:
Emmanuel Grumbachd01c5362015-11-17 15:39:56 +020027 * Intel Linux Wireless <linuxwifi@intel.com>
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070028 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
29 *
30 *****************************************************************************/
31#include <linux/sched.h>
32#include <linux/wait.h>
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -070033#include <linux/gfp.h>
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070034
Johannes Berg1b29dc92012-03-06 13:30:50 -080035#include "iwl-prph.h"
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070036#include "iwl-io.h"
Johannes Berg6468a012012-05-16 19:13:54 +020037#include "internal.h"
Emmanuel Grumbachdb70f292012-02-09 16:08:15 +020038#include "iwl-op-mode.h"
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070039
40/******************************************************************************
41 *
42 * RX path functions
43 *
44 ******************************************************************************/
45
46/*
47 * Rx theory of operation
48 *
49 * Driver allocates a circular buffer of Receive Buffer Descriptors (RBDs),
50 * each of which point to Receive Buffers to be filled by the NIC. These get
51 * used not only for Rx frames, but for any command response or notification
52 * from the NIC. The driver and NIC manage the Rx buffers by means
53 * of indexes into the circular buffer.
54 *
55 * Rx Queue Indexes
56 * The host/firmware share two index registers for managing the Rx buffers.
57 *
58 * The READ index maps to the first position that the firmware may be writing
59 * to -- the driver can read up to (but not including) this position and get
60 * good data.
61 * The READ index is managed by the firmware once the card is enabled.
62 *
63 * The WRITE index maps to the last position the driver has read from -- the
64 * position preceding WRITE is the last slot the firmware can place a packet.
65 *
66 * The queue is empty (no good data) if WRITE = READ - 1, and is full if
67 * WRITE = READ.
68 *
69 * During initialization, the host sets up the READ queue position to the first
70 * INDEX position, and WRITE to the last (READ - 1 wrapped)
71 *
72 * When the firmware places a packet in a buffer, it will advance the READ index
73 * and fire the RX interrupt. The driver can then query the READ index and
74 * process as many packets as possible, moving the WRITE index forward as it
75 * resets the Rx queue buffers with new memory.
76 *
77 * The management in the driver is as follows:
Sara Sharon26d535a2015-04-28 12:56:54 +030078 * + A list of pre-allocated RBDs is stored in iwl->rxq->rx_free.
79 * When the interrupt handler is called, the request is processed.
80 * The page is either stolen - transferred to the upper layer
81 * or reused - added immediately to the iwl->rxq->rx_free list.
82 * + When the page is stolen - the driver updates the matching queue's used
83 * count, detaches the RBD and transfers it to the queue used list.
84 * When there are two used RBDs - they are transferred to the allocator empty
85 * list. Work is then scheduled for the allocator to start allocating
86 * eight buffers.
87 * When there are another 6 used RBDs - they are transferred to the allocator
88 * empty list and the driver tries to claim the pre-allocated buffers and
89 * add them to iwl->rxq->rx_free. If it fails - it continues to claim them
90 * until ready.
91 * When there are 8+ buffers in the free list - either from allocation or from
92 * 8 reused unstolen pages - restock is called to update the FW and indexes.
93 * + In order to make sure the allocator always has RBDs to use for allocation
94 * the allocator has initial pool in the size of num_queues*(8-2) - the
95 * maximum missing RBDs per allocation request (request posted with 2
96 * empty RBDs, there is no guarantee when the other 6 RBDs are supplied).
97 * The queues supplies the recycle of the rest of the RBDs.
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070098 * + A received packet is processed and handed to the kernel network stack,
99 * detached from the iwl->rxq. The driver 'processed' index is updated.
Sara Sharon26d535a2015-04-28 12:56:54 +0300100 * + If there are no allocated buffers in iwl->rxq->rx_free,
Johannes Berg2bfb5092012-12-27 21:43:48 +0100101 * the READ INDEX is not incremented and iwl->status(RX_STALLED) is set.
102 * If there were enough free buffers and RX_STALLED is set it is cleared.
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700103 *
104 *
105 * Driver sequence:
106 *
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200107 * iwl_rxq_alloc() Allocates rx_free
108 * iwl_pcie_rx_replenish() Replenishes rx_free list from rx_used, and calls
Sara Sharon26d535a2015-04-28 12:56:54 +0300109 * iwl_pcie_rxq_restock.
110 * Used only during initialization.
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200111 * iwl_pcie_rxq_restock() Moves available buffers from rx_free into Rx
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700112 * queue, updates firmware pointers, and updates
Sara Sharon26d535a2015-04-28 12:56:54 +0300113 * the WRITE index.
114 * iwl_pcie_rx_allocator() Background work for allocating pages.
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700115 *
116 * -- enable interrupts --
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200117 * ISR - iwl_rx() Detach iwl_rx_mem_buffers from pool up to the
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700118 * READ INDEX, detaching the SKB from the pool.
119 * Moves the packet buffer from queue to rx_used.
Sara Sharon26d535a2015-04-28 12:56:54 +0300120 * Posts and claims requests to the allocator.
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200121 * Calls iwl_pcie_rxq_restock to refill any empty
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700122 * slots.
Sara Sharon26d535a2015-04-28 12:56:54 +0300123 *
124 * RBD life-cycle:
125 *
126 * Init:
127 * rxq.pool -> rxq.rx_used -> rxq.rx_free -> rxq.queue
128 *
129 * Regular Receive interrupt:
130 * Page Stolen:
131 * rxq.queue -> rxq.rx_used -> allocator.rbd_empty ->
132 * allocator.rbd_allocated -> rxq.rx_free -> rxq.queue
133 * Page not Stolen:
134 * rxq.queue -> rxq.rx_free -> rxq.queue
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700135 * ...
136 *
137 */
138
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200139/*
140 * iwl_rxq_space - Return number of free slots available in queue.
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700141 */
Johannes Bergfecba092013-06-20 21:56:49 +0200142static int iwl_rxq_space(const struct iwl_rxq *rxq)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700143{
Sara Sharon96a64972015-12-23 15:10:03 +0200144 /* Make sure rx queue size is a power of 2 */
145 WARN_ON(rxq->queue_size & (rxq->queue_size - 1));
Johannes Bergfecba092013-06-20 21:56:49 +0200146
Ido Yariv351746c2013-07-15 12:41:27 -0400147 /*
148 * There can be up to (RX_QUEUE_SIZE - 1) free slots, to avoid ambiguity
149 * between empty and completely full queues.
150 * The following is equivalent to modulo by RX_QUEUE_SIZE and is well
151 * defined for negative dividends.
152 */
Sara Sharon96a64972015-12-23 15:10:03 +0200153 return (rxq->read - rxq->write - 1) & (rxq->queue_size - 1);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700154}
155
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200156/*
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200157 * iwl_dma_addr2rbd_ptr - convert a DMA address to a uCode read buffer ptr
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700158 */
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200159static inline __le32 iwl_pcie_dma_addr2rbd_ptr(dma_addr_t dma_addr)
160{
161 return cpu_to_le32((u32)(dma_addr >> 8));
162}
163
Emmanuel Grumbach49bd072d2012-11-18 13:14:51 +0200164/*
165 * iwl_pcie_rx_stop - stops the Rx DMA
166 */
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200167int iwl_pcie_rx_stop(struct iwl_trans *trans)
168{
Sara Sharond7fdd0e2016-05-19 17:53:42 +0300169 if (trans->cfg->mq_rx_supported) {
170 iwl_write_prph(trans, RFH_RXF_DMA_CFG, 0);
171 return iwl_poll_prph_bit(trans, RFH_GEN_STATUS,
172 RXF_DMA_IDLE, RXF_DMA_IDLE, 1000);
173 } else {
174 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
175 return iwl_poll_direct_bit(trans, FH_MEM_RSSR_RX_STATUS_REG,
176 FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE,
177 1000);
178 }
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200179}
180
181/*
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200182 * iwl_pcie_rxq_inc_wr_ptr - Update the write pointer for the RX queue
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700183 */
Sara Sharon78485052015-12-14 17:44:11 +0200184static void iwl_pcie_rxq_inc_wr_ptr(struct iwl_trans *trans,
185 struct iwl_rxq *rxq)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700186{
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700187 u32 reg;
188
Johannes Berg5d63f922014-02-27 11:20:07 +0100189 lockdep_assert_held(&rxq->lock);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700190
Eliad Peller50453882014-02-05 19:12:24 +0200191 /*
192 * explicitly wake up the NIC if:
193 * 1. shadow registers aren't enabled
194 * 2. there is a chance that the NIC is asleep
195 */
196 if (!trans->cfg->base_params->shadow_reg_enable &&
197 test_bit(STATUS_TPOWER_PMI, &trans->status)) {
198 reg = iwl_read32(trans, CSR_UCODE_DRV_GP1);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700199
Eliad Peller50453882014-02-05 19:12:24 +0200200 if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
201 IWL_DEBUG_INFO(trans, "Rx queue requesting wakeup, GP1 = 0x%x\n",
202 reg);
203 iwl_set_bit(trans, CSR_GP_CNTRL,
204 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Johannes Berg5d63f922014-02-27 11:20:07 +0100205 rxq->need_update = true;
206 return;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700207 }
208 }
Eliad Peller50453882014-02-05 19:12:24 +0200209
210 rxq->write_actual = round_down(rxq->write, 8);
Sara Sharon96a64972015-12-23 15:10:03 +0200211 if (trans->cfg->mq_rx_supported)
Sara Sharon1554ed22016-04-17 15:08:59 +0300212 iwl_write32(trans, RFH_Q_FRBDCB_WIDX_TRG(rxq->id),
213 rxq->write_actual);
Sara Sharon1316d592016-04-17 16:28:18 +0300214 else
215 iwl_write32(trans, FH_RSCSR_CHNL0_WPTR, rxq->write_actual);
Johannes Berg5d63f922014-02-27 11:20:07 +0100216}
217
218static void iwl_pcie_rxq_check_wrptr(struct iwl_trans *trans)
219{
220 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Sara Sharon78485052015-12-14 17:44:11 +0200221 int i;
Johannes Berg5d63f922014-02-27 11:20:07 +0100222
Sara Sharon78485052015-12-14 17:44:11 +0200223 for (i = 0; i < trans->num_rx_queues; i++) {
224 struct iwl_rxq *rxq = &trans_pcie->rxq[i];
Johannes Berg5d63f922014-02-27 11:20:07 +0100225
Sara Sharon78485052015-12-14 17:44:11 +0200226 if (!rxq->need_update)
227 continue;
228 spin_lock(&rxq->lock);
229 iwl_pcie_rxq_inc_wr_ptr(trans, rxq);
230 rxq->need_update = false;
231 spin_unlock(&rxq->lock);
232 }
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700233}
234
Gregory Greenmane0e168d2016-02-29 15:34:25 +0200235/*
Sara Sharon2047fa52016-05-01 11:40:49 +0300236 * iwl_pcie_rxmq_restock - restock implementation for multi-queue rx
Gregory Greenmane0e168d2016-02-29 15:34:25 +0200237 */
Sara Sharon2047fa52016-05-01 11:40:49 +0300238static void iwl_pcie_rxmq_restock(struct iwl_trans *trans,
239 struct iwl_rxq *rxq)
Sara Sharon96a64972015-12-23 15:10:03 +0200240{
241 struct iwl_rx_mem_buffer *rxb;
242
243 /*
244 * If the device isn't enabled - no need to try to add buffers...
245 * This can happen when we stop the device and still have an interrupt
246 * pending. We stop the APM before we sync the interrupts because we
247 * have to (see comment there). On the other hand, since the APM is
248 * stopped, we cannot access the HW (in particular not prph).
249 * So don't try to restock if the APM has been already stopped.
250 */
251 if (!test_bit(STATUS_DEVICE_ENABLED, &trans->status))
252 return;
253
254 spin_lock(&rxq->lock);
255 while (rxq->free_count) {
256 __le64 *bd = (__le64 *)rxq->bd;
257
258 /* Get next free Rx buffer, remove from free list */
259 rxb = list_first_entry(&rxq->rx_free, struct iwl_rx_mem_buffer,
260 list);
261 list_del(&rxb->list);
Sara Sharonb1753c62016-06-21 12:44:01 +0300262 rxb->invalid = false;
Sara Sharon96a64972015-12-23 15:10:03 +0200263 /* 12 first bits are expected to be empty */
264 WARN_ON(rxb->page_dma & DMA_BIT_MASK(12));
265 /* Point to Rx buffer via next RBD in circular buffer */
266 bd[rxq->write] = cpu_to_le64(rxb->page_dma | rxb->vid);
267 rxq->write = (rxq->write + 1) & MQ_RX_TABLE_MASK;
268 rxq->free_count--;
269 }
270 spin_unlock(&rxq->lock);
271
272 /*
273 * If we've added more space for the firmware to place data, tell it.
274 * Increment device's write pointer in multiples of 8.
275 */
276 if (rxq->write_actual != (rxq->write & ~0x7)) {
277 spin_lock(&rxq->lock);
278 iwl_pcie_rxq_inc_wr_ptr(trans, rxq);
279 spin_unlock(&rxq->lock);
280 }
281}
282
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200283/*
Sara Sharon2047fa52016-05-01 11:40:49 +0300284 * iwl_pcie_rxsq_restock - restock implementation for single queue rx
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700285 */
Sara Sharon2047fa52016-05-01 11:40:49 +0300286static void iwl_pcie_rxsq_restock(struct iwl_trans *trans,
287 struct iwl_rxq *rxq)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700288{
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700289 struct iwl_rx_mem_buffer *rxb;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700290
Emmanuel Grumbach74390462012-09-09 16:58:07 +0300291 /*
292 * If the device isn't enabled - not need to try to add buffers...
293 * This can happen when we stop the device and still have an interrupt
Johannes Berg2bfb5092012-12-27 21:43:48 +0100294 * pending. We stop the APM before we sync the interrupts because we
295 * have to (see comment there). On the other hand, since the APM is
296 * stopped, we cannot access the HW (in particular not prph).
Emmanuel Grumbach74390462012-09-09 16:58:07 +0300297 * So don't try to restock if the APM has been already stopped.
298 */
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200299 if (!test_bit(STATUS_DEVICE_ENABLED, &trans->status))
Emmanuel Grumbach74390462012-09-09 16:58:07 +0300300 return;
301
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200302 spin_lock(&rxq->lock);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200303 while ((iwl_rxq_space(rxq) > 0) && (rxq->free_count)) {
Sara Sharon96a64972015-12-23 15:10:03 +0200304 __le32 *bd = (__le32 *)rxq->bd;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700305 /* The overwritten rxb must be a used one */
306 rxb = rxq->queue[rxq->write];
307 BUG_ON(rxb && rxb->page);
308
309 /* Get next free Rx buffer, remove from free list */
Johannes Berge2b19302012-11-04 09:31:25 +0100310 rxb = list_first_entry(&rxq->rx_free, struct iwl_rx_mem_buffer,
311 list);
312 list_del(&rxb->list);
Sara Sharonb1753c62016-06-21 12:44:01 +0300313 rxb->invalid = false;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700314
315 /* Point to Rx buffer via next RBD in circular buffer */
Sara Sharon96a64972015-12-23 15:10:03 +0200316 bd[rxq->write] = iwl_pcie_dma_addr2rbd_ptr(rxb->page_dma);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700317 rxq->queue[rxq->write] = rxb;
318 rxq->write = (rxq->write + 1) & RX_QUEUE_MASK;
319 rxq->free_count--;
320 }
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200321 spin_unlock(&rxq->lock);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700322
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700323 /* If we've added more space for the firmware to place data, tell it.
324 * Increment device's write pointer in multiples of 8. */
325 if (rxq->write_actual != (rxq->write & ~0x7)) {
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200326 spin_lock(&rxq->lock);
Sara Sharon78485052015-12-14 17:44:11 +0200327 iwl_pcie_rxq_inc_wr_ptr(trans, rxq);
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200328 spin_unlock(&rxq->lock);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700329 }
330}
331
Emmanuel Grumbach358a46d2012-09-09 16:39:18 +0300332/*
Gregory Greenmane0e168d2016-02-29 15:34:25 +0200333 * iwl_pcie_rxq_restock - refill RX queue from pre-allocated pool
334 *
335 * If there are slots in the RX queue that need to be restocked,
336 * and we have free pre-allocated buffers, fill the ranks as much
337 * as we can, pulling from rx_free.
338 *
339 * This moves the 'write' index forward to catch up with 'processed', and
340 * also updates the memory address in the firmware to reference the new
341 * target buffer.
342 */
343static
344void iwl_pcie_rxq_restock(struct iwl_trans *trans, struct iwl_rxq *rxq)
345{
346 if (trans->cfg->mq_rx_supported)
Sara Sharon2047fa52016-05-01 11:40:49 +0300347 iwl_pcie_rxmq_restock(trans, rxq);
Gregory Greenmane0e168d2016-02-29 15:34:25 +0200348 else
Sara Sharon2047fa52016-05-01 11:40:49 +0300349 iwl_pcie_rxsq_restock(trans, rxq);
Gregory Greenmane0e168d2016-02-29 15:34:25 +0200350}
351
352/*
Sara Sharon26d535a2015-04-28 12:56:54 +0300353 * iwl_pcie_rx_alloc_page - allocates and returns a page.
354 *
355 */
356static struct page *iwl_pcie_rx_alloc_page(struct iwl_trans *trans,
357 gfp_t priority)
358{
359 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Sara Sharon26d535a2015-04-28 12:56:54 +0300360 struct page *page;
361 gfp_t gfp_mask = priority;
362
Sara Sharon26d535a2015-04-28 12:56:54 +0300363 if (trans_pcie->rx_page_order > 0)
364 gfp_mask |= __GFP_COMP;
365
366 /* Alloc a new receive buffer */
367 page = alloc_pages(gfp_mask, trans_pcie->rx_page_order);
368 if (!page) {
369 if (net_ratelimit())
370 IWL_DEBUG_INFO(trans, "alloc_pages failed, order: %d\n",
371 trans_pcie->rx_page_order);
Sara Sharon78485052015-12-14 17:44:11 +0200372 /*
373 * Issue an error if we don't have enough pre-allocated
374 * buffers.
Sara Sharon26d535a2015-04-28 12:56:54 +0300375` */
Sara Sharon78485052015-12-14 17:44:11 +0200376 if (!(gfp_mask & __GFP_NOWARN) && net_ratelimit())
Sara Sharon26d535a2015-04-28 12:56:54 +0300377 IWL_CRIT(trans,
Sara Sharon78485052015-12-14 17:44:11 +0200378 "Failed to alloc_pages\n");
Sara Sharon26d535a2015-04-28 12:56:54 +0300379 return NULL;
380 }
381 return page;
382}
383
384/*
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200385 * iwl_pcie_rxq_alloc_rbs - allocate a page for each used RBD
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700386 *
Emmanuel Grumbach358a46d2012-09-09 16:39:18 +0300387 * A used RBD is an Rx buffer that has been given to the stack. To use it again
388 * a page must be allocated and the RBD must point to the page. This function
389 * doesn't change the HW pointer but handles the list of pages that is used by
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200390 * iwl_pcie_rxq_restock. The latter function will update the HW to use the newly
Emmanuel Grumbach358a46d2012-09-09 16:39:18 +0300391 * allocated buffers.
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700392 */
Sara Sharon78485052015-12-14 17:44:11 +0200393static void iwl_pcie_rxq_alloc_rbs(struct iwl_trans *trans, gfp_t priority,
394 struct iwl_rxq *rxq)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700395{
Johannes Berg20d3b642012-05-16 22:54:29 +0200396 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700397 struct iwl_rx_mem_buffer *rxb;
398 struct page *page;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700399
400 while (1) {
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200401 spin_lock(&rxq->lock);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700402 if (list_empty(&rxq->rx_used)) {
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200403 spin_unlock(&rxq->lock);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700404 return;
405 }
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200406 spin_unlock(&rxq->lock);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700407
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700408 /* Alloc a new receive buffer */
Sara Sharon26d535a2015-04-28 12:56:54 +0300409 page = iwl_pcie_rx_alloc_page(trans, priority);
410 if (!page)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700411 return;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700412
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200413 spin_lock(&rxq->lock);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700414
415 if (list_empty(&rxq->rx_used)) {
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200416 spin_unlock(&rxq->lock);
Johannes Bergb2cf4102012-04-09 17:46:51 -0700417 __free_pages(page, trans_pcie->rx_page_order);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700418 return;
419 }
Johannes Berge2b19302012-11-04 09:31:25 +0100420 rxb = list_first_entry(&rxq->rx_used, struct iwl_rx_mem_buffer,
421 list);
422 list_del(&rxb->list);
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200423 spin_unlock(&rxq->lock);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700424
425 BUG_ON(rxb->page);
426 rxb->page = page;
427 /* Get physical address of the RB */
Johannes Berg20d3b642012-05-16 22:54:29 +0200428 rxb->page_dma =
429 dma_map_page(trans->dev, page, 0,
430 PAGE_SIZE << trans_pcie->rx_page_order,
431 DMA_FROM_DEVICE);
Johannes Berg7c3415822012-11-04 09:29:17 +0100432 if (dma_mapping_error(trans->dev, rxb->page_dma)) {
433 rxb->page = NULL;
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200434 spin_lock(&rxq->lock);
Johannes Berg7c3415822012-11-04 09:29:17 +0100435 list_add(&rxb->list, &rxq->rx_used);
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200436 spin_unlock(&rxq->lock);
Johannes Berg7c3415822012-11-04 09:29:17 +0100437 __free_pages(page, trans_pcie->rx_page_order);
438 return;
439 }
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700440
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200441 spin_lock(&rxq->lock);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700442
443 list_add_tail(&rxb->list, &rxq->rx_free);
444 rxq->free_count++;
445
Emmanuel Grumbach51232f72013-12-11 10:22:28 +0200446 spin_unlock(&rxq->lock);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700447 }
448}
449
Sara Sharon78485052015-12-14 17:44:11 +0200450static void iwl_pcie_free_rbs_pool(struct iwl_trans *trans)
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200451{
452 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200453 int i;
454
Sara Sharon7b542432016-02-01 13:46:06 +0200455 for (i = 0; i < RX_POOL_SIZE; i++) {
Sara Sharon78485052015-12-14 17:44:11 +0200456 if (!trans_pcie->rx_pool[i].page)
Johannes Bergc7df1f42013-06-20 20:59:34 +0200457 continue;
Sara Sharon78485052015-12-14 17:44:11 +0200458 dma_unmap_page(trans->dev, trans_pcie->rx_pool[i].page_dma,
Johannes Bergc7df1f42013-06-20 20:59:34 +0200459 PAGE_SIZE << trans_pcie->rx_page_order,
460 DMA_FROM_DEVICE);
Sara Sharon78485052015-12-14 17:44:11 +0200461 __free_pages(trans_pcie->rx_pool[i].page,
462 trans_pcie->rx_page_order);
463 trans_pcie->rx_pool[i].page = NULL;
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200464 }
465}
466
Emmanuel Grumbach358a46d2012-09-09 16:39:18 +0300467/*
Sara Sharon26d535a2015-04-28 12:56:54 +0300468 * iwl_pcie_rx_allocator - Allocates pages in the background for RX queues
469 *
470 * Allocates for each received request 8 pages
471 * Called as a scheduled work item.
472 */
473static void iwl_pcie_rx_allocator(struct iwl_trans *trans)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700474{
Sara Sharon26d535a2015-04-28 12:56:54 +0300475 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
476 struct iwl_rb_allocator *rba = &trans_pcie->rba;
477 struct list_head local_empty;
Sara Sharon000b1162018-12-13 14:47:40 +0200478 int pending = atomic_read(&rba->req_pending);
Sara Sharon5f175702015-04-28 12:56:54 +0300479
Sara Sharon26d535a2015-04-28 12:56:54 +0300480 IWL_DEBUG_RX(trans, "Pending allocation requests = %d\n", pending);
481
482 /* If we were scheduled - there is at least one request */
483 spin_lock(&rba->lock);
484 /* swap out the rba->rbd_empty to a local list */
485 list_replace_init(&rba->rbd_empty, &local_empty);
486 spin_unlock(&rba->lock);
487
488 while (pending) {
489 int i;
Johannes Berg0979a912016-08-31 22:16:11 +0200490 LIST_HEAD(local_allocated);
Sara Sharon78485052015-12-14 17:44:11 +0200491 gfp_t gfp_mask = GFP_KERNEL;
492
493 /* Do not post a warning if there are only a few requests */
494 if (pending < RX_PENDING_WATERMARK)
495 gfp_mask |= __GFP_NOWARN;
Sara Sharon26d535a2015-04-28 12:56:54 +0300496
Sara Sharon26d535a2015-04-28 12:56:54 +0300497 for (i = 0; i < RX_CLAIM_REQ_ALLOC;) {
498 struct iwl_rx_mem_buffer *rxb;
499 struct page *page;
500
501 /* List should never be empty - each reused RBD is
502 * returned to the list, and initial pool covers any
503 * possible gap between the time the page is allocated
504 * to the time the RBD is added.
505 */
506 BUG_ON(list_empty(&local_empty));
507 /* Get the first rxb from the rbd list */
508 rxb = list_first_entry(&local_empty,
509 struct iwl_rx_mem_buffer, list);
510 BUG_ON(rxb->page);
511
512 /* Alloc a new receive buffer */
Sara Sharon78485052015-12-14 17:44:11 +0200513 page = iwl_pcie_rx_alloc_page(trans, gfp_mask);
Sara Sharon26d535a2015-04-28 12:56:54 +0300514 if (!page)
515 continue;
516 rxb->page = page;
517
518 /* Get physical address of the RB */
519 rxb->page_dma = dma_map_page(trans->dev, page, 0,
520 PAGE_SIZE << trans_pcie->rx_page_order,
521 DMA_FROM_DEVICE);
522 if (dma_mapping_error(trans->dev, rxb->page_dma)) {
523 rxb->page = NULL;
524 __free_pages(page, trans_pcie->rx_page_order);
525 continue;
526 }
Sara Sharon26d535a2015-04-28 12:56:54 +0300527
528 /* move the allocated entry to the out list */
529 list_move(&rxb->list, &local_allocated);
530 i++;
531 }
532
Sara Sharon000b1162018-12-13 14:47:40 +0200533 atomic_dec(&rba->req_pending);
Sara Sharon26d535a2015-04-28 12:56:54 +0300534 pending--;
Sara Sharon000b1162018-12-13 14:47:40 +0200535
Sara Sharon26d535a2015-04-28 12:56:54 +0300536 if (!pending) {
Sara Sharon000b1162018-12-13 14:47:40 +0200537 pending = atomic_read(&rba->req_pending);
Sara Sharon26d535a2015-04-28 12:56:54 +0300538 IWL_DEBUG_RX(trans,
Sara Sharon000b1162018-12-13 14:47:40 +0200539 "Got more pending allocation requests = %d\n",
Sara Sharon26d535a2015-04-28 12:56:54 +0300540 pending);
541 }
542
543 spin_lock(&rba->lock);
544 /* add the allocated rbds to the allocator allocated list */
545 list_splice_tail(&local_allocated, &rba->rbd_allocated);
546 /* get more empty RBDs for current pending requests */
547 list_splice_tail_init(&rba->rbd_empty, &local_empty);
548 spin_unlock(&rba->lock);
549
550 atomic_inc(&rba->req_ready);
Sara Sharon000b1162018-12-13 14:47:40 +0200551
Sara Sharon26d535a2015-04-28 12:56:54 +0300552 }
553
554 spin_lock(&rba->lock);
555 /* return unused rbds to the allocator empty list */
556 list_splice_tail(&local_empty, &rba->rbd_empty);
557 spin_unlock(&rba->lock);
Sara Sharon000b1162018-12-13 14:47:40 +0200558
559 IWL_DEBUG_RX(trans, "%s, exit.\n", __func__);
Sara Sharon26d535a2015-04-28 12:56:54 +0300560}
561
562/*
Sara Sharond56daea2016-02-15 19:30:49 +0200563 * iwl_pcie_rx_allocator_get - returns the pre-allocated pages
Sara Sharon26d535a2015-04-28 12:56:54 +0300564.*
565.* Called by queue when the queue posted allocation request and
566 * has freed 8 RBDs in order to restock itself.
Sara Sharond56daea2016-02-15 19:30:49 +0200567 * This function directly moves the allocated RBs to the queue's ownership
568 * and updates the relevant counters.
Sara Sharon26d535a2015-04-28 12:56:54 +0300569 */
Sara Sharond56daea2016-02-15 19:30:49 +0200570static void iwl_pcie_rx_allocator_get(struct iwl_trans *trans,
571 struct iwl_rxq *rxq)
Sara Sharon26d535a2015-04-28 12:56:54 +0300572{
573 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
574 struct iwl_rb_allocator *rba = &trans_pcie->rba;
575 int i;
576
Sara Sharond56daea2016-02-15 19:30:49 +0200577 lockdep_assert_held(&rxq->lock);
578
Sara Sharon26d535a2015-04-28 12:56:54 +0300579 /*
580 * atomic_dec_if_positive returns req_ready - 1 for any scenario.
581 * If req_ready is 0 atomic_dec_if_positive will return -1 and this
Sara Sharond56daea2016-02-15 19:30:49 +0200582 * function will return early, as there are no ready requests.
Sara Sharon26d535a2015-04-28 12:56:54 +0300583 * atomic_dec_if_positive will perofrm the *actual* decrement only if
584 * req_ready > 0, i.e. - there are ready requests and the function
585 * hands one request to the caller.
586 */
587 if (atomic_dec_if_positive(&rba->req_ready) < 0)
Sara Sharond56daea2016-02-15 19:30:49 +0200588 return;
Sara Sharon26d535a2015-04-28 12:56:54 +0300589
590 spin_lock(&rba->lock);
591 for (i = 0; i < RX_CLAIM_REQ_ALLOC; i++) {
592 /* Get next free Rx buffer, remove it from free list */
Sara Sharond56daea2016-02-15 19:30:49 +0200593 struct iwl_rx_mem_buffer *rxb =
594 list_first_entry(&rba->rbd_allocated,
595 struct iwl_rx_mem_buffer, list);
596
597 list_move(&rxb->list, &rxq->rx_free);
Sara Sharon26d535a2015-04-28 12:56:54 +0300598 }
599 spin_unlock(&rba->lock);
600
Sara Sharond56daea2016-02-15 19:30:49 +0200601 rxq->used_count -= RX_CLAIM_REQ_ALLOC;
602 rxq->free_count += RX_CLAIM_REQ_ALLOC;
Sara Sharon26d535a2015-04-28 12:56:54 +0300603}
604
605static void iwl_pcie_rx_allocator_work(struct work_struct *data)
606{
607 struct iwl_rb_allocator *rba_p =
608 container_of(data, struct iwl_rb_allocator, rx_alloc);
609 struct iwl_trans_pcie *trans_pcie =
610 container_of(rba_p, struct iwl_trans_pcie, rba);
611
612 iwl_pcie_rx_allocator(trans_pcie->trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700613}
614
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200615static int iwl_pcie_rx_alloc(struct iwl_trans *trans)
616{
617 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Sara Sharon26d535a2015-04-28 12:56:54 +0300618 struct iwl_rb_allocator *rba = &trans_pcie->rba;
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200619 struct device *dev = trans->dev;
Sara Sharon78485052015-12-14 17:44:11 +0200620 int i;
Sara Sharon96a64972015-12-23 15:10:03 +0200621 int free_size = trans->cfg->mq_rx_supported ? sizeof(__le64) :
622 sizeof(__le32);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200623
Sara Sharon78485052015-12-14 17:44:11 +0200624 if (WARN_ON(trans_pcie->rxq))
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200625 return -EINVAL;
626
Sara Sharon78485052015-12-14 17:44:11 +0200627 trans_pcie->rxq = kcalloc(trans->num_rx_queues, sizeof(struct iwl_rxq),
628 GFP_KERNEL);
629 if (!trans_pcie->rxq)
630 return -EINVAL;
631
632 spin_lock_init(&rba->lock);
633
634 for (i = 0; i < trans->num_rx_queues; i++) {
635 struct iwl_rxq *rxq = &trans_pcie->rxq[i];
636
637 spin_lock_init(&rxq->lock);
Sara Sharon96a64972015-12-23 15:10:03 +0200638 if (trans->cfg->mq_rx_supported)
639 rxq->queue_size = MQ_RX_TABLE_SIZE;
640 else
641 rxq->queue_size = RX_QUEUE_SIZE;
642
Sara Sharon78485052015-12-14 17:44:11 +0200643 /*
644 * Allocate the circular buffer of Read Buffer Descriptors
645 * (RBDs)
646 */
647 rxq->bd = dma_zalloc_coherent(dev,
Sara Sharon96a64972015-12-23 15:10:03 +0200648 free_size * rxq->queue_size,
649 &rxq->bd_dma, GFP_KERNEL);
Sara Sharon78485052015-12-14 17:44:11 +0200650 if (!rxq->bd)
651 goto err;
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200652
Sara Sharon96a64972015-12-23 15:10:03 +0200653 if (trans->cfg->mq_rx_supported) {
654 rxq->used_bd = dma_zalloc_coherent(dev,
655 sizeof(__le32) *
656 rxq->queue_size,
657 &rxq->used_bd_dma,
658 GFP_KERNEL);
659 if (!rxq->used_bd)
660 goto err;
661 }
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200662
Sara Sharon78485052015-12-14 17:44:11 +0200663 /*Allocate the driver's pointer to receive buffer status */
664 rxq->rb_stts = dma_zalloc_coherent(dev, sizeof(*rxq->rb_stts),
665 &rxq->rb_stts_dma,
666 GFP_KERNEL);
667 if (!rxq->rb_stts)
668 goto err;
669 }
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200670 return 0;
671
Sara Sharon78485052015-12-14 17:44:11 +0200672err:
673 for (i = 0; i < trans->num_rx_queues; i++) {
674 struct iwl_rxq *rxq = &trans_pcie->rxq[i];
675
676 if (rxq->bd)
Sara Sharon96a64972015-12-23 15:10:03 +0200677 dma_free_coherent(dev, free_size * rxq->queue_size,
Sara Sharon78485052015-12-14 17:44:11 +0200678 rxq->bd, rxq->bd_dma);
679 rxq->bd_dma = 0;
680 rxq->bd = NULL;
681
682 if (rxq->rb_stts)
683 dma_free_coherent(trans->dev,
684 sizeof(struct iwl_rb_status),
685 rxq->rb_stts, rxq->rb_stts_dma);
Sara Sharon96a64972015-12-23 15:10:03 +0200686
687 if (rxq->used_bd)
688 dma_free_coherent(dev, sizeof(__le32) * rxq->queue_size,
689 rxq->used_bd, rxq->used_bd_dma);
690 rxq->used_bd_dma = 0;
691 rxq->used_bd = NULL;
Sara Sharon78485052015-12-14 17:44:11 +0200692 }
693 kfree(trans_pcie->rxq);
Sara Sharon96a64972015-12-23 15:10:03 +0200694
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200695 return -ENOMEM;
696}
697
698static void iwl_pcie_rx_hw_init(struct iwl_trans *trans, struct iwl_rxq *rxq)
699{
700 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
701 u32 rb_size;
Sara Sharondfcfeef2016-04-12 18:41:32 +0300702 unsigned long flags;
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200703 const u32 rfdnlog = RX_QUEUE_SIZE_LOG; /* 256 RBDs */
704
Emmanuel Grumbach6c4fbcb2015-11-10 11:57:41 +0200705 switch (trans_pcie->rx_buf_size) {
706 case IWL_AMSDU_4K:
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200707 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K;
Emmanuel Grumbach6c4fbcb2015-11-10 11:57:41 +0200708 break;
709 case IWL_AMSDU_8K:
710 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K;
711 break;
712 case IWL_AMSDU_12K:
713 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_12K;
714 break;
715 default:
716 WARN_ON(1);
717 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K;
718 }
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200719
Sara Sharondfcfeef2016-04-12 18:41:32 +0300720 if (!iwl_trans_grab_nic_access(trans, &flags))
721 return;
722
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200723 /* Stop Rx DMA */
Sara Sharondfcfeef2016-04-12 18:41:32 +0300724 iwl_write32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
Johannes Bergddaf5a52013-01-08 11:25:44 +0100725 /* reset and flush pointers */
Sara Sharondfcfeef2016-04-12 18:41:32 +0300726 iwl_write32(trans, FH_MEM_RCSR_CHNL0_RBDCB_WPTR, 0);
727 iwl_write32(trans, FH_MEM_RCSR_CHNL0_FLUSH_RB_REQ, 0);
728 iwl_write32(trans, FH_RSCSR_CHNL0_RDPTR, 0);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200729
730 /* Reset driver's Rx queue write index */
Sara Sharondfcfeef2016-04-12 18:41:32 +0300731 iwl_write32(trans, FH_RSCSR_CHNL0_RBDCB_WPTR_REG, 0);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200732
733 /* Tell device where to find RBD circular buffer in DRAM */
Sara Sharondfcfeef2016-04-12 18:41:32 +0300734 iwl_write32(trans, FH_RSCSR_CHNL0_RBDCB_BASE_REG,
735 (u32)(rxq->bd_dma >> 8));
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200736
737 /* Tell device where in DRAM to update its Rx status */
Sara Sharondfcfeef2016-04-12 18:41:32 +0300738 iwl_write32(trans, FH_RSCSR_CHNL0_STTS_WPTR_REG,
739 rxq->rb_stts_dma >> 4);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200740
741 /* Enable Rx DMA
742 * FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY is set because of HW bug in
743 * the credit mechanism in 5000 HW RX FIFO
744 * Direct rx interrupts to hosts
Emmanuel Grumbach6c4fbcb2015-11-10 11:57:41 +0200745 * Rx buffer size 4 or 8k or 12k
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200746 * RB timeout 0x10
747 * 256 RBDs
748 */
Sara Sharondfcfeef2016-04-12 18:41:32 +0300749 iwl_write32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG,
750 FH_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL |
751 FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY |
752 FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL |
753 rb_size |
754 (RX_RB_TIMEOUT << FH_RCSR_RX_CONFIG_REG_IRQ_RBTH_POS) |
755 (rfdnlog << FH_RCSR_RX_CONFIG_RBDCB_SIZE_POS));
756
757 iwl_trans_release_nic_access(trans, &flags);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200758
759 /* Set interrupt coalescing timer to default (2048 usecs) */
760 iwl_write8(trans, CSR_INT_COALESCING, IWL_HOST_INT_TIMEOUT_DEF);
Emmanuel Grumbach6960a052013-11-11 15:23:01 +0200761
762 /* W/A for interrupt coalescing bug in 7260 and 3160 */
763 if (trans->cfg->host_interrupt_operation_mode)
764 iwl_set_bit(trans, CSR_INT_COALESCING, IWL_HOST_INT_OPER_MODE);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200765}
766
Sara Sharon1316d592016-04-17 16:28:18 +0300767void iwl_pcie_enable_rx_wake(struct iwl_trans *trans, bool enable)
768{
769 /*
770 * Turn on the chicken-bits that cause MAC wakeup for RX-related
771 * values.
772 * This costs some power, but needed for W/A 9000 integrated A-step
773 * bug where shadow registers are not in the retention list and their
774 * value is lost when NIC powers down
775 */
776 if (trans->cfg->integrated) {
777 iwl_set_bit(trans, CSR_MAC_SHADOW_REG_CTRL,
778 CSR_MAC_SHADOW_REG_CTRL_RX_WAKE);
779 iwl_set_bit(trans, CSR_MAC_SHADOW_REG_CTL2,
780 CSR_MAC_SHADOW_REG_CTL2_RX_WAKE);
781 }
782}
783
Sara Sharonbce97732016-01-25 18:14:49 +0200784static void iwl_pcie_rx_mq_hw_init(struct iwl_trans *trans)
Sara Sharon96a64972015-12-23 15:10:03 +0200785{
786 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
787 u32 rb_size, enabled = 0;
Sara Sharondfcfeef2016-04-12 18:41:32 +0300788 unsigned long flags;
Sara Sharon96a64972015-12-23 15:10:03 +0200789 int i;
790
791 switch (trans_pcie->rx_buf_size) {
792 case IWL_AMSDU_4K:
793 rb_size = RFH_RXF_DMA_RB_SIZE_4K;
794 break;
795 case IWL_AMSDU_8K:
796 rb_size = RFH_RXF_DMA_RB_SIZE_8K;
797 break;
798 case IWL_AMSDU_12K:
799 rb_size = RFH_RXF_DMA_RB_SIZE_12K;
800 break;
801 default:
802 WARN_ON(1);
803 rb_size = RFH_RXF_DMA_RB_SIZE_4K;
804 }
805
Sara Sharondfcfeef2016-04-12 18:41:32 +0300806 if (!iwl_trans_grab_nic_access(trans, &flags))
807 return;
808
Sara Sharon96a64972015-12-23 15:10:03 +0200809 /* Stop Rx DMA */
Sara Sharondfcfeef2016-04-12 18:41:32 +0300810 iwl_write_prph_no_grab(trans, RFH_RXF_DMA_CFG, 0);
Sara Sharon96a64972015-12-23 15:10:03 +0200811 /* disable free amd used rx queue operation */
Sara Sharondfcfeef2016-04-12 18:41:32 +0300812 iwl_write_prph_no_grab(trans, RFH_RXF_RXQ_ACTIVE, 0);
Sara Sharon96a64972015-12-23 15:10:03 +0200813
814 for (i = 0; i < trans->num_rx_queues; i++) {
815 /* Tell device where to find RBD free table in DRAM */
Sara Sharon12a17452016-06-23 12:04:55 +0300816 iwl_write_prph64_no_grab(trans,
817 RFH_Q_FRBDCB_BA_LSB(i),
818 trans_pcie->rxq[i].bd_dma);
Sara Sharon96a64972015-12-23 15:10:03 +0200819 /* Tell device where to find RBD used table in DRAM */
Sara Sharon12a17452016-06-23 12:04:55 +0300820 iwl_write_prph64_no_grab(trans,
821 RFH_Q_URBDCB_BA_LSB(i),
822 trans_pcie->rxq[i].used_bd_dma);
Sara Sharon96a64972015-12-23 15:10:03 +0200823 /* Tell device where in DRAM to update its Rx status */
Sara Sharon12a17452016-06-23 12:04:55 +0300824 iwl_write_prph64_no_grab(trans,
825 RFH_Q_URBD_STTS_WPTR_LSB(i),
826 trans_pcie->rxq[i].rb_stts_dma);
Sara Sharon96a64972015-12-23 15:10:03 +0200827 /* Reset device indice tables */
Sara Sharondfcfeef2016-04-12 18:41:32 +0300828 iwl_write_prph_no_grab(trans, RFH_Q_FRBDCB_WIDX(i), 0);
829 iwl_write_prph_no_grab(trans, RFH_Q_FRBDCB_RIDX(i), 0);
830 iwl_write_prph_no_grab(trans, RFH_Q_URBDCB_WIDX(i), 0);
Sara Sharon96a64972015-12-23 15:10:03 +0200831
832 enabled |= BIT(i) | BIT(i + 16);
833 }
834
Sara Sharon96a64972015-12-23 15:10:03 +0200835 /*
836 * Enable Rx DMA
Sara Sharon96a64972015-12-23 15:10:03 +0200837 * Rx buffer size 4 or 8k or 12k
838 * Min RB size 4 or 8
Sara Sharon88076012016-02-15 17:26:48 +0200839 * Drop frames that exceed RB size
Sara Sharon96a64972015-12-23 15:10:03 +0200840 * 512 RBDs
841 */
Sara Sharondfcfeef2016-04-12 18:41:32 +0300842 iwl_write_prph_no_grab(trans, RFH_RXF_DMA_CFG,
Sara Sharon63044332016-04-21 17:41:39 +0300843 RFH_DMA_EN_ENABLE_VAL | rb_size |
Sara Sharondfcfeef2016-04-12 18:41:32 +0300844 RFH_RXF_DMA_MIN_RB_4_8 |
845 RFH_RXF_DMA_DROP_TOO_LARGE_MASK |
846 RFH_RXF_DMA_RBDCB_SIZE_512);
Sara Sharon96a64972015-12-23 15:10:03 +0200847
Sara Sharon88076012016-02-15 17:26:48 +0200848 /*
849 * Activate DMA snooping.
Sara Sharonb0262f02016-04-21 16:38:43 +0300850 * Set RX DMA chunk size to 64B for IOSF and 128B for PCIe
Sara Sharon88076012016-02-15 17:26:48 +0200851 * Default queue is 0
852 */
Sara Sharondfcfeef2016-04-12 18:41:32 +0300853 iwl_write_prph_no_grab(trans, RFH_GEN_CFG, RFH_GEN_CFG_RFH_DMA_SNOOP |
854 (DEFAULT_RXQ_NUM <<
855 RFH_GEN_CFG_DEFAULT_RXQ_NUM_POS) |
Sara Sharonb0262f02016-04-21 16:38:43 +0300856 RFH_GEN_CFG_SERVICE_DMA_SNOOP |
857 (trans->cfg->integrated ?
858 RFH_GEN_CFG_RB_CHUNK_SIZE_64 :
859 RFH_GEN_CFG_RB_CHUNK_SIZE_128) <<
860 RFH_GEN_CFG_RB_CHUNK_SIZE_POS);
Sara Sharon88076012016-02-15 17:26:48 +0200861 /* Enable the relevant rx queues */
Sara Sharondfcfeef2016-04-12 18:41:32 +0300862 iwl_write_prph_no_grab(trans, RFH_RXF_RXQ_ACTIVE, enabled);
863
864 iwl_trans_release_nic_access(trans, &flags);
Sara Sharon96a64972015-12-23 15:10:03 +0200865
866 /* Set interrupt coalescing timer to default (2048 usecs) */
867 iwl_write8(trans, CSR_INT_COALESCING, IWL_HOST_INT_TIMEOUT_DEF);
Sara Sharon1316d592016-04-17 16:28:18 +0300868
869 iwl_pcie_enable_rx_wake(trans, true);
Sara Sharon96a64972015-12-23 15:10:03 +0200870}
871
Johannes Bergc7df1f42013-06-20 20:59:34 +0200872static void iwl_pcie_rx_init_rxb_lists(struct iwl_rxq *rxq)
873{
Johannes Bergc7df1f42013-06-20 20:59:34 +0200874 lockdep_assert_held(&rxq->lock);
875
876 INIT_LIST_HEAD(&rxq->rx_free);
877 INIT_LIST_HEAD(&rxq->rx_used);
878 rxq->free_count = 0;
Sara Sharon26d535a2015-04-28 12:56:54 +0300879 rxq->used_count = 0;
Johannes Bergc7df1f42013-06-20 20:59:34 +0200880}
881
Sara Sharonbce97732016-01-25 18:14:49 +0200882static int iwl_pcie_dummy_napi_poll(struct napi_struct *napi, int budget)
883{
884 WARN_ON(1);
885 return 0;
886}
887
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200888int iwl_pcie_rx_init(struct iwl_trans *trans)
889{
890 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Sara Sharon78485052015-12-14 17:44:11 +0200891 struct iwl_rxq *def_rxq;
Sara Sharon26d535a2015-04-28 12:56:54 +0300892 struct iwl_rb_allocator *rba = &trans_pcie->rba;
Sara Sharon7b542432016-02-01 13:46:06 +0200893 int i, err, queue_size, allocator_pool_size, num_alloc;
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200894
Sara Sharon78485052015-12-14 17:44:11 +0200895 if (!trans_pcie->rxq) {
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200896 err = iwl_pcie_rx_alloc(trans);
897 if (err)
898 return err;
899 }
Sara Sharon78485052015-12-14 17:44:11 +0200900 def_rxq = trans_pcie->rxq;
Sara Sharon26d535a2015-04-28 12:56:54 +0300901 if (!rba->alloc_wq)
902 rba->alloc_wq = alloc_workqueue("rb_allocator",
903 WQ_HIGHPRI | WQ_UNBOUND, 1);
904 INIT_WORK(&rba->rx_alloc, iwl_pcie_rx_allocator_work);
905
Shaul Triebitz2e1bfab2018-03-22 14:14:45 +0200906 cancel_work_sync(&rba->rx_alloc);
907
Sara Sharon26d535a2015-04-28 12:56:54 +0300908 spin_lock(&rba->lock);
909 atomic_set(&rba->req_pending, 0);
910 atomic_set(&rba->req_ready, 0);
Sara Sharon96a64972015-12-23 15:10:03 +0200911 INIT_LIST_HEAD(&rba->rbd_allocated);
912 INIT_LIST_HEAD(&rba->rbd_empty);
Sara Sharon26d535a2015-04-28 12:56:54 +0300913 spin_unlock(&rba->lock);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200914
Johannes Bergc7df1f42013-06-20 20:59:34 +0200915 /* free all first - we might be reconfigured for a different size */
Sara Sharon78485052015-12-14 17:44:11 +0200916 iwl_pcie_free_rbs_pool(trans);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200917
918 for (i = 0; i < RX_QUEUE_SIZE; i++)
Sara Sharon78485052015-12-14 17:44:11 +0200919 def_rxq->queue[i] = NULL;
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200920
Sara Sharon78485052015-12-14 17:44:11 +0200921 for (i = 0; i < trans->num_rx_queues; i++) {
922 struct iwl_rxq *rxq = &trans_pcie->rxq[i];
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200923
Sara Sharon96a64972015-12-23 15:10:03 +0200924 rxq->id = i;
925
Sara Sharon78485052015-12-14 17:44:11 +0200926 spin_lock(&rxq->lock);
927 /*
928 * Set read write pointer to reflect that we have processed
929 * and used all buffers, but have not restocked the Rx queue
930 * with fresh buffers
931 */
932 rxq->read = 0;
933 rxq->write = 0;
934 rxq->write_actual = 0;
935 memset(rxq->rb_stts, 0, sizeof(*rxq->rb_stts));
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200936
Sara Sharon78485052015-12-14 17:44:11 +0200937 iwl_pcie_rx_init_rxb_lists(rxq);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200938
Sara Sharonbce97732016-01-25 18:14:49 +0200939 if (!rxq->napi.poll)
940 netif_napi_add(&trans_pcie->napi_dev, &rxq->napi,
941 iwl_pcie_dummy_napi_poll, 64);
942
Sara Sharon78485052015-12-14 17:44:11 +0200943 spin_unlock(&rxq->lock);
944 }
945
Sara Sharon96a64972015-12-23 15:10:03 +0200946 /* move the pool to the default queue and allocator ownerships */
Sara Sharon7b542432016-02-01 13:46:06 +0200947 queue_size = trans->cfg->mq_rx_supported ?
948 MQ_RX_NUM_RBDS : RX_QUEUE_SIZE;
Sara Sharon96a64972015-12-23 15:10:03 +0200949 allocator_pool_size = trans->num_rx_queues *
950 (RX_CLAIM_REQ_ALLOC - RX_POST_REQ_ALLOC);
Sara Sharon7b542432016-02-01 13:46:06 +0200951 num_alloc = queue_size + allocator_pool_size;
Sara Sharon43146922016-03-14 13:11:47 +0200952 BUILD_BUG_ON(ARRAY_SIZE(trans_pcie->global_table) !=
953 ARRAY_SIZE(trans_pcie->rx_pool));
Sara Sharon7b542432016-02-01 13:46:06 +0200954 for (i = 0; i < num_alloc; i++) {
Sara Sharon96a64972015-12-23 15:10:03 +0200955 struct iwl_rx_mem_buffer *rxb = &trans_pcie->rx_pool[i];
956
957 if (i < allocator_pool_size)
958 list_add(&rxb->list, &rba->rbd_empty);
959 else
960 list_add(&rxb->list, &def_rxq->rx_used);
961 trans_pcie->global_table[i] = rxb;
Sara Sharone25d65f2016-06-21 11:13:47 +0300962 rxb->vid = (u16)(i + 1);
Sara Sharonb1753c62016-06-21 12:44:01 +0300963 rxb->invalid = true;
Sara Sharon96a64972015-12-23 15:10:03 +0200964 }
Sara Sharon78485052015-12-14 17:44:11 +0200965
966 iwl_pcie_rxq_alloc_rbs(trans, GFP_KERNEL, def_rxq);
Sara Sharon2047fa52016-05-01 11:40:49 +0300967
968 if (trans->cfg->mq_rx_supported)
Sara Sharonbce97732016-01-25 18:14:49 +0200969 iwl_pcie_rx_mq_hw_init(trans);
Sara Sharon2047fa52016-05-01 11:40:49 +0300970 else
Sara Sharon96a64972015-12-23 15:10:03 +0200971 iwl_pcie_rx_hw_init(trans, def_rxq);
Sara Sharon2047fa52016-05-01 11:40:49 +0300972
973 iwl_pcie_rxq_restock(trans, def_rxq);
Sara Sharon78485052015-12-14 17:44:11 +0200974
975 spin_lock(&def_rxq->lock);
976 iwl_pcie_rxq_inc_wr_ptr(trans, def_rxq);
977 spin_unlock(&def_rxq->lock);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200978
979 return 0;
980}
981
982void iwl_pcie_rx_free(struct iwl_trans *trans)
983{
984 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Sara Sharon26d535a2015-04-28 12:56:54 +0300985 struct iwl_rb_allocator *rba = &trans_pcie->rba;
Sara Sharon96a64972015-12-23 15:10:03 +0200986 int free_size = trans->cfg->mq_rx_supported ? sizeof(__le64) :
987 sizeof(__le32);
Sara Sharon78485052015-12-14 17:44:11 +0200988 int i;
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200989
Sara Sharon78485052015-12-14 17:44:11 +0200990 /*
991 * if rxq is NULL, it means that nothing has been allocated,
992 * exit now
993 */
994 if (!trans_pcie->rxq) {
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200995 IWL_DEBUG_INFO(trans, "Free NULL rx context\n");
996 return;
997 }
998
Sara Sharon26d535a2015-04-28 12:56:54 +0300999 cancel_work_sync(&rba->rx_alloc);
1000 if (rba->alloc_wq) {
1001 destroy_workqueue(rba->alloc_wq);
1002 rba->alloc_wq = NULL;
1003 }
1004
Sara Sharon78485052015-12-14 17:44:11 +02001005 iwl_pcie_free_rbs_pool(trans);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +02001006
Sara Sharon78485052015-12-14 17:44:11 +02001007 for (i = 0; i < trans->num_rx_queues; i++) {
1008 struct iwl_rxq *rxq = &trans_pcie->rxq[i];
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +02001009
Sara Sharon78485052015-12-14 17:44:11 +02001010 if (rxq->bd)
1011 dma_free_coherent(trans->dev,
Sara Sharon96a64972015-12-23 15:10:03 +02001012 free_size * rxq->queue_size,
Sara Sharon78485052015-12-14 17:44:11 +02001013 rxq->bd, rxq->bd_dma);
1014 rxq->bd_dma = 0;
1015 rxq->bd = NULL;
1016
1017 if (rxq->rb_stts)
1018 dma_free_coherent(trans->dev,
1019 sizeof(struct iwl_rb_status),
1020 rxq->rb_stts, rxq->rb_stts_dma);
1021 else
1022 IWL_DEBUG_INFO(trans,
1023 "Free rxq->rb_stts which is NULL\n");
Sara Sharon78485052015-12-14 17:44:11 +02001024
Sara Sharon96a64972015-12-23 15:10:03 +02001025 if (rxq->used_bd)
1026 dma_free_coherent(trans->dev,
1027 sizeof(__le32) * rxq->queue_size,
1028 rxq->used_bd, rxq->used_bd_dma);
1029 rxq->used_bd_dma = 0;
1030 rxq->used_bd = NULL;
Sara Sharonbce97732016-01-25 18:14:49 +02001031
1032 if (rxq->napi.poll)
1033 netif_napi_del(&rxq->napi);
Sara Sharon96a64972015-12-23 15:10:03 +02001034 }
Sara Sharon78485052015-12-14 17:44:11 +02001035 kfree(trans_pcie->rxq);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +02001036}
1037
Shaul Triebitz3ba19f92018-06-06 17:20:58 +03001038static void iwl_pcie_rx_move_to_allocator(struct iwl_rxq *rxq,
1039 struct iwl_rb_allocator *rba)
1040{
1041 spin_lock(&rba->lock);
1042 list_splice_tail_init(&rxq->rx_used, &rba->rbd_empty);
1043 spin_unlock(&rba->lock);
1044}
1045
Sara Sharon26d535a2015-04-28 12:56:54 +03001046/*
1047 * iwl_pcie_rx_reuse_rbd - Recycle used RBDs
1048 *
1049 * Called when a RBD can be reused. The RBD is transferred to the allocator.
1050 * When there are 2 empty RBDs - a request for allocation is posted
1051 */
1052static void iwl_pcie_rx_reuse_rbd(struct iwl_trans *trans,
1053 struct iwl_rx_mem_buffer *rxb,
1054 struct iwl_rxq *rxq, bool emergency)
1055{
1056 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1057 struct iwl_rb_allocator *rba = &trans_pcie->rba;
1058
1059 /* Move the RBD to the used list, will be moved to allocator in batches
1060 * before claiming or posting a request*/
1061 list_add_tail(&rxb->list, &rxq->rx_used);
1062
1063 if (unlikely(emergency))
1064 return;
1065
1066 /* Count the allocator owned RBDs */
1067 rxq->used_count++;
1068
1069 /* If we have RX_POST_REQ_ALLOC new released rx buffers -
1070 * issue a request for allocator. Modulo RX_CLAIM_REQ_ALLOC is
1071 * used for the case we failed to claim RX_CLAIM_REQ_ALLOC,
1072 * after but we still need to post another request.
1073 */
1074 if ((rxq->used_count % RX_CLAIM_REQ_ALLOC) == RX_POST_REQ_ALLOC) {
1075 /* Move the 2 RBDs to the allocator ownership.
1076 Allocator has another 6 from pool for the request completion*/
Shaul Triebitz3ba19f92018-06-06 17:20:58 +03001077 iwl_pcie_rx_move_to_allocator(rxq, rba);
Sara Sharon26d535a2015-04-28 12:56:54 +03001078
1079 atomic_inc(&rba->req_pending);
1080 queue_work(rba->alloc_wq, &rba->rx_alloc);
1081 }
1082}
1083
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +02001084static void iwl_pcie_rx_handle_rb(struct iwl_trans *trans,
Sara Sharon78485052015-12-14 17:44:11 +02001085 struct iwl_rxq *rxq,
Sara Sharon26d535a2015-04-28 12:56:54 +03001086 struct iwl_rx_mem_buffer *rxb,
1087 bool emergency)
Johannes Bergdf2f3212012-03-05 11:24:40 -08001088{
1089 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001090 struct iwl_txq *txq = &trans_pcie->txq[trans_pcie->cmd_queue];
Johannes Berg0c197442012-03-15 13:26:43 -07001091 bool page_stolen = false;
Johannes Bergb2cf4102012-04-09 17:46:51 -07001092 int max_len = PAGE_SIZE << trans_pcie->rx_page_order;
Johannes Berg0c197442012-03-15 13:26:43 -07001093 u32 offset = 0;
Johannes Bergdf2f3212012-03-05 11:24:40 -08001094
1095 if (WARN_ON(!rxb))
1096 return;
1097
Johannes Berg0c197442012-03-15 13:26:43 -07001098 dma_unmap_page(trans->dev, rxb->page_dma, max_len, DMA_FROM_DEVICE);
Johannes Bergdf2f3212012-03-05 11:24:40 -08001099
Johannes Berg0c197442012-03-15 13:26:43 -07001100 while (offset + sizeof(u32) + sizeof(struct iwl_cmd_header) < max_len) {
1101 struct iwl_rx_packet *pkt;
Johannes Berg0c197442012-03-15 13:26:43 -07001102 u16 sequence;
1103 bool reclaim;
Johannes Bergf7e64692015-06-23 21:58:17 +02001104 int index, cmd_index, len;
Johannes Berg0c197442012-03-15 13:26:43 -07001105 struct iwl_rx_cmd_buffer rxcb = {
1106 ._offset = offset,
Emmanuel Grumbachd13f1862013-01-23 10:59:29 +02001107 ._rx_page_order = trans_pcie->rx_page_order,
Johannes Berg0c197442012-03-15 13:26:43 -07001108 ._page = rxb->page,
1109 ._page_stolen = false,
David S. Miller0d6c4a22012-05-07 23:35:40 -04001110 .truesize = max_len,
Johannes Berg0c197442012-03-15 13:26:43 -07001111 };
Johannes Bergdf2f3212012-03-05 11:24:40 -08001112
Johannes Berg0c197442012-03-15 13:26:43 -07001113 pkt = rxb_addr(&rxcb);
Johannes Bergdf2f3212012-03-05 11:24:40 -08001114
Johannes Berg0c197442012-03-15 13:26:43 -07001115 if (pkt->len_n_flags == cpu_to_le32(FH_RSCSR_FRAME_INVALID))
1116 break;
Johannes Bergdf2f3212012-03-05 11:24:40 -08001117
Sara Sharonab2e6962016-04-21 20:15:40 +03001118 WARN_ON((le32_to_cpu(pkt->len_n_flags) & FH_RSCSR_RXQ_MASK) >>
1119 FH_RSCSR_RXQ_POS != rxq->id);
1120
Liad Kaufman9243efc2015-03-15 17:38:22 +02001121 IWL_DEBUG_RX(trans,
Sara Sharon35177c92016-08-15 17:13:27 +03001122 "cmd at offset %d: %s (%.2x.%2x, seq 0x%x)\n",
Liad Kaufman9243efc2015-03-15 17:38:22 +02001123 rxcb._offset,
Sharon Dvir39bdb172015-10-15 18:18:09 +03001124 iwl_get_cmd_string(trans,
1125 iwl_cmd_id(pkt->hdr.cmd,
1126 pkt->hdr.group_id,
1127 0)),
Sara Sharon35177c92016-08-15 17:13:27 +03001128 pkt->hdr.group_id, pkt->hdr.cmd,
1129 le16_to_cpu(pkt->hdr.sequence));
Johannes Bergdf2f3212012-03-05 11:24:40 -08001130
Johannes Berg65b30342014-01-08 13:16:33 +01001131 len = iwl_rx_packet_len(pkt);
Johannes Berg0c197442012-03-15 13:26:43 -07001132 len += sizeof(u32); /* account for status word */
Johannes Bergf042c2e2012-09-05 22:34:44 +02001133 trace_iwlwifi_dev_rx(trans->dev, trans, pkt, len);
1134 trace_iwlwifi_dev_rx_data(trans->dev, trans, pkt, len);
Johannes Bergd663ee72012-03-10 13:00:07 -08001135
Johannes Berg0c197442012-03-15 13:26:43 -07001136 /* Reclaim a command buffer only if this packet is a response
1137 * to a (driver-originated) command.
1138 * If the packet (e.g. Rx frame) originated from uCode,
1139 * there is no command buffer to reclaim.
1140 * Ucode should set SEQ_RX_FRAME bit if ucode-originated,
1141 * but apparently a few don't get set; catch them here. */
1142 reclaim = !(pkt->hdr.sequence & SEQ_RX_FRAME);
1143 if (reclaim) {
1144 int i;
1145
1146 for (i = 0; i < trans_pcie->n_no_reclaim_cmds; i++) {
1147 if (trans_pcie->no_reclaim_cmds[i] ==
1148 pkt->hdr.cmd) {
1149 reclaim = false;
1150 break;
1151 }
Johannes Bergd663ee72012-03-10 13:00:07 -08001152 }
1153 }
Johannes Bergdf2f3212012-03-05 11:24:40 -08001154
Johannes Berg0c197442012-03-15 13:26:43 -07001155 sequence = le16_to_cpu(pkt->hdr.sequence);
1156 index = SEQ_TO_INDEX(sequence);
Sara Sharonbb98ecd2016-07-07 18:17:45 +03001157 cmd_index = get_cmd_index(txq, index);
Johannes Bergdf2f3212012-03-05 11:24:40 -08001158
Sara Sharonbce97732016-01-25 18:14:49 +02001159 if (rxq->id == 0)
1160 iwl_op_mode_rx(trans->op_mode, &rxq->napi,
1161 &rxcb);
1162 else
1163 iwl_op_mode_rx_rss(trans->op_mode, &rxq->napi,
1164 &rxcb, rxq->id);
Johannes Berg0c197442012-03-15 13:26:43 -07001165
Emmanuel Grumbach96791422012-07-24 01:58:32 +03001166 if (reclaim) {
Johannes Berg5d4185a2014-09-09 21:16:06 +02001167 kzfree(txq->entries[cmd_index].free_buf);
Johannes Bergf4feb8a2012-10-19 14:24:43 +02001168 txq->entries[cmd_index].free_buf = NULL;
Emmanuel Grumbach96791422012-07-24 01:58:32 +03001169 }
1170
Johannes Berg0c197442012-03-15 13:26:43 -07001171 /*
1172 * After here, we should always check rxcb._page_stolen,
1173 * if it is true then one of the handlers took the page.
1174 */
1175
1176 if (reclaim) {
1177 /* Invoke any callbacks, transfer the buffer to caller,
1178 * and fire off the (possibly) blocking
1179 * iwl_trans_send_cmd()
1180 * as we reclaim the driver command queue */
1181 if (!rxcb._page_stolen)
Johannes Bergf7e64692015-06-23 21:58:17 +02001182 iwl_pcie_hcmd_complete(trans, &rxcb);
Johannes Berg0c197442012-03-15 13:26:43 -07001183 else
1184 IWL_WARN(trans, "Claim null rxb?\n");
1185 }
1186
1187 page_stolen |= rxcb._page_stolen;
1188 offset += ALIGN(len, FH_RSCSR_FRAME_ALIGN);
Johannes Bergdf2f3212012-03-05 11:24:40 -08001189 }
1190
Johannes Berg0c197442012-03-15 13:26:43 -07001191 /* page was stolen from us -- free our reference */
1192 if (page_stolen) {
Johannes Bergb2cf4102012-04-09 17:46:51 -07001193 __free_pages(rxb->page, trans_pcie->rx_page_order);
Johannes Bergdf2f3212012-03-05 11:24:40 -08001194 rxb->page = NULL;
Johannes Berg0c197442012-03-15 13:26:43 -07001195 }
Johannes Bergdf2f3212012-03-05 11:24:40 -08001196
1197 /* Reuse the page if possible. For notification packets and
1198 * SKBs that fail to Rx correctly, add them back into the
1199 * rx_free list for reuse later. */
Johannes Bergdf2f3212012-03-05 11:24:40 -08001200 if (rxb->page != NULL) {
1201 rxb->page_dma =
1202 dma_map_page(trans->dev, rxb->page, 0,
Johannes Berg20d3b642012-05-16 22:54:29 +02001203 PAGE_SIZE << trans_pcie->rx_page_order,
1204 DMA_FROM_DEVICE);
Johannes Berg7c3415822012-11-04 09:29:17 +01001205 if (dma_mapping_error(trans->dev, rxb->page_dma)) {
1206 /*
1207 * free the page(s) as well to not break
1208 * the invariant that the items on the used
1209 * list have no page(s)
1210 */
1211 __free_pages(rxb->page, trans_pcie->rx_page_order);
1212 rxb->page = NULL;
Sara Sharon26d535a2015-04-28 12:56:54 +03001213 iwl_pcie_rx_reuse_rbd(trans, rxb, rxq, emergency);
Johannes Berg7c3415822012-11-04 09:29:17 +01001214 } else {
1215 list_add_tail(&rxb->list, &rxq->rx_free);
1216 rxq->free_count++;
1217 }
Johannes Bergdf2f3212012-03-05 11:24:40 -08001218 } else
Sara Sharon26d535a2015-04-28 12:56:54 +03001219 iwl_pcie_rx_reuse_rbd(trans, rxb, rxq, emergency);
Johannes Bergdf2f3212012-03-05 11:24:40 -08001220}
1221
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001222/*
1223 * iwl_pcie_rx_handle - Main entry function for receiving responses from fw
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001224 */
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001225static void iwl_pcie_rx_handle(struct iwl_trans *trans, int queue)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001226{
Johannes Bergdf2f3212012-03-05 11:24:40 -08001227 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Johannes Bergaf73fb32019-03-05 10:31:11 +01001228 struct iwl_rxq *rxq;
Sara Sharond56daea2016-02-15 19:30:49 +02001229 u32 r, i, count = 0;
Sara Sharon26d535a2015-04-28 12:56:54 +03001230 bool emergency = false;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001231
Johannes Bergaf73fb32019-03-05 10:31:11 +01001232 if (WARN_ON_ONCE(!trans_pcie->rxq || !trans_pcie->rxq[queue].bd))
1233 return;
1234
1235 rxq = &trans_pcie->rxq[queue];
1236
Johannes Bergf14d6b32014-03-21 13:30:03 +01001237restart:
1238 spin_lock(&rxq->lock);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001239 /* uCode's read index (stored in shared DRAM) indicates the last Rx
1240 * buffer that the driver may process (last buffer filled by ucode). */
Emmanuel Grumbach52e2a992012-11-25 14:42:25 +02001241 r = le16_to_cpu(ACCESS_ONCE(rxq->rb_stts->closed_rb_num)) & 0x0FFF;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001242 i = rxq->read;
1243
Sara Sharon5eae4432016-02-24 14:56:21 +02001244 /* W/A 9000 device step A0 wrap-around bug */
1245 r &= (rxq->queue_size - 1);
1246
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001247 /* Rx interrupt, but nothing sent from uCode */
1248 if (i == r)
Sara Sharon5eae4432016-02-24 14:56:21 +02001249 IWL_DEBUG_RX(trans, "Q %d: HW = SW = %d\n", rxq->id, r);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001250
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001251 while (i != r) {
Shaul Triebitz3ba19f92018-06-06 17:20:58 +03001252 struct iwl_rb_allocator *rba = &trans_pcie->rba;
Johannes Berg48a2d662012-03-05 11:24:39 -08001253 struct iwl_rx_mem_buffer *rxb;
Shaul Triebitz3ba19f92018-06-06 17:20:58 +03001254 /* number of RBDs still waiting for page allocation */
1255 u32 rb_pending_alloc =
1256 atomic_read(&trans_pcie->rba.req_pending) *
1257 RX_CLAIM_REQ_ALLOC;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001258
Shaul Triebitz3ba19f92018-06-06 17:20:58 +03001259 if (unlikely(rb_pending_alloc >= rxq->queue_size / 2 &&
1260 !emergency)) {
1261 iwl_pcie_rx_move_to_allocator(rxq, rba);
Sara Sharon26d535a2015-04-28 12:56:54 +03001262 emergency = true;
Shaul Triebitz3ba19f92018-06-06 17:20:58 +03001263 }
Sara Sharon26d535a2015-04-28 12:56:54 +03001264
Sara Sharon96a64972015-12-23 15:10:03 +02001265 if (trans->cfg->mq_rx_supported) {
1266 /*
1267 * used_bd is a 32 bit but only 12 are used to retrieve
1268 * the vid
1269 */
Sara Sharon5eae4432016-02-24 14:56:21 +02001270 u16 vid = le32_to_cpu(rxq->used_bd[i]) & 0x0FFF;
Sara Sharon96a64972015-12-23 15:10:03 +02001271
Sara Sharone25d65f2016-06-21 11:13:47 +03001272 if (WARN(!vid ||
1273 vid > ARRAY_SIZE(trans_pcie->global_table),
1274 "Invalid rxb index from HW %u\n", (u32)vid)) {
1275 iwl_force_nmi(trans);
Sara Sharon5eae4432016-02-24 14:56:21 +02001276 goto out;
Sara Sharone25d65f2016-06-21 11:13:47 +03001277 }
1278 rxb = trans_pcie->global_table[vid - 1];
Sara Sharonb1753c62016-06-21 12:44:01 +03001279 if (WARN(rxb->invalid,
1280 "Invalid rxb from HW %u\n", (u32)vid)) {
1281 iwl_force_nmi(trans);
1282 goto out;
1283 }
1284 rxb->invalid = true;
Sara Sharon96a64972015-12-23 15:10:03 +02001285 } else {
1286 rxb = rxq->queue[i];
1287 rxq->queue[i] = NULL;
1288 }
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001289
Sara Sharon5eae4432016-02-24 14:56:21 +02001290 IWL_DEBUG_RX(trans, "Q %d: HW = %d, SW = %d\n", rxq->id, r, i);
Sara Sharon78485052015-12-14 17:44:11 +02001291 iwl_pcie_rx_handle_rb(trans, rxq, rxb, emergency);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001292
Sara Sharon96a64972015-12-23 15:10:03 +02001293 i = (i + 1) & (rxq->queue_size - 1);
Sara Sharon26d535a2015-04-28 12:56:54 +03001294
Sara Sharond56daea2016-02-15 19:30:49 +02001295 /*
1296 * If we have RX_CLAIM_REQ_ALLOC released rx buffers -
1297 * try to claim the pre-allocated buffers from the allocator.
1298 * If not ready - will try to reclaim next time.
1299 * There is no need to reschedule work - allocator exits only
1300 * on success
1301 */
1302 if (rxq->used_count >= RX_CLAIM_REQ_ALLOC)
1303 iwl_pcie_rx_allocator_get(trans, rxq);
1304
1305 if (rxq->used_count % RX_CLAIM_REQ_ALLOC == 0 && !emergency) {
Sara Sharond56daea2016-02-15 19:30:49 +02001306 /* Add the remaining empty RBDs for allocator use */
Shaul Triebitz3ba19f92018-06-06 17:20:58 +03001307 iwl_pcie_rx_move_to_allocator(rxq, rba);
Sara Sharond56daea2016-02-15 19:30:49 +02001308 } else if (emergency) {
Sara Sharon26d535a2015-04-28 12:56:54 +03001309 count++;
1310 if (count == 8) {
1311 count = 0;
Shaul Triebitz3ba19f92018-06-06 17:20:58 +03001312 if (rb_pending_alloc < rxq->queue_size / 3)
Sara Sharon26d535a2015-04-28 12:56:54 +03001313 emergency = false;
Gregory Greenmane0e168d2016-02-29 15:34:25 +02001314
1315 rxq->read = i;
Sara Sharon26d535a2015-04-28 12:56:54 +03001316 spin_unlock(&rxq->lock);
Sara Sharon78485052015-12-14 17:44:11 +02001317 iwl_pcie_rxq_alloc_rbs(trans, GFP_ATOMIC, rxq);
Sara Sharon96a64972015-12-23 15:10:03 +02001318 iwl_pcie_rxq_restock(trans, rxq);
Gregory Greenmane0e168d2016-02-29 15:34:25 +02001319 goto restart;
1320 }
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001321 }
1322 }
Sara Sharon5eae4432016-02-24 14:56:21 +02001323out:
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001324 /* Backtrack one entry */
1325 rxq->read = i;
Johannes Bergf14d6b32014-03-21 13:30:03 +01001326 spin_unlock(&rxq->lock);
1327
Sara Sharon26d535a2015-04-28 12:56:54 +03001328 /*
1329 * handle a case where in emergency there are some unallocated RBDs.
1330 * those RBDs are in the used list, but are not tracked by the queue's
1331 * used_count which counts allocator owned RBDs.
1332 * unallocated emergency RBDs must be allocated on exit, otherwise
1333 * when called again the function may not be in emergency mode and
1334 * they will be handed to the allocator with no tracking in the RBD
1335 * allocator counters, which will lead to them never being claimed back
1336 * by the queue.
1337 * by allocating them here, they are now in the queue free list, and
1338 * will be restocked by the next call of iwl_pcie_rxq_restock.
1339 */
1340 if (unlikely(emergency && count))
Sara Sharon78485052015-12-14 17:44:11 +02001341 iwl_pcie_rxq_alloc_rbs(trans, GFP_ATOMIC, rxq);
Emmanuel Grumbach255ba062015-07-11 22:30:49 +03001342
Sara Sharonbce97732016-01-25 18:14:49 +02001343 if (rxq->napi.poll)
1344 napi_gro_flush(&rxq->napi, false);
Gregory Greenmane0e168d2016-02-29 15:34:25 +02001345
1346 iwl_pcie_rxq_restock(trans, rxq);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001347}
1348
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001349static struct iwl_trans_pcie *iwl_pcie_get_trans_pcie(struct msix_entry *entry)
1350{
1351 u8 queue = entry->entry;
1352 struct msix_entry *entries = entry - queue;
1353
1354 return container_of(entries, struct iwl_trans_pcie, msix_entries[0]);
1355}
1356
1357static inline void iwl_pcie_clear_irq(struct iwl_trans *trans,
1358 struct msix_entry *entry)
1359{
1360 /*
1361 * Before sending the interrupt the HW disables it to prevent
1362 * a nested interrupt. This is done by writing 1 to the corresponding
1363 * bit in the mask register. After handling the interrupt, it should be
1364 * re-enabled by clearing this bit. This register is defined as
1365 * write 1 clear (W1C) register, meaning that it's being clear
1366 * by writing 1 to the bit.
1367 */
Haim Dreyfuss7ef3dd22016-04-03 20:15:26 +03001368 iwl_write32(trans, CSR_MSIX_AUTOMASK_ST_AD, BIT(entry->entry));
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001369}
1370
1371/*
1372 * iwl_pcie_rx_msix_handle - Main entry function for receiving responses from fw
1373 * This interrupt handler should be used with RSS queue only.
1374 */
1375irqreturn_t iwl_pcie_irq_rx_msix_handler(int irq, void *dev_id)
1376{
1377 struct msix_entry *entry = dev_id;
1378 struct iwl_trans_pcie *trans_pcie = iwl_pcie_get_trans_pcie(entry);
1379 struct iwl_trans *trans = trans_pcie->trans;
1380
Sara Sharon5eae4432016-02-24 14:56:21 +02001381 if (WARN_ON(entry->entry >= trans->num_rx_queues))
1382 return IRQ_NONE;
1383
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001384 lock_map_acquire(&trans->sync_cmd_lockdep_map);
1385
1386 local_bh_disable();
1387 iwl_pcie_rx_handle(trans, entry->entry);
1388 local_bh_enable();
1389
1390 iwl_pcie_clear_irq(trans, entry);
1391
1392 lock_map_release(&trans->sync_cmd_lockdep_map);
1393
1394 return IRQ_HANDLED;
1395}
1396
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001397/*
1398 * iwl_pcie_irq_handle_error - called for HW or SW error interrupt from card
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -07001399 */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001400static void iwl_pcie_irq_handle_error(struct iwl_trans *trans)
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -07001401{
Emmanuel Grumbachf946b522012-10-25 17:25:52 +02001402 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach11033232015-06-24 14:58:13 +03001403 int i;
Emmanuel Grumbachf946b522012-10-25 17:25:52 +02001404
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -07001405 /* W/A for WiFi/WiMAX coex and WiMAX own the RF */
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001406 if (trans->cfg->internal_wimax_coex &&
Avri Altman95411d02015-05-11 11:04:34 +03001407 !trans->cfg->apmg_not_supported &&
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001408 (!(iwl_read_prph(trans, APMG_CLK_CTRL_REG) &
Johannes Berg20d3b642012-05-16 22:54:29 +02001409 APMS_CLK_VAL_MRB_FUNC_MODE) ||
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001410 (iwl_read_prph(trans, APMG_PS_CTRL_REG) &
Johannes Berg20d3b642012-05-16 22:54:29 +02001411 APMG_PS_CTRL_VAL_RESET_REQ))) {
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001412 clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
Don Fry8a8bbdb2012-03-20 10:33:34 -07001413 iwl_op_mode_wimax_active(trans->op_mode);
Emmanuel Grumbachf946b522012-10-25 17:25:52 +02001414 wake_up(&trans_pcie->wait_command_queue);
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -07001415 return;
1416 }
1417
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001418 iwl_pcie_dump_csr(trans);
Inbal Hacohen313b0a22013-06-24 10:35:53 +03001419 iwl_dump_fh(trans, NULL);
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -07001420
Arik Nemtsov2a988e92013-12-01 13:50:40 +02001421 local_bh_disable();
1422 /* The STATUS_FW_ERROR bit is set in this function. This must happen
1423 * before we wake up the command caller, to ensure a proper cleanup. */
1424 iwl_trans_fw_error(trans);
1425 local_bh_enable();
1426
Emmanuel Grumbach11033232015-06-24 14:58:13 +03001427 for (i = 0; i < trans->cfg->base_params->num_of_queues; i++)
1428 del_timer(&trans_pcie->txq[i].stuck_timer);
1429
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001430 clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
Emmanuel Grumbachf946b522012-10-25 17:25:52 +02001431 wake_up(&trans_pcie->wait_command_queue);
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -07001432}
1433
Emmanuel Grumbach7117c002013-12-11 09:20:34 +02001434static u32 iwl_pcie_int_cause_non_ict(struct iwl_trans *trans)
Emmanuel Grumbachfc844722013-12-09 14:27:44 +02001435{
Emmanuel Grumbachfc844722013-12-09 14:27:44 +02001436 u32 inta;
1437
Emmanuel Grumbach46e81af2014-01-14 10:33:54 +02001438 lockdep_assert_held(&IWL_TRANS_GET_PCIE_TRANS(trans)->irq_lock);
Emmanuel Grumbachfc844722013-12-09 14:27:44 +02001439
1440 trace_iwlwifi_dev_irq(trans->dev);
1441
1442 /* Discover which interrupts are active/pending */
1443 inta = iwl_read32(trans, CSR_INT);
1444
Emmanuel Grumbachfc844722013-12-09 14:27:44 +02001445 /* the thread will service interrupts and re-enable them */
Emmanuel Grumbachfe523dc2013-12-11 09:24:39 +02001446 return inta;
Emmanuel Grumbachfc844722013-12-09 14:27:44 +02001447}
1448
1449/* a device (PCI-E) page is 4096 bytes long */
1450#define ICT_SHIFT 12
1451#define ICT_SIZE (1 << ICT_SHIFT)
1452#define ICT_COUNT (ICT_SIZE / sizeof(u32))
1453
1454/* interrupt handler using ict table, with this interrupt driver will
1455 * stop using INTA register to get device's interrupt, reading this register
1456 * is expensive, device will write interrupts in ICT dram table, increment
1457 * index then will fire interrupt to driver, driver will OR all ICT table
1458 * entries from current index up to table entry with 0 value. the result is
1459 * the interrupt we need to service, driver will set the entries back to 0 and
1460 * set index.
1461 */
Emmanuel Grumbach7117c002013-12-11 09:20:34 +02001462static u32 iwl_pcie_int_cause_ict(struct iwl_trans *trans)
Emmanuel Grumbachfc844722013-12-09 14:27:44 +02001463{
1464 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachfc844722013-12-09 14:27:44 +02001465 u32 inta;
1466 u32 val = 0;
1467 u32 read;
1468
Emmanuel Grumbachfc844722013-12-09 14:27:44 +02001469 trace_iwlwifi_dev_irq(trans->dev);
1470
1471 /* Ignore interrupt if there's nothing in NIC to service.
1472 * This may be due to IRQ shared with another device,
1473 * or due to sporadic interrupts thrown from our NIC. */
1474 read = le32_to_cpu(trans_pcie->ict_tbl[trans_pcie->ict_index]);
1475 trace_iwlwifi_dev_ict_read(trans->dev, trans_pcie->ict_index, read);
Emmanuel Grumbach7ba1faa2013-12-11 09:39:30 +02001476 if (!read)
1477 return 0;
Emmanuel Grumbachfc844722013-12-09 14:27:44 +02001478
1479 /*
1480 * Collect all entries up to the first 0, starting from ict_index;
1481 * note we already read at ict_index.
1482 */
1483 do {
1484 val |= read;
1485 IWL_DEBUG_ISR(trans, "ICT index %d value 0x%08X\n",
1486 trans_pcie->ict_index, read);
1487 trans_pcie->ict_tbl[trans_pcie->ict_index] = 0;
1488 trans_pcie->ict_index =
Johannes Berg83f32a42014-04-24 09:57:40 +02001489 ((trans_pcie->ict_index + 1) & (ICT_COUNT - 1));
Emmanuel Grumbachfc844722013-12-09 14:27:44 +02001490
1491 read = le32_to_cpu(trans_pcie->ict_tbl[trans_pcie->ict_index]);
1492 trace_iwlwifi_dev_ict_read(trans->dev, trans_pcie->ict_index,
1493 read);
1494 } while (read);
1495
1496 /* We should not get this value, just ignore it. */
1497 if (val == 0xffffffff)
1498 val = 0;
1499
1500 /*
1501 * this is a w/a for a h/w bug. the h/w bug may cause the Rx bit
1502 * (bit 15 before shifting it to 31) to clear when using interrupt
1503 * coalescing. fortunately, bits 18 and 19 stay set when this happens
1504 * so we use them to decide on the real state of the Rx bit.
1505 * In order words, bit 15 is set if bit 18 or bit 19 are set.
1506 */
1507 if (val & 0xC0000)
1508 val |= 0x8000;
1509
1510 inta = (0xff & val) | ((0xff00 & val) << 16);
Emmanuel Grumbachfe523dc2013-12-11 09:24:39 +02001511 return inta;
Emmanuel Grumbachfc844722013-12-09 14:27:44 +02001512}
1513
Johannes Berg2bfb5092012-12-27 21:43:48 +01001514irqreturn_t iwl_pcie_irq_handler(int irq, void *dev_id)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001515{
Johannes Berg2bfb5092012-12-27 21:43:48 +01001516 struct iwl_trans *trans = dev_id;
Johannes Berg20d3b642012-05-16 22:54:29 +02001517 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1518 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001519 u32 inta = 0;
1520 u32 handled = 0;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001521
Johannes Berg2bfb5092012-12-27 21:43:48 +01001522 lock_map_acquire(&trans->sync_cmd_lockdep_map);
1523
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +02001524 spin_lock(&trans_pcie->irq_lock);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001525
Emmanuel Grumbach0fec9542013-12-11 09:02:25 +02001526 /* dram interrupt table not set yet,
1527 * use legacy interrupt.
1528 */
1529 if (likely(trans_pcie->use_ict))
Emmanuel Grumbach7117c002013-12-11 09:20:34 +02001530 inta = iwl_pcie_int_cause_ict(trans);
Emmanuel Grumbach0fec9542013-12-11 09:02:25 +02001531 else
Emmanuel Grumbach7117c002013-12-11 09:20:34 +02001532 inta = iwl_pcie_int_cause_non_ict(trans);
Emmanuel Grumbach0fec9542013-12-11 09:02:25 +02001533
Emmanuel Grumbach7ba1faa2013-12-11 09:39:30 +02001534 if (iwl_have_debug_level(IWL_DL_ISR)) {
1535 IWL_DEBUG_ISR(trans,
1536 "ISR inta 0x%08x, enabled 0x%08x(sw), enabled(hw) 0x%08x, fh 0x%08x\n",
1537 inta, trans_pcie->inta_mask,
1538 iwl_read32(trans, CSR_INT_MASK),
1539 iwl_read32(trans, CSR_FH_INT_STATUS));
1540 if (inta & (~trans_pcie->inta_mask))
1541 IWL_DEBUG_ISR(trans,
1542 "We got a masked interrupt (0x%08x)\n",
1543 inta & (~trans_pcie->inta_mask));
1544 }
1545
1546 inta &= trans_pcie->inta_mask;
1547
1548 /*
1549 * Ignore interrupt if there's nothing in NIC to service.
1550 * This may be due to IRQ shared with another device,
1551 * or due to sporadic interrupts thrown from our NIC.
1552 */
Emmanuel Grumbach7117c002013-12-11 09:20:34 +02001553 if (unlikely(!inta)) {
Emmanuel Grumbach7ba1faa2013-12-11 09:39:30 +02001554 IWL_DEBUG_ISR(trans, "Ignore interrupt, inta == 0\n");
1555 /*
1556 * Re-enable interrupts here since we don't
1557 * have anything to service
1558 */
1559 if (test_bit(STATUS_INT_ENABLED, &trans->status))
Emmanuel Grumbachf16c3eb2016-06-13 08:28:26 +03001560 _iwl_enable_interrupts(trans);
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +02001561 spin_unlock(&trans_pcie->irq_lock);
Emmanuel Grumbach7117c002013-12-11 09:20:34 +02001562 lock_map_release(&trans->sync_cmd_lockdep_map);
1563 return IRQ_NONE;
1564 }
1565
Emmanuel Grumbach7ba1faa2013-12-11 09:39:30 +02001566 if (unlikely(inta == 0xFFFFFFFF || (inta & 0xFFFFFFF0) == 0xa5a5a5a0)) {
1567 /*
1568 * Hardware disappeared. It might have
1569 * already raised an interrupt.
1570 */
1571 IWL_WARN(trans, "HARDWARE GONE?? INTA == 0x%08x\n", inta);
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +02001572 spin_unlock(&trans_pcie->irq_lock);
Emmanuel Grumbach7117c002013-12-11 09:20:34 +02001573 goto out;
Emmanuel Grumbacha0f337c2013-12-11 09:00:03 +02001574 }
1575
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001576 /* Ack/clear/reset pending uCode interrupts.
1577 * Note: Some bits in CSR_INT are "OR" of bits in CSR_FH_INT_STATUS,
1578 */
1579 /* There is a hardware bug in the interrupt mask function that some
1580 * interrupts (i.e. CSR_INT_BIT_SCD) can still be generated even if
1581 * they are disabled in the CSR_INT_MASK register. Furthermore the
1582 * ICT interrupt handling mechanism has another bug that might cause
1583 * these unmasked interrupts fail to be detected. We workaround the
1584 * hardware bugs here by ACKing all the possible interrupts so that
1585 * interrupt coalescing can still be achieved.
1586 */
Emmanuel Grumbach7117c002013-12-11 09:20:34 +02001587 iwl_write32(trans, CSR_INT, inta | ~trans_pcie->inta_mask);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001588
Johannes Berg51cd53a2013-06-12 09:56:51 +02001589 if (iwl_have_debug_level(IWL_DL_ISR))
Johannes Berg0ca24da2012-03-15 13:26:46 -07001590 IWL_DEBUG_ISR(trans, "inta 0x%08x, enabled 0x%08x\n",
Johannes Berg51cd53a2013-06-12 09:56:51 +02001591 inta, iwl_read32(trans, CSR_INT_MASK));
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001592
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +02001593 spin_unlock(&trans_pcie->irq_lock);
Johannes Bergb49ba042012-01-19 08:20:57 -08001594
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001595 /* Now service all interrupt bits discovered above. */
1596 if (inta & CSR_INT_BIT_HW_ERR) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001597 IWL_ERR(trans, "Hardware error detected. Restarting.\n");
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001598
1599 /* Tell the device to stop sending interrupts */
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001600 iwl_disable_interrupts(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001601
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001602 isr_stats->hw++;
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001603 iwl_pcie_irq_handle_error(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001604
1605 handled |= CSR_INT_BIT_HW_ERR;
1606
Johannes Berg2bfb5092012-12-27 21:43:48 +01001607 goto out;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001608 }
1609
Johannes Berga8bceb32012-03-05 11:24:30 -08001610 if (iwl_have_debug_level(IWL_DL_ISR)) {
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001611 /* NIC fires this, but we don't use it, redundant with WAKEUP */
1612 if (inta & CSR_INT_BIT_SCD) {
Johannes Berg51cd53a2013-06-12 09:56:51 +02001613 IWL_DEBUG_ISR(trans,
1614 "Scheduler finished to transmit the frame/frames.\n");
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001615 isr_stats->sch++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001616 }
1617
1618 /* Alive notification via Rx interrupt will do the real work */
1619 if (inta & CSR_INT_BIT_ALIVE) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001620 IWL_DEBUG_ISR(trans, "Alive interrupt\n");
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001621 isr_stats->alive++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001622 }
1623 }
Johannes Berg51cd53a2013-06-12 09:56:51 +02001624
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001625 /* Safely ignore these bits for debug checks below */
1626 inta &= ~(CSR_INT_BIT_SCD | CSR_INT_BIT_ALIVE);
1627
1628 /* HW RF KILL switch toggled */
1629 if (inta & CSR_INT_BIT_RF_KILL) {
Johannes Bergc9eec952012-03-06 13:30:43 -08001630 bool hw_rfkill;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001631
Emmanuel Grumbach8d425512012-03-28 11:00:58 +02001632 hw_rfkill = iwl_is_rfkill_set(trans);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001633 IWL_WARN(trans, "RF_KILL bit toggled to %s.\n",
Johannes Berg20d3b642012-05-16 22:54:29 +02001634 hw_rfkill ? "disable radio" : "enable radio");
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001635
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001636 isr_stats->rfkill++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001637
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001638 mutex_lock(&trans_pcie->mutex);
Johannes Berg14cfca72014-02-25 20:50:53 +01001639 iwl_trans_pcie_rf_kill(trans, hw_rfkill);
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001640 mutex_unlock(&trans_pcie->mutex);
Emmanuel Grumbachf946b522012-10-25 17:25:52 +02001641 if (hw_rfkill) {
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001642 set_bit(STATUS_RFKILL, &trans->status);
1643 if (test_and_clear_bit(STATUS_SYNC_HCMD_ACTIVE,
1644 &trans->status))
Emmanuel Grumbachf946b522012-10-25 17:25:52 +02001645 IWL_DEBUG_RF_KILL(trans,
1646 "Rfkill while SYNC HCMD in flight\n");
1647 wake_up(&trans_pcie->wait_command_queue);
1648 } else {
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001649 clear_bit(STATUS_RFKILL, &trans->status);
Emmanuel Grumbachf946b522012-10-25 17:25:52 +02001650 }
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001651
1652 handled |= CSR_INT_BIT_RF_KILL;
1653 }
1654
1655 /* Chip got too hot and stopped itself */
1656 if (inta & CSR_INT_BIT_CT_KILL) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001657 IWL_ERR(trans, "Microcode CT kill error detected.\n");
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001658 isr_stats->ctkill++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001659 handled |= CSR_INT_BIT_CT_KILL;
1660 }
1661
1662 /* Error detected by uCode */
1663 if (inta & CSR_INT_BIT_SW_ERR) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001664 IWL_ERR(trans, "Microcode SW error detected. "
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001665 " Restarting 0x%X.\n", inta);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001666 isr_stats->sw++;
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001667 iwl_pcie_irq_handle_error(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001668 handled |= CSR_INT_BIT_SW_ERR;
1669 }
1670
1671 /* uCode wakes up after power-down sleep */
1672 if (inta & CSR_INT_BIT_WAKEUP) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001673 IWL_DEBUG_ISR(trans, "Wakeup interrupt\n");
Johannes Berg5d63f922014-02-27 11:20:07 +01001674 iwl_pcie_rxq_check_wrptr(trans);
Johannes Bergea68f462014-02-27 14:36:55 +01001675 iwl_pcie_txq_check_wrptrs(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001676
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001677 isr_stats->wakeup++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001678
1679 handled |= CSR_INT_BIT_WAKEUP;
1680 }
1681
1682 /* All uCode command responses, including Tx command responses,
1683 * Rx "responses" (frame-received notification), and other
1684 * notifications from uCode come through here*/
1685 if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX |
Johannes Berg20d3b642012-05-16 22:54:29 +02001686 CSR_INT_BIT_RX_PERIODIC)) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001687 IWL_DEBUG_ISR(trans, "Rx interrupt\n");
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001688 if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX)) {
1689 handled |= (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001690 iwl_write32(trans, CSR_FH_INT_STATUS,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001691 CSR_FH_INT_RX_MASK);
1692 }
1693 if (inta & CSR_INT_BIT_RX_PERIODIC) {
1694 handled |= CSR_INT_BIT_RX_PERIODIC;
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001695 iwl_write32(trans,
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001696 CSR_INT, CSR_INT_BIT_RX_PERIODIC);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001697 }
1698 /* Sending RX interrupt require many steps to be done in the
1699 * the device:
1700 * 1- write interrupt to current index in ICT table.
1701 * 2- dma RX frame.
1702 * 3- update RX shared data to indicate last write index.
1703 * 4- send interrupt.
1704 * This could lead to RX race, driver could receive RX interrupt
1705 * but the shared data changes does not reflect this;
1706 * periodic interrupt will detect any dangling Rx activity.
1707 */
1708
1709 /* Disable periodic interrupt; we use it as just a one-shot. */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001710 iwl_write8(trans, CSR_INT_PERIODIC_REG,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001711 CSR_INT_PERIODIC_DIS);
Johannes Berg63791032012-09-06 15:33:42 +02001712
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001713 /*
1714 * Enable periodic interrupt in 8 msec only if we received
1715 * real RX interrupt (instead of just periodic int), to catch
1716 * any dangling Rx interrupt. If it was just the periodic
1717 * interrupt, there was no dangling Rx activity, and no need
1718 * to extend the periodic interrupt; one-shot is enough.
1719 */
1720 if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX))
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001721 iwl_write8(trans, CSR_INT_PERIODIC_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +02001722 CSR_INT_PERIODIC_ENA);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001723
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001724 isr_stats->rx++;
Johannes Bergf14d6b32014-03-21 13:30:03 +01001725
1726 local_bh_disable();
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001727 iwl_pcie_rx_handle(trans, 0);
Johannes Bergf14d6b32014-03-21 13:30:03 +01001728 local_bh_enable();
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001729 }
1730
1731 /* This "Tx" DMA channel is used only for loading uCode */
1732 if (inta & CSR_INT_BIT_FH_TX) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001733 iwl_write32(trans, CSR_FH_INT_STATUS, CSR_FH_INT_TX_MASK);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001734 IWL_DEBUG_ISR(trans, "uCode load interrupt\n");
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001735 isr_stats->tx++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001736 handled |= CSR_INT_BIT_FH_TX;
1737 /* Wake up uCode load routine, now that load is complete */
Johannes Berg13df1aa2012-03-06 13:31:00 -08001738 trans_pcie->ucode_write_complete = true;
1739 wake_up(&trans_pcie->ucode_write_waitq);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001740 }
1741
1742 if (inta & ~handled) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001743 IWL_ERR(trans, "Unhandled INTA bits 0x%08x\n", inta & ~handled);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001744 isr_stats->unhandled++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001745 }
1746
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001747 if (inta & ~(trans_pcie->inta_mask)) {
1748 IWL_WARN(trans, "Disabled INTA bits 0x%08x were pending\n",
1749 inta & ~trans_pcie->inta_mask);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001750 }
1751
Emmanuel Grumbachf16c3eb2016-06-13 08:28:26 +03001752 spin_lock(&trans_pcie->irq_lock);
Emmanuel Grumbacha6bd0052016-01-31 15:02:30 +02001753 /* only Re-enable all interrupt if disabled by irq */
Emmanuel Grumbachf16c3eb2016-06-13 08:28:26 +03001754 if (test_bit(STATUS_INT_ENABLED, &trans->status))
1755 _iwl_enable_interrupts(trans);
1756 /* we are loading the firmware, enable FH_TX interrupt only */
1757 else if (handled & CSR_INT_BIT_FH_TX)
1758 iwl_enable_fw_load_int(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001759 /* Re-enable RF_KILL if it occurred */
Stanislaw Gruszka8722c892012-03-07 09:52:28 -08001760 else if (handled & CSR_INT_BIT_RF_KILL)
1761 iwl_enable_rfkill_int(trans);
Emmanuel Grumbachf16c3eb2016-06-13 08:28:26 +03001762 spin_unlock(&trans_pcie->irq_lock);
Johannes Berg2bfb5092012-12-27 21:43:48 +01001763
1764out:
1765 lock_map_release(&trans->sync_cmd_lockdep_map);
1766 return IRQ_HANDLED;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001767}
1768
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001769/******************************************************************************
1770 *
1771 * ICT functions
1772 *
1773 ******************************************************************************/
Johannes Berg10667132011-12-19 14:00:59 -08001774
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001775/* Free dram table */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001776void iwl_pcie_free_ict(struct iwl_trans *trans)
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001777{
Johannes Berg20d3b642012-05-16 22:54:29 +02001778 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001779
Johannes Berg10667132011-12-19 14:00:59 -08001780 if (trans_pcie->ict_tbl) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001781 dma_free_coherent(trans->dev, ICT_SIZE,
Johannes Berg10667132011-12-19 14:00:59 -08001782 trans_pcie->ict_tbl,
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001783 trans_pcie->ict_tbl_dma);
Johannes Berg10667132011-12-19 14:00:59 -08001784 trans_pcie->ict_tbl = NULL;
1785 trans_pcie->ict_tbl_dma = 0;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001786 }
1787}
1788
Johannes Berg10667132011-12-19 14:00:59 -08001789/*
1790 * allocate dram shared table, it is an aligned memory
1791 * block of ICT_SIZE.
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001792 * also reset all data related to ICT table interrupt.
1793 */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001794int iwl_pcie_alloc_ict(struct iwl_trans *trans)
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001795{
Johannes Berg20d3b642012-05-16 22:54:29 +02001796 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001797
Johannes Berg10667132011-12-19 14:00:59 -08001798 trans_pcie->ict_tbl =
Emmanuel Grumbacheef31712013-12-09 09:47:46 +02001799 dma_zalloc_coherent(trans->dev, ICT_SIZE,
Johannes Berg10667132011-12-19 14:00:59 -08001800 &trans_pcie->ict_tbl_dma,
1801 GFP_KERNEL);
1802 if (!trans_pcie->ict_tbl)
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001803 return -ENOMEM;
1804
Johannes Berg10667132011-12-19 14:00:59 -08001805 /* just an API sanity check ... it is guaranteed to be aligned */
1806 if (WARN_ON(trans_pcie->ict_tbl_dma & (ICT_SIZE - 1))) {
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001807 iwl_pcie_free_ict(trans);
Johannes Berg10667132011-12-19 14:00:59 -08001808 return -EINVAL;
1809 }
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001810
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001811 return 0;
1812}
1813
1814/* Device is going up inform it about using ICT interrupt table,
1815 * also we need to tell the driver to start using ICT interrupt.
1816 */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001817void iwl_pcie_reset_ict(struct iwl_trans *trans)
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001818{
Johannes Berg20d3b642012-05-16 22:54:29 +02001819 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001820 u32 val;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001821
Johannes Berg10667132011-12-19 14:00:59 -08001822 if (!trans_pcie->ict_tbl)
Emmanuel Grumbached6a3802012-01-02 16:10:08 +02001823 return;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001824
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +02001825 spin_lock(&trans_pcie->irq_lock);
Emmanuel Grumbachf16c3eb2016-06-13 08:28:26 +03001826 _iwl_disable_interrupts(trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001827
Johannes Berg10667132011-12-19 14:00:59 -08001828 memset(trans_pcie->ict_tbl, 0, ICT_SIZE);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001829
Johannes Berg10667132011-12-19 14:00:59 -08001830 val = trans_pcie->ict_tbl_dma >> ICT_SHIFT;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001831
Eliad Peller18f5a372015-07-16 20:17:42 +03001832 val |= CSR_DRAM_INT_TBL_ENABLE |
1833 CSR_DRAM_INIT_TBL_WRAP_CHECK |
1834 CSR_DRAM_INIT_TBL_WRITE_POINTER;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001835
Johannes Berg10667132011-12-19 14:00:59 -08001836 IWL_DEBUG_ISR(trans, "CSR_DRAM_INT_TBL_REG =0x%x\n", val);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001837
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001838 iwl_write32(trans, CSR_DRAM_INT_TBL_REG, val);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001839 trans_pcie->use_ict = true;
1840 trans_pcie->ict_index = 0;
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001841 iwl_write32(trans, CSR_INT, trans_pcie->inta_mask);
Emmanuel Grumbachf16c3eb2016-06-13 08:28:26 +03001842 _iwl_enable_interrupts(trans);
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +02001843 spin_unlock(&trans_pcie->irq_lock);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001844}
1845
1846/* Device is going down disable ict interrupt usage */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001847void iwl_pcie_disable_ict(struct iwl_trans *trans)
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001848{
Johannes Berg20d3b642012-05-16 22:54:29 +02001849 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001850
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +02001851 spin_lock(&trans_pcie->irq_lock);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001852 trans_pcie->use_ict = false;
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +02001853 spin_unlock(&trans_pcie->irq_lock);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001854}
1855
Emmanuel Grumbach85bf9da2013-12-09 11:48:30 +02001856irqreturn_t iwl_pcie_isr(int irq, void *data)
1857{
1858 struct iwl_trans *trans = data;
1859
1860 if (!trans)
1861 return IRQ_NONE;
1862
1863 /* Disable (but don't clear!) interrupts here to avoid
1864 * back-to-back ISRs and sporadic interrupts from our NIC.
1865 * If we have something to service, the tasklet will re-enable ints.
1866 * If we *don't* have something, we'll re-enable before leaving here.
1867 */
1868 iwl_write32(trans, CSR_INT_MASK, 0x00000000);
1869
Emmanuel Grumbacha0f337c2013-12-11 09:00:03 +02001870 return IRQ_WAKE_THREAD;
Emmanuel Grumbach85bf9da2013-12-09 11:48:30 +02001871}
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001872
1873irqreturn_t iwl_pcie_msix_isr(int irq, void *data)
1874{
1875 return IRQ_WAKE_THREAD;
1876}
1877
1878irqreturn_t iwl_pcie_irq_msix_handler(int irq, void *dev_id)
1879{
1880 struct msix_entry *entry = dev_id;
1881 struct iwl_trans_pcie *trans_pcie = iwl_pcie_get_trans_pcie(entry);
1882 struct iwl_trans *trans = trans_pcie->trans;
Colin Ian King46167a82016-03-28 12:33:44 +01001883 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001884 u32 inta_fh, inta_hw;
1885
1886 lock_map_acquire(&trans->sync_cmd_lockdep_map);
1887
1888 spin_lock(&trans_pcie->irq_lock);
Haim Dreyfuss7ef3dd22016-04-03 20:15:26 +03001889 inta_fh = iwl_read32(trans, CSR_MSIX_FH_INT_CAUSES_AD);
1890 inta_hw = iwl_read32(trans, CSR_MSIX_HW_INT_CAUSES_AD);
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001891 /*
1892 * Clear causes registers to avoid being handling the same cause.
1893 */
Haim Dreyfuss7ef3dd22016-04-03 20:15:26 +03001894 iwl_write32(trans, CSR_MSIX_FH_INT_CAUSES_AD, inta_fh);
1895 iwl_write32(trans, CSR_MSIX_HW_INT_CAUSES_AD, inta_hw);
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001896 spin_unlock(&trans_pcie->irq_lock);
1897
1898 if (unlikely(!(inta_fh | inta_hw))) {
1899 IWL_DEBUG_ISR(trans, "Ignore interrupt, inta == 0\n");
1900 lock_map_release(&trans->sync_cmd_lockdep_map);
1901 return IRQ_NONE;
1902 }
1903
Emmanuel Grumbachcb25d562019-05-21 15:10:38 +03001904 if (iwl_have_debug_level(IWL_DL_ISR)) {
1905 IWL_DEBUG_ISR(trans,
1906 "ISR inta_fh 0x%08x, enabled (sw) 0x%08x (hw) 0x%08x\n",
1907 inta_fh, trans_pcie->fh_mask,
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001908 iwl_read32(trans, CSR_MSIX_FH_INT_MASK_AD));
Emmanuel Grumbachcb25d562019-05-21 15:10:38 +03001909 if (inta_fh & ~trans_pcie->fh_mask)
1910 IWL_DEBUG_ISR(trans,
1911 "We got a masked interrupt (0x%08x)\n",
1912 inta_fh & ~trans_pcie->fh_mask);
1913 }
1914
1915 inta_fh &= trans_pcie->fh_mask;
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001916
Haim Dreyfuss496d83c2016-03-20 17:57:22 +02001917 if ((trans_pcie->shared_vec_mask & IWL_SHARED_IRQ_NON_RX) &&
1918 inta_fh & MSIX_FH_INT_CAUSES_Q0) {
1919 local_bh_disable();
1920 iwl_pcie_rx_handle(trans, 0);
1921 local_bh_enable();
1922 }
1923
1924 if ((trans_pcie->shared_vec_mask & IWL_SHARED_IRQ_FIRST_RSS) &&
1925 inta_fh & MSIX_FH_INT_CAUSES_Q1) {
1926 local_bh_disable();
1927 iwl_pcie_rx_handle(trans, 1);
1928 local_bh_enable();
1929 }
1930
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001931 /* This "Tx" DMA channel is used only for loading uCode */
1932 if (inta_fh & MSIX_FH_INT_CAUSES_D2S_CH0_NUM) {
1933 IWL_DEBUG_ISR(trans, "uCode load interrupt\n");
1934 isr_stats->tx++;
1935 /*
1936 * Wake up uCode load routine,
1937 * now that load is complete
1938 */
1939 trans_pcie->ucode_write_complete = true;
1940 wake_up(&trans_pcie->ucode_write_waitq);
1941 }
1942
1943 /* Error detected by uCode */
1944 if ((inta_fh & MSIX_FH_INT_CAUSES_FH_ERR) ||
1945 (inta_hw & MSIX_HW_INT_CAUSES_REG_SW_ERR)) {
1946 IWL_ERR(trans,
1947 "Microcode SW error detected. Restarting 0x%X.\n",
1948 inta_fh);
1949 isr_stats->sw++;
1950 iwl_pcie_irq_handle_error(trans);
1951 }
1952
1953 /* After checking FH register check HW register */
Emmanuel Grumbachcb25d562019-05-21 15:10:38 +03001954 if (iwl_have_debug_level(IWL_DL_ISR)) {
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001955 IWL_DEBUG_ISR(trans,
Emmanuel Grumbachcb25d562019-05-21 15:10:38 +03001956 "ISR inta_hw 0x%08x, enabled (sw) 0x%08x (hw) 0x%08x\n",
1957 inta_hw, trans_pcie->hw_mask,
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001958 iwl_read32(trans, CSR_MSIX_HW_INT_MASK_AD));
Emmanuel Grumbachcb25d562019-05-21 15:10:38 +03001959 if (inta_hw & ~trans_pcie->hw_mask)
1960 IWL_DEBUG_ISR(trans,
1961 "We got a masked interrupt 0x%08x\n",
1962 inta_hw & ~trans_pcie->hw_mask);
1963 }
1964
1965 inta_hw &= trans_pcie->hw_mask;
Haim Dreyfuss2e5d4a82015-12-17 12:17:58 +02001966
1967 /* Alive notification via Rx interrupt will do the real work */
1968 if (inta_hw & MSIX_HW_INT_CAUSES_REG_ALIVE) {
1969 IWL_DEBUG_ISR(trans, "Alive interrupt\n");
1970 isr_stats->alive++;
1971 }
1972
1973 /* uCode wakes up after power-down sleep */
1974 if (inta_hw & MSIX_HW_INT_CAUSES_REG_WAKEUP) {
1975 IWL_DEBUG_ISR(trans, "Wakeup interrupt\n");
1976 iwl_pcie_rxq_check_wrptr(trans);
1977 iwl_pcie_txq_check_wrptrs(trans);
1978
1979 isr_stats->wakeup++;
1980 }
1981
1982 /* Chip got too hot and stopped itself */
1983 if (inta_hw & MSIX_HW_INT_CAUSES_REG_CT_KILL) {
1984 IWL_ERR(trans, "Microcode CT kill error detected.\n");
1985 isr_stats->ctkill++;
1986 }
1987
1988 /* HW RF KILL switch toggled */
1989 if (inta_hw & MSIX_HW_INT_CAUSES_REG_RF_KILL) {
1990 bool hw_rfkill;
1991
1992 hw_rfkill = iwl_is_rfkill_set(trans);
1993 IWL_WARN(trans, "RF_KILL bit toggled to %s.\n",
1994 hw_rfkill ? "disable radio" : "enable radio");
1995
1996 isr_stats->rfkill++;
1997
1998 mutex_lock(&trans_pcie->mutex);
1999 iwl_trans_pcie_rf_kill(trans, hw_rfkill);
2000 mutex_unlock(&trans_pcie->mutex);
2001 if (hw_rfkill) {
2002 set_bit(STATUS_RFKILL, &trans->status);
2003 if (test_and_clear_bit(STATUS_SYNC_HCMD_ACTIVE,
2004 &trans->status))
2005 IWL_DEBUG_RF_KILL(trans,
2006 "Rfkill while SYNC HCMD in flight\n");
2007 wake_up(&trans_pcie->wait_command_queue);
2008 } else {
2009 clear_bit(STATUS_RFKILL, &trans->status);
2010 }
2011 }
2012
2013 if (inta_hw & MSIX_HW_INT_CAUSES_REG_HW_ERR) {
2014 IWL_ERR(trans,
2015 "Hardware error detected. Restarting.\n");
2016
2017 isr_stats->hw++;
2018 iwl_pcie_irq_handle_error(trans);
2019 }
2020
2021 iwl_pcie_clear_irq(trans, entry);
2022
2023 lock_map_release(&trans->sync_cmd_lockdep_map);
2024
2025 return IRQ_HANDLED;
2026}