blob: a02f275a198d4fbf38101ee5544110db8cb39936 [file] [log] [blame]
Shawn Guo13eed982011-09-06 15:05:25 +08001/*
Anson Huange95dddb2013-03-20 19:39:42 -04002 * Copyright 2011-2013 Freescale Semiconductor, Inc.
Shawn Guo13eed982011-09-06 15:05:25 +08003 * Copyright 2011 Linaro Ltd.
4 *
5 * The code contained herein is licensed under the GNU General Public
6 * License. You may obtain a copy of the GNU General Public License
7 * Version 2 or later at the following locations:
8 *
9 * http://www.opensource.org/licenses/gpl-license.html
10 * http://www.gnu.org/copyleft/gpl.html
11 */
12
Richard Zhaoa2585612012-04-24 14:19:13 +080013#include <linux/clk.h>
Shawn Guo53bb71d2013-05-21 09:58:51 +080014#include <linux/clk-provider.h>
Richard Zhaoa2585612012-04-24 14:19:13 +080015#include <linux/clkdev.h>
Rob Herringda4a6862013-02-06 21:17:47 -060016#include <linux/clocksource.h>
Shawn Guo96574a62013-01-08 14:25:14 +080017#include <linux/cpu.h>
Shawn Guo0575fb72011-12-09 00:51:26 +010018#include <linux/delay.h>
Robert Leeb9d18dc2012-05-21 17:50:30 -050019#include <linux/export.h>
Shawn Guo13eed982011-09-06 15:05:25 +080020#include <linux/init.h>
Shawn Guo0575fb72011-12-09 00:51:26 +010021#include <linux/io.h>
Shawn Guo13eed982011-09-06 15:05:25 +080022#include <linux/irq.h>
Rob Herring0529e3152012-11-05 16:18:28 -060023#include <linux/irqchip.h>
Shawn Guo13eed982011-09-06 15:05:25 +080024#include <linux/of.h>
Shawn Guo0575fb72011-12-09 00:51:26 +010025#include <linux/of_address.h>
Shawn Guo13eed982011-09-06 15:05:25 +080026#include <linux/of_irq.h>
27#include <linux/of_platform.h>
Shawn Guo96574a62013-01-08 14:25:14 +080028#include <linux/opp.h>
Richard Zhao477fce42011-12-14 09:26:47 +080029#include <linux/phy.h>
Robin Holt7b6d8642013-07-08 16:01:40 -070030#include <linux/reboot.h>
Dong Aishengbaa64152012-09-05 10:57:15 +080031#include <linux/regmap.h>
Richard Zhao477fce42011-12-14 09:26:47 +080032#include <linux/micrel_phy.h>
Dong Aishengbaa64152012-09-05 10:57:15 +080033#include <linux/mfd/syscon.h>
Shawn Guo13eed982011-09-06 15:05:25 +080034#include <asm/hardware/cache-l2x0.h>
Shawn Guo13eed982011-09-06 15:05:25 +080035#include <asm/mach/arch.h>
Shawn Guo3e549a62013-01-17 16:37:42 +080036#include <asm/mach/map.h>
David Howells9f97da72012-03-28 18:30:01 +010037#include <asm/system_misc.h>
Shawn Guo13eed982011-09-06 15:05:25 +080038
Shawn Guoe3372472012-09-13 21:01:00 +080039#include "common.h"
Shawn Guoe29248c2012-09-13 21:12:50 +080040#include "cpuidle.h"
Shawn Guo50f2de62012-09-14 14:14:45 +080041#include "hardware.h"
Robert Leeb9d18dc2012-05-21 17:50:30 -050042
Shawn Guo3c03a2f2013-04-01 22:13:32 +080043static u32 chip_revision;
Shawn Guob29b3e62012-10-23 19:00:39 +080044
Philipp Zabelb1a35822013-03-27 18:30:37 +010045int imx6q_revision(void)
Shawn Guob29b3e62012-10-23 19:00:39 +080046{
Shawn Guo3c03a2f2013-04-01 22:13:32 +080047 return chip_revision;
48}
Shawn Guob29b3e62012-10-23 19:00:39 +080049
Shawn Guo3c03a2f2013-04-01 22:13:32 +080050static void __init imx6q_init_revision(void)
51{
52 u32 rev = imx_anatop_get_digprog();
Shawn Guob29b3e62012-10-23 19:00:39 +080053
54 switch (rev & 0xff) {
55 case 0:
Shawn Guo3c03a2f2013-04-01 22:13:32 +080056 chip_revision = IMX_CHIP_REVISION_1_0;
57 break;
Shawn Guob29b3e62012-10-23 19:00:39 +080058 case 1:
Shawn Guo3c03a2f2013-04-01 22:13:32 +080059 chip_revision = IMX_CHIP_REVISION_1_1;
60 break;
Shawn Guob29b3e62012-10-23 19:00:39 +080061 case 2:
Shawn Guo3c03a2f2013-04-01 22:13:32 +080062 chip_revision = IMX_CHIP_REVISION_1_2;
63 break;
Shawn Guob29b3e62012-10-23 19:00:39 +080064 default:
Shawn Guo3c03a2f2013-04-01 22:13:32 +080065 chip_revision = IMX_CHIP_REVISION_UNKNOWN;
Shawn Guob29b3e62012-10-23 19:00:39 +080066 }
Shawn Guo3c03a2f2013-04-01 22:13:32 +080067
68 mxc_set_cpu_type(rev >> 16 & 0xff);
Shawn Guob29b3e62012-10-23 19:00:39 +080069}
70
Robin Holt7b6d8642013-07-08 16:01:40 -070071static void imx6q_restart(enum reboot_mode mode, const char *cmd)
Shawn Guo0575fb72011-12-09 00:51:26 +010072{
73 struct device_node *np;
74 void __iomem *wdog_base;
75
76 np = of_find_compatible_node(NULL, NULL, "fsl,imx6q-wdt");
77 wdog_base = of_iomap(np, 0);
78 if (!wdog_base)
79 goto soft;
80
81 imx_src_prepare_restart();
82
83 /* enable wdog */
84 writew_relaxed(1 << 2, wdog_base);
85 /* write twice to ensure the request will not get ignored */
86 writew_relaxed(1 << 2, wdog_base);
87
88 /* wait for reset to assert ... */
89 mdelay(500);
90
91 pr_err("Watchdog reset failed to assert reset\n");
92
93 /* delay to allow the serial port to show the message */
94 mdelay(50);
95
96soft:
97 /* we'll take a jump through zero as a poor second */
98 soft_restart(0);
99}
100
Richard Zhao477fce42011-12-14 09:26:47 +0800101/* For imx6q sabrelite board: set KSZ9021RN RGMII pad skew */
102static int ksz9021rn_phy_fixup(struct phy_device *phydev)
103{
Arnd Bergmann9f9ba0f2012-08-16 07:42:50 +0000104 if (IS_BUILTIN(CONFIG_PHYLIB)) {
Shawn Guoef441802012-05-08 21:39:33 +0800105 /* min rx data delay */
106 phy_write(phydev, 0x0b, 0x8105);
107 phy_write(phydev, 0x0c, 0x0000);
Richard Zhao477fce42011-12-14 09:26:47 +0800108
Shawn Guoef441802012-05-08 21:39:33 +0800109 /* max rx/tx clock delay, min rx/tx control delay */
110 phy_write(phydev, 0x0b, 0x8104);
111 phy_write(phydev, 0x0c, 0xf0f0);
112 phy_write(phydev, 0x0b, 0x104);
113 }
Richard Zhao477fce42011-12-14 09:26:47 +0800114
115 return 0;
116}
117
Richard Zhaoa2585612012-04-24 14:19:13 +0800118static void __init imx6q_sabrelite_cko1_setup(void)
119{
120 struct clk *cko1_sel, *ahb, *cko1;
121 unsigned long rate;
122
123 cko1_sel = clk_get_sys(NULL, "cko1_sel");
124 ahb = clk_get_sys(NULL, "ahb");
125 cko1 = clk_get_sys(NULL, "cko1");
126 if (IS_ERR(cko1_sel) || IS_ERR(ahb) || IS_ERR(cko1)) {
127 pr_err("cko1 setup failed!\n");
128 goto put_clk;
129 }
130 clk_set_parent(cko1_sel, ahb);
131 rate = clk_round_rate(cko1, 16000000);
132 clk_set_rate(cko1, rate);
Richard Zhaoa2585612012-04-24 14:19:13 +0800133put_clk:
134 if (!IS_ERR(cko1_sel))
135 clk_put(cko1_sel);
136 if (!IS_ERR(ahb))
137 clk_put(ahb);
138 if (!IS_ERR(cko1))
139 clk_put(cko1);
140}
141
Richard Zhao071dea52012-04-27 15:02:59 +0800142static void __init imx6q_sabrelite_init(void)
143{
Arnd Bergmann9f9ba0f2012-08-16 07:42:50 +0000144 if (IS_BUILTIN(CONFIG_PHYLIB))
Shawn Guoef441802012-05-08 21:39:33 +0800145 phy_register_fixup_for_uid(PHY_ID_KSZ9021, MICREL_PHY_ID_MASK,
Richard Zhao071dea52012-04-27 15:02:59 +0800146 ksz9021rn_phy_fixup);
Richard Zhaoa2585612012-04-24 14:19:13 +0800147 imx6q_sabrelite_cko1_setup();
Richard Zhao071dea52012-04-27 15:02:59 +0800148}
149
Nicolin Chene7eccc72013-06-13 19:50:56 +0800150static void __init imx6q_sabresd_cko1_setup(void)
151{
152 struct clk *cko1_sel, *pll4, *pll4_post, *cko1;
153 unsigned long rate;
154
155 cko1_sel = clk_get_sys(NULL, "cko1_sel");
156 pll4 = clk_get_sys(NULL, "pll4_audio");
157 pll4_post = clk_get_sys(NULL, "pll4_post_div");
158 cko1 = clk_get_sys(NULL, "cko1");
159 if (IS_ERR(cko1_sel) || IS_ERR(pll4)
160 || IS_ERR(pll4_post) || IS_ERR(cko1)) {
161 pr_err("cko1 setup failed!\n");
162 goto put_clk;
163 }
164 /*
165 * Setting pll4 at 768MHz (24MHz * 32)
166 * So its child clock can get 24MHz easily
167 */
168 clk_set_rate(pll4, 768000000);
169
170 clk_set_parent(cko1_sel, pll4_post);
171 rate = clk_round_rate(cko1, 24000000);
172 clk_set_rate(cko1, rate);
173put_clk:
174 if (!IS_ERR(cko1_sel))
175 clk_put(cko1_sel);
176 if (!IS_ERR(pll4_post))
177 clk_put(pll4_post);
178 if (!IS_ERR(pll4))
179 clk_put(pll4);
180 if (!IS_ERR(cko1))
181 clk_put(cko1);
182}
183
184static void __init imx6q_sabresd_init(void)
185{
186 imx6q_sabresd_cko1_setup();
187}
188
Frank Lid6e0d9f2012-10-30 18:25:22 +0000189static void __init imx6q_1588_init(void)
190{
191 struct regmap *gpr;
192
193 gpr = syscon_regmap_lookup_by_compatible("fsl,imx6q-iomuxc-gpr");
194 if (!IS_ERR(gpr))
195 regmap_update_bits(gpr, 0x4, 1 << 21, 1 << 21);
196 else
197 pr_err("failed to find fsl,imx6q-iomux-gpr regmap\n");
198
199}
Richard Zhao396bf1c2012-07-12 10:25:24 +0800200static void __init imx6q_usb_init(void)
201{
Anson Huange95dddb2013-03-20 19:39:42 -0400202 imx_anatop_usb_chrg_detect_disable();
Richard Zhao396bf1c2012-07-12 10:25:24 +0800203}
204
Shawn Guo13eed982011-09-06 15:05:25 +0800205static void __init imx6q_init_machine(void)
206{
Richard Zhao477fce42011-12-14 09:26:47 +0800207 if (of_machine_is_compatible("fsl,imx6q-sabrelite"))
Richard Zhao071dea52012-04-27 15:02:59 +0800208 imx6q_sabrelite_init();
Nicolin Chene7eccc72013-06-13 19:50:56 +0800209 else if (of_machine_is_compatible("fsl,imx6q-sabresd") ||
210 of_machine_is_compatible("fsl,imx6dl-sabresd"))
211 imx6q_sabresd_init();
Richard Zhao477fce42011-12-14 09:26:47 +0800212
Shawn Guo13eed982011-09-06 15:05:25 +0800213 of_platform_populate(NULL, of_default_bus_match_table, NULL, NULL);
214
Anson Huange95dddb2013-03-20 19:39:42 -0400215 imx_anatop_init();
Shawn Guo13eed982011-09-06 15:05:25 +0800216 imx6q_pm_init();
Richard Zhao396bf1c2012-07-12 10:25:24 +0800217 imx6q_usb_init();
Frank Lid6e0d9f2012-10-30 18:25:22 +0000218 imx6q_1588_init();
Shawn Guo13eed982011-09-06 15:05:25 +0800219}
220
Shawn Guo96574a62013-01-08 14:25:14 +0800221#define OCOTP_CFG3 0x440
222#define OCOTP_CFG3_SPEED_SHIFT 16
223#define OCOTP_CFG3_SPEED_1P2GHZ 0x3
224
225static void __init imx6q_opp_check_1p2ghz(struct device *cpu_dev)
226{
227 struct device_node *np;
228 void __iomem *base;
229 u32 val;
230
231 np = of_find_compatible_node(NULL, NULL, "fsl,imx6q-ocotp");
232 if (!np) {
233 pr_warn("failed to find ocotp node\n");
234 return;
235 }
236
237 base = of_iomap(np, 0);
238 if (!base) {
239 pr_warn("failed to map ocotp\n");
240 goto put_node;
241 }
242
243 val = readl_relaxed(base + OCOTP_CFG3);
244 val >>= OCOTP_CFG3_SPEED_SHIFT;
245 if ((val & 0x3) != OCOTP_CFG3_SPEED_1P2GHZ)
246 if (opp_disable(cpu_dev, 1200000000))
247 pr_warn("failed to disable 1.2 GHz OPP\n");
248
249put_node:
250 of_node_put(np);
251}
252
253static void __init imx6q_opp_init(struct device *cpu_dev)
254{
255 struct device_node *np;
256
Sudeep KarkadaNageshacdc58d62013-06-17 14:58:48 +0100257 np = of_node_get(cpu_dev->of_node);
Shawn Guo96574a62013-01-08 14:25:14 +0800258 if (!np) {
259 pr_warn("failed to find cpu0 node\n");
260 return;
261 }
262
Shawn Guo96574a62013-01-08 14:25:14 +0800263 if (of_init_opp_table(cpu_dev)) {
264 pr_warn("failed to init OPP table\n");
265 goto put_node;
266 }
267
268 imx6q_opp_check_1p2ghz(cpu_dev);
269
270put_node:
271 of_node_put(np);
272}
273
Fabio Estevamf8c11b22013-03-25 09:20:44 -0300274static struct platform_device imx6q_cpufreq_pdev = {
Shawn Guo96574a62013-01-08 14:25:14 +0800275 .name = "imx6q-cpufreq",
276};
277
Robert Leeb9d18dc2012-05-21 17:50:30 -0500278static void __init imx6q_init_late(void)
279{
Shawn Guoe5f9dec2012-12-04 22:55:15 +0800280 /*
281 * WAIT mode is broken on TO 1.0 and 1.1, so there is no point
282 * to run cpuidle on them.
283 */
284 if (imx6q_revision() > IMX_CHIP_REVISION_1_1)
285 imx6q_cpuidle_init();
Shawn Guo96574a62013-01-08 14:25:14 +0800286
287 if (IS_ENABLED(CONFIG_ARM_IMX6Q_CPUFREQ)) {
288 imx6q_opp_init(&imx6q_cpufreq_pdev.dev);
289 platform_device_register(&imx6q_cpufreq_pdev);
290 }
Robert Leeb9d18dc2012-05-21 17:50:30 -0500291}
292
Shawn Guo13eed982011-09-06 15:05:25 +0800293static void __init imx6q_map_io(void)
294{
Shawn Guo3e549a62013-01-17 16:37:42 +0800295 debug_ll_io_init();
Shawn Guo13eed982011-09-06 15:05:25 +0800296 imx_scu_map_io();
Shawn Guo13eed982011-09-06 15:05:25 +0800297}
298
Dirk Behmeb3a9c312013-04-26 10:13:56 +0200299#ifdef CONFIG_CACHE_L2X0
300static void __init imx6q_init_l2cache(void)
301{
302 void __iomem *l2x0_base;
303 struct device_node *np;
304 unsigned int val;
305
306 np = of_find_compatible_node(NULL, NULL, "arm,pl310-cache");
307 if (!np)
308 goto out;
309
310 l2x0_base = of_iomap(np, 0);
311 if (!l2x0_base) {
312 of_node_put(np);
313 goto out;
314 }
315
316 /* Configure the L2 PREFETCH and POWER registers */
317 val = readl_relaxed(l2x0_base + L2X0_PREFETCH_CTRL);
318 val |= 0x70800000;
319 writel_relaxed(val, l2x0_base + L2X0_PREFETCH_CTRL);
320 val = L2X0_DYNAMIC_CLK_GATING_EN | L2X0_STNDBY_MODE_EN;
321 writel_relaxed(val, l2x0_base + L2X0_POWER_CTRL);
322
323 iounmap(l2x0_base);
324 of_node_put(np);
325
326out:
327 l2x0_of_init(0, ~0UL);
328}
329#else
330static inline void imx6q_init_l2cache(void) {}
331#endif
332
Shawn Guo13eed982011-09-06 15:05:25 +0800333static void __init imx6q_init_irq(void)
334{
Shawn Guo3c03a2f2013-04-01 22:13:32 +0800335 imx6q_init_revision();
Dirk Behmeb3a9c312013-04-26 10:13:56 +0200336 imx6q_init_l2cache();
Shawn Guo13eed982011-09-06 15:05:25 +0800337 imx_src_init();
338 imx_gpc_init();
Rob Herring0529e3152012-11-05 16:18:28 -0600339 irqchip_init();
Shawn Guo13eed982011-09-06 15:05:25 +0800340}
341
342static void __init imx6q_timer_init(void)
343{
Shawn Guo53bb71d2013-05-21 09:58:51 +0800344 of_clk_init(NULL);
Rob Herringda4a6862013-02-06 21:17:47 -0600345 clocksource_of_init();
Shawn Guo3c03a2f2013-04-01 22:13:32 +0800346 imx_print_silicon_rev(cpu_is_imx6dl() ? "i.MX6DL" : "i.MX6Q",
347 imx6q_revision());
Shawn Guo13eed982011-09-06 15:05:25 +0800348}
349
Shawn Guo13eed982011-09-06 15:05:25 +0800350static const char *imx6q_dt_compat[] __initdata = {
Shawn Guo3c03a2f2013-04-01 22:13:32 +0800351 "fsl,imx6dl",
Sascha Hauer3f8976d2012-02-17 12:07:00 +0100352 "fsl,imx6q",
Shawn Guo13eed982011-09-06 15:05:25 +0800353 NULL,
354};
355
Shawn Guo3c03a2f2013-04-01 22:13:32 +0800356DT_MACHINE_START(IMX6Q, "Freescale i.MX6 Quad/DualLite (Device Tree)")
Marc Zyngiere4f2d972011-09-08 13:15:22 +0100357 .smp = smp_ops(imx_smp_ops),
Shawn Guo13eed982011-09-06 15:05:25 +0800358 .map_io = imx6q_map_io,
359 .init_irq = imx6q_init_irq,
Stephen Warren6bb27d72012-11-08 12:40:59 -0700360 .init_time = imx6q_timer_init,
Shawn Guo13eed982011-09-06 15:05:25 +0800361 .init_machine = imx6q_init_machine,
Robert Leeb9d18dc2012-05-21 17:50:30 -0500362 .init_late = imx6q_init_late,
Shawn Guo13eed982011-09-06 15:05:25 +0800363 .dt_compat = imx6q_dt_compat,
Shawn Guo0575fb72011-12-09 00:51:26 +0100364 .restart = imx6q_restart,
Shawn Guo13eed982011-09-06 15:05:25 +0800365MACHINE_END