blob: c1bc97c747cb2b892a61f41f3094af67f223208c [file] [log] [blame]
Shawn Guo73d2b4c2011-10-17 08:42:16 +08001/*
2 * Copyright 2011 Freescale Semiconductor, Inc.
3 * Copyright 2011 Linaro Ltd.
4 *
5 * The code contained herein is licensed under the GNU General Public
6 * License. You may obtain a copy of the GNU General Public License
7 * Version 2 or later at the following locations:
8 *
9 * http://www.opensource.org/licenses/gpl-license.html
10 * http://www.gnu.org/copyleft/gpl.html
11 */
12
Shawn Guo36dffd82013-04-07 10:49:34 +080013#include "skeleton.dtsi"
Shawn Guoe1641532013-02-20 10:32:52 +080014#include "imx53-pinfunc.h"
Lucas Stach564695d2013-11-14 11:18:58 +010015#include <dt-bindings/clock/imx5-clock.h>
Denis Carikli4e05a7a2014-01-06 17:16:07 +010016#include <dt-bindings/gpio/gpio.h>
17#include <dt-bindings/input/input.h>
Lucas Stach34adba72015-08-19 15:19:46 +020018#include <dt-bindings/interrupt-controller/irq.h>
Shawn Guo73d2b4c2011-10-17 08:42:16 +080019
20/ {
21 aliases {
Marek Vasut22970072014-02-28 12:58:41 +010022 ethernet0 = &fec;
Shawn Guo5230f8f2012-08-05 14:01:28 +080023 gpio0 = &gpio1;
24 gpio1 = &gpio2;
25 gpio2 = &gpio3;
26 gpio3 = &gpio4;
27 gpio4 = &gpio5;
28 gpio5 = &gpio6;
29 gpio6 = &gpio7;
Philipp Zabelc60dc1d2013-04-09 19:18:47 +020030 i2c0 = &i2c1;
31 i2c1 = &i2c2;
32 i2c2 = &i2c3;
Sascha Hauerc63d06d2014-01-16 13:44:18 +010033 mmc0 = &esdhc1;
34 mmc1 = &esdhc2;
35 mmc2 = &esdhc3;
36 mmc3 = &esdhc4;
Sascha Hauercf4e5772013-06-25 15:51:56 +020037 serial0 = &uart1;
38 serial1 = &uart2;
39 serial2 = &uart3;
40 serial3 = &uart4;
41 serial4 = &uart5;
42 spi0 = &ecspi1;
43 spi1 = &ecspi2;
44 spi2 = &cspi;
Shawn Guo73d2b4c2011-10-17 08:42:16 +080045 };
46
Fabio Estevam070bd7e2013-07-07 10:12:30 -030047 cpus {
48 #address-cells = <1>;
49 #size-cells = <0>;
Lucas Stach791f4162014-09-26 15:41:03 +020050 cpu0: cpu@0 {
Fabio Estevam070bd7e2013-07-07 10:12:30 -030051 device_type = "cpu";
52 compatible = "arm,cortex-a8";
53 reg = <0x0>;
Lucas Stach791f4162014-09-26 15:41:03 +020054 clocks = <&clks IMX5_CLK_ARM>;
55 clock-latency = <61036>;
56 voltage-tolerance = <5>;
57 operating-points = <
58 /* kHz */
59 166666 850000
60 400000 900000
61 800000 1050000
62 1000000 1200000
63 1200000 1300000
64 >;
Fabio Estevam070bd7e2013-07-07 10:12:30 -030065 };
66 };
67
Philipp Zabele05c8c92014-03-05 10:21:00 +010068 display-subsystem {
69 compatible = "fsl,imx-display-subsystem";
70 ports = <&ipu_di0>, <&ipu_di1>;
71 };
72
Shawn Guo73d2b4c2011-10-17 08:42:16 +080073 tzic: tz-interrupt-controller@0fffc000 {
74 compatible = "fsl,imx53-tzic", "fsl,tzic";
75 interrupt-controller;
76 #interrupt-cells = <1>;
77 reg = <0x0fffc000 0x4000>;
78 };
79
80 clocks {
81 #address-cells = <1>;
82 #size-cells = <0>;
83
84 ckil {
85 compatible = "fsl,imx-ckil", "fixed-clock";
Shawn Guo4b2b4042014-04-11 09:56:46 +080086 #clock-cells = <0>;
Shawn Guo73d2b4c2011-10-17 08:42:16 +080087 clock-frequency = <32768>;
88 };
89
90 ckih1 {
91 compatible = "fsl,imx-ckih1", "fixed-clock";
Shawn Guo4b2b4042014-04-11 09:56:46 +080092 #clock-cells = <0>;
Shawn Guo73d2b4c2011-10-17 08:42:16 +080093 clock-frequency = <22579200>;
94 };
95
96 ckih2 {
97 compatible = "fsl,imx-ckih2", "fixed-clock";
Shawn Guo4b2b4042014-04-11 09:56:46 +080098 #clock-cells = <0>;
Shawn Guo73d2b4c2011-10-17 08:42:16 +080099 clock-frequency = <0>;
100 };
101
102 osc {
103 compatible = "fsl,imx-osc", "fixed-clock";
Shawn Guo4b2b4042014-04-11 09:56:46 +0800104 #clock-cells = <0>;
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800105 clock-frequency = <24000000>;
106 };
107 };
108
109 soc {
110 #address-cells = <1>;
111 #size-cells = <1>;
112 compatible = "simple-bus";
113 interrupt-parent = <&tzic>;
114 ranges;
115
Marek Vasut7affee42013-11-22 12:05:03 +0100116 sata: sata@10000000 {
117 compatible = "fsl,imx53-ahci";
118 reg = <0x10000000 0x1000>;
119 interrupts = <28>;
120 clocks = <&clks IMX5_CLK_SATA_GATE>,
121 <&clks IMX5_CLK_SATA_REF>,
122 <&clks IMX5_CLK_AHB>;
Shawn Guo02578152014-07-08 16:14:47 +0800123 clock-names = "sata", "sata_ref", "ahb";
Marek Vasut7affee42013-11-22 12:05:03 +0100124 status = "disabled";
125 };
126
Sascha Hauerabed9a62012-06-05 13:52:10 +0200127 ipu: ipu@18000000 {
Philipp Zabele05c8c92014-03-05 10:21:00 +0100128 #address-cells = <1>;
129 #size-cells = <0>;
Sascha Hauerabed9a62012-06-05 13:52:10 +0200130 compatible = "fsl,imx53-ipu";
Sascha Hauer6d66da82014-05-06 13:01:34 +0200131 reg = <0x18000000 0x08000000>;
Sascha Hauerabed9a62012-06-05 13:52:10 +0200132 interrupts = <11 10>;
Lucas Stach564695d2013-11-14 11:18:58 +0100133 clocks = <&clks IMX5_CLK_IPU_GATE>,
134 <&clks IMX5_CLK_IPU_DI0_GATE>,
135 <&clks IMX5_CLK_IPU_DI1_GATE>;
Philipp Zabel4438a6a2013-03-27 18:30:36 +0100136 clock-names = "bus", "di0", "di1";
Philipp Zabel8d84c372013-03-28 17:35:23 +0100137 resets = <&src 2>;
Philipp Zabele05c8c92014-03-05 10:21:00 +0100138
139 ipu_di0: port@2 {
140 #address-cells = <1>;
141 #size-cells = <0>;
142 reg = <2>;
143
144 ipu_di0_disp0: endpoint@0 {
145 reg = <0>;
146 };
147
148 ipu_di0_lvds0: endpoint@1 {
149 reg = <1>;
150 remote-endpoint = <&lvds0_in>;
151 };
152 };
153
154 ipu_di1: port@3 {
155 #address-cells = <1>;
156 #size-cells = <0>;
157 reg = <3>;
158
159 ipu_di1_disp1: endpoint@0 {
160 reg = <0>;
161 };
162
163 ipu_di1_lvds1: endpoint@1 {
164 reg = <1>;
165 remote-endpoint = <&lvds1_in>;
166 };
167
168 ipu_di1_tve: endpoint@2 {
169 reg = <2>;
170 remote-endpoint = <&tve_in>;
171 };
172 };
Sascha Hauerabed9a62012-06-05 13:52:10 +0200173 };
174
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800175 aips@50000000 { /* AIPS1 */
176 compatible = "fsl,aips-bus", "simple-bus";
177 #address-cells = <1>;
178 #size-cells = <1>;
179 reg = <0x50000000 0x10000000>;
180 ranges;
181
182 spba@50000000 {
183 compatible = "fsl,spba-bus", "simple-bus";
184 #address-cells = <1>;
185 #size-cells = <1>;
186 reg = <0x50000000 0x40000>;
187 ranges;
188
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100189 esdhc1: esdhc@50004000 {
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800190 compatible = "fsl,imx53-esdhc";
191 reg = <0x50004000 0x4000>;
192 interrupts = <1>;
Lucas Stach564695d2013-11-14 11:18:58 +0100193 clocks = <&clks IMX5_CLK_ESDHC1_IPG_GATE>,
194 <&clks IMX5_CLK_DUMMY>,
195 <&clks IMX5_CLK_ESDHC1_PER_GATE>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200196 clock-names = "ipg", "ahb", "per";
Sascha Hauerc104b6a2012-09-25 11:49:33 +0200197 bus-width = <4>;
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800198 status = "disabled";
199 };
200
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100201 esdhc2: esdhc@50008000 {
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800202 compatible = "fsl,imx53-esdhc";
203 reg = <0x50008000 0x4000>;
204 interrupts = <2>;
Lucas Stach564695d2013-11-14 11:18:58 +0100205 clocks = <&clks IMX5_CLK_ESDHC2_IPG_GATE>,
206 <&clks IMX5_CLK_DUMMY>,
207 <&clks IMX5_CLK_ESDHC2_PER_GATE>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200208 clock-names = "ipg", "ahb", "per";
Sascha Hauerc104b6a2012-09-25 11:49:33 +0200209 bus-width = <4>;
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800210 status = "disabled";
211 };
212
Shawn Guo0c456cf2012-04-02 14:39:26 +0800213 uart3: serial@5000c000 {
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800214 compatible = "fsl,imx53-uart", "fsl,imx21-uart";
215 reg = <0x5000c000 0x4000>;
216 interrupts = <33>;
Lucas Stach564695d2013-11-14 11:18:58 +0100217 clocks = <&clks IMX5_CLK_UART3_IPG_GATE>,
218 <&clks IMX5_CLK_UART3_PER_GATE>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200219 clock-names = "ipg", "per";
Fabien Lahoudered04eba92016-08-04 12:22:37 +0200220 dmas = <&sdma 42 4 0>, <&sdma 43 4 0>;
221 dma-names = "rx", "tx";
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800222 status = "disabled";
223 };
224
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100225 ecspi1: ecspi@50010000 {
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800226 #address-cells = <1>;
227 #size-cells = <0>;
228 compatible = "fsl,imx53-ecspi", "fsl,imx51-ecspi";
229 reg = <0x50010000 0x4000>;
230 interrupts = <36>;
Lucas Stach564695d2013-11-14 11:18:58 +0100231 clocks = <&clks IMX5_CLK_ECSPI1_IPG_GATE>,
232 <&clks IMX5_CLK_ECSPI1_PER_GATE>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200233 clock-names = "ipg", "per";
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800234 status = "disabled";
235 };
236
Shawn Guoffc505c2012-05-11 13:12:01 +0800237 ssi2: ssi@50014000 {
Alexander Shiyan6ff7f512014-08-19 20:00:09 +0400238 #sound-dai-cells = <0>;
Markus Pargmann28f93d02014-01-17 10:07:42 +0100239 compatible = "fsl,imx53-ssi",
240 "fsl,imx51-ssi",
241 "fsl,imx21-ssi";
Shawn Guoffc505c2012-05-11 13:12:01 +0800242 reg = <0x50014000 0x4000>;
243 interrupts = <30>;
Fabio Estevam685570a2014-09-18 20:23:48 -0300244 clocks = <&clks IMX5_CLK_SSI2_IPG_GATE>,
245 <&clks IMX5_CLK_SSI2_ROOT_GATE>;
246 clock-names = "ipg", "baud";
Shawn Guo5da826a2013-07-17 13:50:54 +0800247 dmas = <&sdma 24 1 0>,
248 <&sdma 25 1 0>;
249 dma-names = "rx", "tx";
Shawn Guoffc505c2012-05-11 13:12:01 +0800250 fsl,fifo-depth = <15>;
Shawn Guoffc505c2012-05-11 13:12:01 +0800251 status = "disabled";
252 };
253
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100254 esdhc3: esdhc@50020000 {
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800255 compatible = "fsl,imx53-esdhc";
256 reg = <0x50020000 0x4000>;
257 interrupts = <3>;
Lucas Stach564695d2013-11-14 11:18:58 +0100258 clocks = <&clks IMX5_CLK_ESDHC3_IPG_GATE>,
259 <&clks IMX5_CLK_DUMMY>,
260 <&clks IMX5_CLK_ESDHC3_PER_GATE>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200261 clock-names = "ipg", "ahb", "per";
Sascha Hauerc104b6a2012-09-25 11:49:33 +0200262 bus-width = <4>;
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800263 status = "disabled";
264 };
265
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100266 esdhc4: esdhc@50024000 {
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800267 compatible = "fsl,imx53-esdhc";
268 reg = <0x50024000 0x4000>;
269 interrupts = <4>;
Lucas Stach564695d2013-11-14 11:18:58 +0100270 clocks = <&clks IMX5_CLK_ESDHC4_IPG_GATE>,
271 <&clks IMX5_CLK_DUMMY>,
272 <&clks IMX5_CLK_ESDHC4_PER_GATE>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200273 clock-names = "ipg", "ahb", "per";
Sascha Hauerc104b6a2012-09-25 11:49:33 +0200274 bus-width = <4>;
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800275 status = "disabled";
276 };
277 };
278
Steffen Trumtrarac082812014-06-25 13:01:30 +0200279 aipstz1: bridge@53f00000 {
280 compatible = "fsl,imx53-aipstz";
281 reg = <0x53f00000 0x60>;
282 };
283
Michael Grzeschika79025c2013-04-11 12:13:16 +0200284 usbphy0: usbphy@0 {
285 compatible = "usb-nop-xceiv";
Lucas Stach564695d2013-11-14 11:18:58 +0100286 clocks = <&clks IMX5_CLK_USB_PHY1_GATE>;
Michael Grzeschika79025c2013-04-11 12:13:16 +0200287 clock-names = "main_clk";
288 status = "okay";
289 };
290
291 usbphy1: usbphy@1 {
292 compatible = "usb-nop-xceiv";
Lucas Stach564695d2013-11-14 11:18:58 +0100293 clocks = <&clks IMX5_CLK_USB_PHY2_GATE>;
Michael Grzeschika79025c2013-04-11 12:13:16 +0200294 clock-names = "main_clk";
295 status = "okay";
296 };
297
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100298 usbotg: usb@53f80000 {
Michael Grzeschik212d0b82012-08-23 12:35:57 +0200299 compatible = "fsl,imx53-usb", "fsl,imx27-usb";
300 reg = <0x53f80000 0x0200>;
301 interrupts = <18>;
Lucas Stach564695d2013-11-14 11:18:58 +0100302 clocks = <&clks IMX5_CLK_USBOH3_GATE>;
Michael Grzeschika5735022013-04-11 12:13:14 +0200303 fsl,usbmisc = <&usbmisc 0>;
Michael Grzeschika79025c2013-04-11 12:13:16 +0200304 fsl,usbphy = <&usbphy0>;
Michael Grzeschik212d0b82012-08-23 12:35:57 +0200305 status = "disabled";
306 };
307
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100308 usbh1: usb@53f80200 {
Michael Grzeschik212d0b82012-08-23 12:35:57 +0200309 compatible = "fsl,imx53-usb", "fsl,imx27-usb";
310 reg = <0x53f80200 0x0200>;
311 interrupts = <14>;
Lucas Stach564695d2013-11-14 11:18:58 +0100312 clocks = <&clks IMX5_CLK_USBOH3_GATE>;
Michael Grzeschika5735022013-04-11 12:13:14 +0200313 fsl,usbmisc = <&usbmisc 1>;
Michael Grzeschika79025c2013-04-11 12:13:16 +0200314 fsl,usbphy = <&usbphy1>;
Matt Porter3ec481e2015-02-27 09:06:00 -0500315 dr_mode = "host";
Michael Grzeschik212d0b82012-08-23 12:35:57 +0200316 status = "disabled";
317 };
318
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100319 usbh2: usb@53f80400 {
Michael Grzeschik212d0b82012-08-23 12:35:57 +0200320 compatible = "fsl,imx53-usb", "fsl,imx27-usb";
321 reg = <0x53f80400 0x0200>;
322 interrupts = <16>;
Lucas Stach564695d2013-11-14 11:18:58 +0100323 clocks = <&clks IMX5_CLK_USBOH3_GATE>;
Michael Grzeschika5735022013-04-11 12:13:14 +0200324 fsl,usbmisc = <&usbmisc 2>;
Matt Porter3ec481e2015-02-27 09:06:00 -0500325 dr_mode = "host";
Michael Grzeschik212d0b82012-08-23 12:35:57 +0200326 status = "disabled";
327 };
328
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100329 usbh3: usb@53f80600 {
Michael Grzeschik212d0b82012-08-23 12:35:57 +0200330 compatible = "fsl,imx53-usb", "fsl,imx27-usb";
331 reg = <0x53f80600 0x0200>;
332 interrupts = <17>;
Lucas Stach564695d2013-11-14 11:18:58 +0100333 clocks = <&clks IMX5_CLK_USBOH3_GATE>;
Michael Grzeschika5735022013-04-11 12:13:14 +0200334 fsl,usbmisc = <&usbmisc 3>;
Matt Porter3ec481e2015-02-27 09:06:00 -0500335 dr_mode = "host";
Michael Grzeschik212d0b82012-08-23 12:35:57 +0200336 status = "disabled";
337 };
338
Michael Grzeschika5735022013-04-11 12:13:14 +0200339 usbmisc: usbmisc@53f80800 {
340 #index-cells = <1>;
341 compatible = "fsl,imx53-usbmisc";
342 reg = <0x53f80800 0x200>;
Lucas Stach564695d2013-11-14 11:18:58 +0100343 clocks = <&clks IMX5_CLK_USBOH3_GATE>;
Michael Grzeschika5735022013-04-11 12:13:14 +0200344 };
345
Richard Zhao4d191862011-12-14 09:26:44 +0800346 gpio1: gpio@53f84000 {
Benoît Thébaudeauaeb27742012-06-22 21:04:06 +0200347 compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800348 reg = <0x53f84000 0x4000>;
349 interrupts = <50 51>;
350 gpio-controller;
351 #gpio-cells = <2>;
352 interrupt-controller;
Shawn Guo88cde8b2012-07-06 20:03:37 +0800353 #interrupt-cells = <2>;
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800354 };
355
Richard Zhao4d191862011-12-14 09:26:44 +0800356 gpio2: gpio@53f88000 {
Benoît Thébaudeauaeb27742012-06-22 21:04:06 +0200357 compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800358 reg = <0x53f88000 0x4000>;
359 interrupts = <52 53>;
360 gpio-controller;
361 #gpio-cells = <2>;
362 interrupt-controller;
Shawn Guo88cde8b2012-07-06 20:03:37 +0800363 #interrupt-cells = <2>;
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800364 };
365
Richard Zhao4d191862011-12-14 09:26:44 +0800366 gpio3: gpio@53f8c000 {
Benoît Thébaudeauaeb27742012-06-22 21:04:06 +0200367 compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800368 reg = <0x53f8c000 0x4000>;
369 interrupts = <54 55>;
370 gpio-controller;
371 #gpio-cells = <2>;
372 interrupt-controller;
Shawn Guo88cde8b2012-07-06 20:03:37 +0800373 #interrupt-cells = <2>;
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800374 };
375
Richard Zhao4d191862011-12-14 09:26:44 +0800376 gpio4: gpio@53f90000 {
Benoît Thébaudeauaeb27742012-06-22 21:04:06 +0200377 compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800378 reg = <0x53f90000 0x4000>;
379 interrupts = <56 57>;
380 gpio-controller;
381 #gpio-cells = <2>;
382 interrupt-controller;
Shawn Guo88cde8b2012-07-06 20:03:37 +0800383 #interrupt-cells = <2>;
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800384 };
385
Rostislav Lisovy675e4d02013-10-22 19:07:21 +0200386 kpp: kpp@53f94000 {
387 compatible = "fsl,imx53-kpp", "fsl,imx21-kpp";
388 reg = <0x53f94000 0x4000>;
389 interrupts = <60>;
Lucas Stach564695d2013-11-14 11:18:58 +0100390 clocks = <&clks IMX5_CLK_DUMMY>;
Rostislav Lisovy675e4d02013-10-22 19:07:21 +0200391 status = "disabled";
392 };
393
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100394 wdog1: wdog@53f98000 {
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800395 compatible = "fsl,imx53-wdt", "fsl,imx21-wdt";
396 reg = <0x53f98000 0x4000>;
397 interrupts = <58>;
Lucas Stach564695d2013-11-14 11:18:58 +0100398 clocks = <&clks IMX5_CLK_DUMMY>;
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800399 };
400
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100401 wdog2: wdog@53f9c000 {
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800402 compatible = "fsl,imx53-wdt", "fsl,imx21-wdt";
403 reg = <0x53f9c000 0x4000>;
404 interrupts = <59>;
Lucas Stach564695d2013-11-14 11:18:58 +0100405 clocks = <&clks IMX5_CLK_DUMMY>;
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800406 status = "disabled";
407 };
408
Sascha Hauercc8aae92013-03-14 13:09:00 +0100409 gpt: timer@53fa0000 {
410 compatible = "fsl,imx53-gpt", "fsl,imx31-gpt";
411 reg = <0x53fa0000 0x4000>;
412 interrupts = <39>;
Lucas Stach564695d2013-11-14 11:18:58 +0100413 clocks = <&clks IMX5_CLK_GPT_IPG_GATE>,
414 <&clks IMX5_CLK_GPT_HF_GATE>;
Sascha Hauercc8aae92013-03-14 13:09:00 +0100415 clock-names = "ipg", "per";
416 };
417
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100418 iomuxc: iomuxc@53fa8000 {
Shawn Guo5be03a72012-08-12 20:02:10 +0800419 compatible = "fsl,imx53-iomuxc";
420 reg = <0x53fa8000 0x4000>;
Shawn Guo5be03a72012-08-12 20:02:10 +0800421 };
422
Philipp Zabel5af9f142013-03-27 18:30:43 +0100423 gpr: iomuxc-gpr@53fa8000 {
424 compatible = "fsl,imx53-iomuxc-gpr", "syscon";
425 reg = <0x53fa8000 0xc>;
426 };
427
Philipp Zabel420714a2013-03-27 18:30:44 +0100428 ldb: ldb@53fa8008 {
429 #address-cells = <1>;
430 #size-cells = <0>;
431 compatible = "fsl,imx53-ldb";
432 reg = <0x53fa8008 0x4>;
433 gpr = <&gpr>;
Lucas Stach564695d2013-11-14 11:18:58 +0100434 clocks = <&clks IMX5_CLK_LDB_DI0_SEL>,
435 <&clks IMX5_CLK_LDB_DI1_SEL>,
436 <&clks IMX5_CLK_IPU_DI0_SEL>,
437 <&clks IMX5_CLK_IPU_DI1_SEL>,
438 <&clks IMX5_CLK_LDB_DI0_GATE>,
439 <&clks IMX5_CLK_LDB_DI1_GATE>;
Philipp Zabel420714a2013-03-27 18:30:44 +0100440 clock-names = "di0_pll", "di1_pll",
441 "di0_sel", "di1_sel",
442 "di0", "di1";
443 status = "disabled";
444
445 lvds-channel@0 {
Markus Niebel1b134c92014-09-11 15:56:56 +0800446 #address-cells = <1>;
447 #size-cells = <0>;
Philipp Zabel420714a2013-03-27 18:30:44 +0100448 reg = <0>;
Philipp Zabel420714a2013-03-27 18:30:44 +0100449 status = "disabled";
Philipp Zabele05c8c92014-03-05 10:21:00 +0100450
Markus Niebel1b134c92014-09-11 15:56:56 +0800451 port@0 {
452 reg = <0>;
453
Philipp Zabele05c8c92014-03-05 10:21:00 +0100454 lvds0_in: endpoint {
455 remote-endpoint = <&ipu_di0_lvds0>;
456 };
457 };
Philipp Zabel420714a2013-03-27 18:30:44 +0100458 };
459
460 lvds-channel@1 {
Markus Niebel1b134c92014-09-11 15:56:56 +0800461 #address-cells = <1>;
462 #size-cells = <0>;
Philipp Zabel420714a2013-03-27 18:30:44 +0100463 reg = <1>;
Philipp Zabel420714a2013-03-27 18:30:44 +0100464 status = "disabled";
Philipp Zabele05c8c92014-03-05 10:21:00 +0100465
Markus Niebel1b134c92014-09-11 15:56:56 +0800466 port@1 {
467 reg = <1>;
468
Philipp Zabele05c8c92014-03-05 10:21:00 +0100469 lvds1_in: endpoint {
Lothar Waßmannfa1746a2014-04-10 10:03:40 +0200470 remote-endpoint = <&ipu_di1_lvds1>;
Philipp Zabele05c8c92014-03-05 10:21:00 +0100471 };
472 };
Philipp Zabel420714a2013-03-27 18:30:44 +0100473 };
474 };
475
Sascha Hauer9ae90af2012-07-04 12:30:37 +0200476 pwm1: pwm@53fb4000 {
477 #pwm-cells = <2>;
478 compatible = "fsl,imx53-pwm", "fsl,imx27-pwm";
479 reg = <0x53fb4000 0x4000>;
Lucas Stach564695d2013-11-14 11:18:58 +0100480 clocks = <&clks IMX5_CLK_PWM1_IPG_GATE>,
481 <&clks IMX5_CLK_PWM1_HF_GATE>;
Sascha Hauer9ae90af2012-07-04 12:30:37 +0200482 clock-names = "ipg", "per";
483 interrupts = <61>;
484 };
485
486 pwm2: pwm@53fb8000 {
487 #pwm-cells = <2>;
488 compatible = "fsl,imx53-pwm", "fsl,imx27-pwm";
489 reg = <0x53fb8000 0x4000>;
Lucas Stach564695d2013-11-14 11:18:58 +0100490 clocks = <&clks IMX5_CLK_PWM2_IPG_GATE>,
491 <&clks IMX5_CLK_PWM2_HF_GATE>;
Sascha Hauer9ae90af2012-07-04 12:30:37 +0200492 clock-names = "ipg", "per";
493 interrupts = <94>;
494 };
495
Shawn Guo0c456cf2012-04-02 14:39:26 +0800496 uart1: serial@53fbc000 {
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800497 compatible = "fsl,imx53-uart", "fsl,imx21-uart";
498 reg = <0x53fbc000 0x4000>;
499 interrupts = <31>;
Lucas Stach564695d2013-11-14 11:18:58 +0100500 clocks = <&clks IMX5_CLK_UART1_IPG_GATE>,
501 <&clks IMX5_CLK_UART1_PER_GATE>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200502 clock-names = "ipg", "per";
Fabien Lahoudered04eba92016-08-04 12:22:37 +0200503 dmas = <&sdma 18 4 0>, <&sdma 19 4 0>;
504 dma-names = "rx", "tx";
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800505 status = "disabled";
506 };
507
Shawn Guo0c456cf2012-04-02 14:39:26 +0800508 uart2: serial@53fc0000 {
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800509 compatible = "fsl,imx53-uart", "fsl,imx21-uart";
510 reg = <0x53fc0000 0x4000>;
511 interrupts = <32>;
Lucas Stach564695d2013-11-14 11:18:58 +0100512 clocks = <&clks IMX5_CLK_UART2_IPG_GATE>,
513 <&clks IMX5_CLK_UART2_PER_GATE>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200514 clock-names = "ipg", "per";
Fabien Lahoudered04eba92016-08-04 12:22:37 +0200515 dmas = <&sdma 12 4 0>, <&sdma 13 4 0>;
516 dma-names = "rx", "tx";
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800517 status = "disabled";
518 };
519
Steffen Trumtrara9d1f922012-07-18 11:42:43 +0200520 can1: can@53fc8000 {
521 compatible = "fsl,imx53-flexcan", "fsl,p1010-flexcan";
522 reg = <0x53fc8000 0x4000>;
523 interrupts = <82>;
Lucas Stach564695d2013-11-14 11:18:58 +0100524 clocks = <&clks IMX5_CLK_CAN1_IPG_GATE>,
525 <&clks IMX5_CLK_CAN1_SERIAL_GATE>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200526 clock-names = "ipg", "per";
Steffen Trumtrara9d1f922012-07-18 11:42:43 +0200527 status = "disabled";
528 };
529
530 can2: can@53fcc000 {
531 compatible = "fsl,imx53-flexcan", "fsl,p1010-flexcan";
532 reg = <0x53fcc000 0x4000>;
533 interrupts = <83>;
Lucas Stach564695d2013-11-14 11:18:58 +0100534 clocks = <&clks IMX5_CLK_CAN2_IPG_GATE>,
535 <&clks IMX5_CLK_CAN2_SERIAL_GATE>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200536 clock-names = "ipg", "per";
Steffen Trumtrara9d1f922012-07-18 11:42:43 +0200537 status = "disabled";
538 };
539
Philipp Zabel8d84c372013-03-28 17:35:23 +0100540 src: src@53fd0000 {
541 compatible = "fsl,imx53-src", "fsl,imx51-src";
542 reg = <0x53fd0000 0x4000>;
543 #reset-cells = <1>;
544 };
545
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200546 clks: ccm@53fd4000{
547 compatible = "fsl,imx53-ccm";
548 reg = <0x53fd4000 0x4000>;
549 interrupts = <0 71 0x04 0 72 0x04>;
550 #clock-cells = <1>;
551 };
552
Richard Zhao4d191862011-12-14 09:26:44 +0800553 gpio5: gpio@53fdc000 {
Benoît Thébaudeauaeb27742012-06-22 21:04:06 +0200554 compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800555 reg = <0x53fdc000 0x4000>;
556 interrupts = <103 104>;
557 gpio-controller;
558 #gpio-cells = <2>;
559 interrupt-controller;
Shawn Guo88cde8b2012-07-06 20:03:37 +0800560 #interrupt-cells = <2>;
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800561 };
562
Richard Zhao4d191862011-12-14 09:26:44 +0800563 gpio6: gpio@53fe0000 {
Benoît Thébaudeauaeb27742012-06-22 21:04:06 +0200564 compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800565 reg = <0x53fe0000 0x4000>;
566 interrupts = <105 106>;
567 gpio-controller;
568 #gpio-cells = <2>;
569 interrupt-controller;
Shawn Guo88cde8b2012-07-06 20:03:37 +0800570 #interrupt-cells = <2>;
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800571 };
572
Richard Zhao4d191862011-12-14 09:26:44 +0800573 gpio7: gpio@53fe4000 {
Benoît Thébaudeauaeb27742012-06-22 21:04:06 +0200574 compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800575 reg = <0x53fe4000 0x4000>;
576 interrupts = <107 108>;
577 gpio-controller;
578 #gpio-cells = <2>;
579 interrupt-controller;
Shawn Guo88cde8b2012-07-06 20:03:37 +0800580 #interrupt-cells = <2>;
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800581 };
582
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100583 i2c3: i2c@53fec000 {
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800584 #address-cells = <1>;
585 #size-cells = <0>;
Shawn Guo5bdfba22012-09-14 15:19:00 +0800586 compatible = "fsl,imx53-i2c", "fsl,imx21-i2c";
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800587 reg = <0x53fec000 0x4000>;
588 interrupts = <64>;
Lucas Stach564695d2013-11-14 11:18:58 +0100589 clocks = <&clks IMX5_CLK_I2C3_GATE>;
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800590 status = "disabled";
591 };
592
Shawn Guo0c456cf2012-04-02 14:39:26 +0800593 uart4: serial@53ff0000 {
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800594 compatible = "fsl,imx53-uart", "fsl,imx21-uart";
595 reg = <0x53ff0000 0x4000>;
596 interrupts = <13>;
Lucas Stach564695d2013-11-14 11:18:58 +0100597 clocks = <&clks IMX5_CLK_UART4_IPG_GATE>,
598 <&clks IMX5_CLK_UART4_PER_GATE>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200599 clock-names = "ipg", "per";
Fabien Lahoudered04eba92016-08-04 12:22:37 +0200600 dmas = <&sdma 2 4 0>, <&sdma 3 4 0>;
601 dma-names = "rx", "tx";
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800602 status = "disabled";
603 };
604 };
605
606 aips@60000000 { /* AIPS2 */
607 compatible = "fsl,aips-bus", "simple-bus";
608 #address-cells = <1>;
609 #size-cells = <1>;
610 reg = <0x60000000 0x10000000>;
611 ranges;
612
Steffen Trumtrarac082812014-06-25 13:01:30 +0200613 aipstz2: bridge@63f00000 {
614 compatible = "fsl,imx53-aipstz";
615 reg = <0x63f00000 0x60>;
616 };
617
Sascha Hauer4f3b2a42013-06-25 15:51:52 +0200618 iim: iim@63f98000 {
619 compatible = "fsl,imx53-iim", "fsl,imx27-iim";
620 reg = <0x63f98000 0x4000>;
621 interrupts = <69>;
Lucas Stach564695d2013-11-14 11:18:58 +0100622 clocks = <&clks IMX5_CLK_IIM_GATE>;
Sascha Hauer4f3b2a42013-06-25 15:51:52 +0200623 };
624
Shawn Guo0c456cf2012-04-02 14:39:26 +0800625 uart5: serial@63f90000 {
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800626 compatible = "fsl,imx53-uart", "fsl,imx21-uart";
627 reg = <0x63f90000 0x4000>;
628 interrupts = <86>;
Lucas Stach564695d2013-11-14 11:18:58 +0100629 clocks = <&clks IMX5_CLK_UART5_IPG_GATE>,
630 <&clks IMX5_CLK_UART5_PER_GATE>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200631 clock-names = "ipg", "per";
Fabien Lahoudered04eba92016-08-04 12:22:37 +0200632 dmas = <&sdma 16 4 0>, <&sdma 17 4 0>;
633 dma-names = "rx", "tx";
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800634 status = "disabled";
635 };
636
Martin Fuzzeya82b7b92013-01-29 16:46:19 +0100637 owire: owire@63fa4000 {
638 compatible = "fsl,imx53-owire", "fsl,imx21-owire";
639 reg = <0x63fa4000 0x4000>;
Lucas Stach564695d2013-11-14 11:18:58 +0100640 clocks = <&clks IMX5_CLK_OWIRE_GATE>;
Martin Fuzzeya82b7b92013-01-29 16:46:19 +0100641 status = "disabled";
642 };
643
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100644 ecspi2: ecspi@63fac000 {
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800645 #address-cells = <1>;
646 #size-cells = <0>;
647 compatible = "fsl,imx53-ecspi", "fsl,imx51-ecspi";
648 reg = <0x63fac000 0x4000>;
649 interrupts = <37>;
Lucas Stach564695d2013-11-14 11:18:58 +0100650 clocks = <&clks IMX5_CLK_ECSPI2_IPG_GATE>,
651 <&clks IMX5_CLK_ECSPI2_PER_GATE>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200652 clock-names = "ipg", "per";
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800653 status = "disabled";
654 };
655
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100656 sdma: sdma@63fb0000 {
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800657 compatible = "fsl,imx53-sdma", "fsl,imx35-sdma";
658 reg = <0x63fb0000 0x4000>;
659 interrupts = <6>;
Lucas Stach564695d2013-11-14 11:18:58 +0100660 clocks = <&clks IMX5_CLK_SDMA_GATE>,
661 <&clks IMX5_CLK_SDMA_GATE>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200662 clock-names = "ipg", "ahb";
Huang Shijiefb72bb22013-07-02 10:15:29 +0800663 #dma-cells = <3>;
Fabio Estevam7e4f0362012-08-08 11:28:07 -0300664 fsl,sdma-ram-script-name = "imx/sdma/sdma-imx53.bin";
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800665 };
666
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100667 cspi: cspi@63fc0000 {
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800668 #address-cells = <1>;
669 #size-cells = <0>;
670 compatible = "fsl,imx53-cspi", "fsl,imx35-cspi";
671 reg = <0x63fc0000 0x4000>;
672 interrupts = <38>;
Lucas Stach564695d2013-11-14 11:18:58 +0100673 clocks = <&clks IMX5_CLK_CSPI_IPG_GATE>,
674 <&clks IMX5_CLK_CSPI_IPG_GATE>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200675 clock-names = "ipg", "per";
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800676 status = "disabled";
677 };
678
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100679 i2c2: i2c@63fc4000 {
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800680 #address-cells = <1>;
681 #size-cells = <0>;
Shawn Guo5bdfba22012-09-14 15:19:00 +0800682 compatible = "fsl,imx53-i2c", "fsl,imx21-i2c";
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800683 reg = <0x63fc4000 0x4000>;
684 interrupts = <63>;
Lucas Stach564695d2013-11-14 11:18:58 +0100685 clocks = <&clks IMX5_CLK_I2C2_GATE>;
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800686 status = "disabled";
687 };
688
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100689 i2c1: i2c@63fc8000 {
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800690 #address-cells = <1>;
691 #size-cells = <0>;
Shawn Guo5bdfba22012-09-14 15:19:00 +0800692 compatible = "fsl,imx53-i2c", "fsl,imx21-i2c";
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800693 reg = <0x63fc8000 0x4000>;
694 interrupts = <62>;
Lucas Stach564695d2013-11-14 11:18:58 +0100695 clocks = <&clks IMX5_CLK_I2C1_GATE>;
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800696 status = "disabled";
697 };
698
Shawn Guoffc505c2012-05-11 13:12:01 +0800699 ssi1: ssi@63fcc000 {
Alexander Shiyan6ff7f512014-08-19 20:00:09 +0400700 #sound-dai-cells = <0>;
Markus Pargmann28f93d02014-01-17 10:07:42 +0100701 compatible = "fsl,imx53-ssi", "fsl,imx51-ssi",
702 "fsl,imx21-ssi";
Shawn Guoffc505c2012-05-11 13:12:01 +0800703 reg = <0x63fcc000 0x4000>;
704 interrupts = <29>;
Fabio Estevam685570a2014-09-18 20:23:48 -0300705 clocks = <&clks IMX5_CLK_SSI1_IPG_GATE>,
706 <&clks IMX5_CLK_SSI1_ROOT_GATE>;
707 clock-names = "ipg", "baud";
Shawn Guo5da826a2013-07-17 13:50:54 +0800708 dmas = <&sdma 28 0 0>,
709 <&sdma 29 0 0>;
710 dma-names = "rx", "tx";
Shawn Guoffc505c2012-05-11 13:12:01 +0800711 fsl,fifo-depth = <15>;
Shawn Guoffc505c2012-05-11 13:12:01 +0800712 status = "disabled";
713 };
714
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100715 audmux: audmux@63fd0000 {
Shawn Guoffc505c2012-05-11 13:12:01 +0800716 compatible = "fsl,imx53-audmux", "fsl,imx31-audmux";
717 reg = <0x63fd0000 0x4000>;
718 status = "disabled";
719 };
720
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100721 nfc: nand@63fdb000 {
Sascha Hauer75453a02012-06-06 12:33:16 +0200722 compatible = "fsl,imx53-nand";
723 reg = <0x63fdb000 0x1000 0xf7ff0000 0x10000>;
724 interrupts = <8>;
Lucas Stach564695d2013-11-14 11:18:58 +0100725 clocks = <&clks IMX5_CLK_NFC_GATE>;
Sascha Hauer75453a02012-06-06 12:33:16 +0200726 status = "disabled";
727 };
728
Shawn Guoffc505c2012-05-11 13:12:01 +0800729 ssi3: ssi@63fe8000 {
Alexander Shiyan6ff7f512014-08-19 20:00:09 +0400730 #sound-dai-cells = <0>;
Markus Pargmann28f93d02014-01-17 10:07:42 +0100731 compatible = "fsl,imx53-ssi", "fsl,imx51-ssi",
732 "fsl,imx21-ssi";
Shawn Guoffc505c2012-05-11 13:12:01 +0800733 reg = <0x63fe8000 0x4000>;
734 interrupts = <96>;
Fabio Estevam685570a2014-09-18 20:23:48 -0300735 clocks = <&clks IMX5_CLK_SSI3_IPG_GATE>,
736 <&clks IMX5_CLK_SSI3_ROOT_GATE>;
737 clock-names = "ipg", "baud";
Shawn Guo5da826a2013-07-17 13:50:54 +0800738 dmas = <&sdma 46 0 0>,
739 <&sdma 47 0 0>;
740 dma-names = "rx", "tx";
Shawn Guoffc505c2012-05-11 13:12:01 +0800741 fsl,fifo-depth = <15>;
Shawn Guoffc505c2012-05-11 13:12:01 +0800742 status = "disabled";
743 };
744
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100745 fec: ethernet@63fec000 {
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800746 compatible = "fsl,imx53-fec", "fsl,imx25-fec";
747 reg = <0x63fec000 0x4000>;
748 interrupts = <87>;
Lucas Stach564695d2013-11-14 11:18:58 +0100749 clocks = <&clks IMX5_CLK_FEC_GATE>,
750 <&clks IMX5_CLK_FEC_GATE>,
751 <&clks IMX5_CLK_FEC_GATE>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200752 clock-names = "ipg", "ahb", "ptp";
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800753 status = "disabled";
754 };
Philipp Zabel19194c22013-06-04 12:12:22 +0200755
756 tve: tve@63ff0000 {
757 compatible = "fsl,imx53-tve";
758 reg = <0x63ff0000 0x1000>;
759 interrupts = <92>;
Lucas Stach564695d2013-11-14 11:18:58 +0100760 clocks = <&clks IMX5_CLK_TVE_GATE>,
761 <&clks IMX5_CLK_IPU_DI1_SEL>;
Philipp Zabel19194c22013-06-04 12:12:22 +0200762 clock-names = "tve", "di_sel";
Philipp Zabel19194c22013-06-04 12:12:22 +0200763 status = "disabled";
Philipp Zabele05c8c92014-03-05 10:21:00 +0100764
765 port {
766 tve_in: endpoint {
767 remote-endpoint = <&ipu_di1_tve>;
768 };
769 };
Philipp Zabel19194c22013-06-04 12:12:22 +0200770 };
Fabio Estevamfbf970f2013-06-28 19:49:18 -0300771
772 vpu: vpu@63ff4000 {
Fabio Estevam71946612014-11-27 10:18:19 -0200773 compatible = "fsl,imx53-vpu", "cnm,coda7541";
Fabio Estevamfbf970f2013-06-28 19:49:18 -0300774 reg = <0x63ff4000 0x1000>;
775 interrupts = <9>;
Lothar Waßmannfa97d2f2014-08-13 15:47:47 +0200776 clocks = <&clks IMX5_CLK_VPU_REFERENCE_GATE>,
Lucas Stach564695d2013-11-14 11:18:58 +0100777 <&clks IMX5_CLK_VPU_GATE>;
Fabio Estevamfbf970f2013-06-28 19:49:18 -0300778 clock-names = "per", "ahb";
Philipp Zabelb1e2e542014-03-19 15:49:24 +0100779 resets = <&src 1>;
Fabio Estevamfbf970f2013-06-28 19:49:18 -0300780 iram = <&ocram>;
Fabio Estevamfbf970f2013-06-28 19:49:18 -0300781 };
Steffen Trumtrar60811cc2014-12-09 09:56:52 +0100782
783 sahara: crypto@63ff8000 {
784 compatible = "fsl,imx53-sahara";
785 reg = <0x63ff8000 0x4000>;
786 interrupts = <19 20>;
787 clocks = <&clks IMX5_CLK_SAHARA_IPG_GATE>,
788 <&clks IMX5_CLK_SAHARA_IPG_GATE>;
789 clock-names = "ipg", "ahb";
790 };
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800791 };
Philipp Zabel481fbe12013-07-01 11:06:09 +0200792
793 ocram: sram@f8000000 {
794 compatible = "mmio-sram";
795 reg = <0xf8000000 0x20000>;
Lucas Stach564695d2013-11-14 11:18:58 +0100796 clocks = <&clks IMX5_CLK_OCRAM>;
Philipp Zabel481fbe12013-07-01 11:06:09 +0200797 };
Steffen Trumtrar49bdf582014-08-22 14:02:27 +0200798
799 pmu {
800 compatible = "arm,cortex-a8-pmu";
801 interrupts = <77>;
802 };
Shawn Guo73d2b4c2011-10-17 08:42:16 +0800803 };
804};