blob: 1599cb1e041c5f28462f4d96266444905e5fa86c [file] [log] [blame]
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001/*
David Woodhouseea8ea462014-03-05 17:09:32 +00002 * Copyright © 2006-2014 Intel Corporation.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 *
David Woodhouseea8ea462014-03-05 17:09:32 +000013 * Authors: David Woodhouse <dwmw2@infradead.org>,
14 * Ashok Raj <ashok.raj@intel.com>,
15 * Shaohua Li <shaohua.li@intel.com>,
16 * Anil S Keshavamurthy <anil.s.keshavamurthy@intel.com>,
17 * Fenghua Yu <fenghua.yu@intel.com>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070018 */
19
20#include <linux/init.h>
21#include <linux/bitmap.h>
mark gross5e0d2a62008-03-04 15:22:08 -080022#include <linux/debugfs.h>
Paul Gortmaker54485c32011-10-29 10:26:25 -040023#include <linux/export.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070024#include <linux/slab.h>
25#include <linux/irq.h>
26#include <linux/interrupt.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070027#include <linux/spinlock.h>
28#include <linux/pci.h>
29#include <linux/dmar.h>
30#include <linux/dma-mapping.h>
31#include <linux/mempool.h>
Jiang Liu75f05562014-02-19 14:07:37 +080032#include <linux/memory.h>
mark gross5e0d2a62008-03-04 15:22:08 -080033#include <linux/timer.h>
Kay, Allen M38717942008-09-09 18:37:29 +030034#include <linux/iova.h>
Joerg Roedel5d450802008-12-03 14:52:32 +010035#include <linux/iommu.h>
Kay, Allen M38717942008-09-09 18:37:29 +030036#include <linux/intel-iommu.h>
Rafael J. Wysocki134fac32011-03-23 22:16:14 +010037#include <linux/syscore_ops.h>
Shane Wang69575d32009-09-01 18:25:07 -070038#include <linux/tboot.h>
Stephen Rothwelladb2fe02009-08-31 15:24:23 +100039#include <linux/dmi.h>
Joerg Roedel5cdede22011-04-04 15:55:18 +020040#include <linux/pci-ats.h>
Tejun Heo0ee332c2011-12-08 10:22:09 -080041#include <linux/memblock.h>
Suresh Siddha8a8f4222012-03-30 11:47:08 -070042#include <asm/irq_remapping.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070043#include <asm/cacheflush.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090044#include <asm/iommu.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070045
Joerg Roedel078e1ee2012-09-26 12:44:43 +020046#include "irq_remapping.h"
Varun Sethi61e015a2013-04-23 10:05:24 +053047#include "pci.h"
Joerg Roedel078e1ee2012-09-26 12:44:43 +020048
Fenghua Yu5b6985c2008-10-16 18:02:32 -070049#define ROOT_SIZE VTD_PAGE_SIZE
50#define CONTEXT_SIZE VTD_PAGE_SIZE
51
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070052#define IS_GFX_DEVICE(pdev) ((pdev->class >> 16) == PCI_BASE_CLASS_DISPLAY)
53#define IS_ISA_DEVICE(pdev) ((pdev->class >> 8) == PCI_CLASS_BRIDGE_ISA)
David Woodhousee0fc7e02009-09-30 09:12:17 -070054#define IS_AZALIA(pdev) ((pdev)->vendor == 0x8086 && (pdev)->device == 0x3a3e)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070055
56#define IOAPIC_RANGE_START (0xfee00000)
57#define IOAPIC_RANGE_END (0xfeefffff)
58#define IOVA_START_ADDR (0x1000)
59
60#define DEFAULT_DOMAIN_ADDRESS_WIDTH 48
61
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -070062#define MAX_AGAW_WIDTH 64
Jiang Liu5c645b32014-01-06 14:18:12 +080063#define MAX_AGAW_PFN_WIDTH (MAX_AGAW_WIDTH - VTD_PAGE_SHIFT)
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -070064
David Woodhouse2ebe3152009-09-19 07:34:04 -070065#define __DOMAIN_MAX_PFN(gaw) ((((uint64_t)1) << (gaw-VTD_PAGE_SHIFT)) - 1)
66#define __DOMAIN_MAX_ADDR(gaw) ((((uint64_t)1) << gaw) - 1)
67
68/* We limit DOMAIN_MAX_PFN to fit in an unsigned long, and DOMAIN_MAX_ADDR
69 to match. That way, we can use 'unsigned long' for PFNs with impunity. */
70#define DOMAIN_MAX_PFN(gaw) ((unsigned long) min_t(uint64_t, \
71 __DOMAIN_MAX_PFN(gaw), (unsigned long)-1))
72#define DOMAIN_MAX_ADDR(gaw) (((uint64_t)__DOMAIN_MAX_PFN(gaw)) << VTD_PAGE_SHIFT)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070073
Mark McLoughlinf27be032008-11-20 15:49:43 +000074#define IOVA_PFN(addr) ((addr) >> PAGE_SHIFT)
Yang Hongyang284901a2009-04-06 19:01:15 -070075#define DMA_32BIT_PFN IOVA_PFN(DMA_BIT_MASK(32))
Yang Hongyang6a355282009-04-06 19:01:13 -070076#define DMA_64BIT_PFN IOVA_PFN(DMA_BIT_MASK(64))
mark gross5e0d2a62008-03-04 15:22:08 -080077
Andrew Mortondf08cdc2010-09-22 13:05:11 -070078/* page table handling */
79#define LEVEL_STRIDE (9)
80#define LEVEL_MASK (((u64)1 << LEVEL_STRIDE) - 1)
81
Ohad Ben-Cohen6d1c56a2011-11-10 11:32:30 +020082/*
83 * This bitmap is used to advertise the page sizes our hardware support
84 * to the IOMMU core, which will then use this information to split
85 * physically contiguous memory regions it is mapping into page sizes
86 * that we support.
87 *
88 * Traditionally the IOMMU core just handed us the mappings directly,
89 * after making sure the size is an order of a 4KiB page and that the
90 * mapping has natural alignment.
91 *
92 * To retain this behavior, we currently advertise that we support
93 * all page sizes that are an order of 4KiB.
94 *
95 * If at some point we'd like to utilize the IOMMU core's new behavior,
96 * we could change this to advertise the real page sizes we support.
97 */
98#define INTEL_IOMMU_PGSIZES (~0xFFFUL)
99
Andrew Mortondf08cdc2010-09-22 13:05:11 -0700100static inline int agaw_to_level(int agaw)
101{
102 return agaw + 2;
103}
104
105static inline int agaw_to_width(int agaw)
106{
Jiang Liu5c645b32014-01-06 14:18:12 +0800107 return min_t(int, 30 + agaw * LEVEL_STRIDE, MAX_AGAW_WIDTH);
Andrew Mortondf08cdc2010-09-22 13:05:11 -0700108}
109
110static inline int width_to_agaw(int width)
111{
Jiang Liu5c645b32014-01-06 14:18:12 +0800112 return DIV_ROUND_UP(width - 30, LEVEL_STRIDE);
Andrew Mortondf08cdc2010-09-22 13:05:11 -0700113}
114
115static inline unsigned int level_to_offset_bits(int level)
116{
117 return (level - 1) * LEVEL_STRIDE;
118}
119
120static inline int pfn_level_offset(unsigned long pfn, int level)
121{
122 return (pfn >> level_to_offset_bits(level)) & LEVEL_MASK;
123}
124
125static inline unsigned long level_mask(int level)
126{
127 return -1UL << level_to_offset_bits(level);
128}
129
130static inline unsigned long level_size(int level)
131{
132 return 1UL << level_to_offset_bits(level);
133}
134
135static inline unsigned long align_to_level(unsigned long pfn, int level)
136{
137 return (pfn + level_size(level) - 1) & level_mask(level);
138}
David Woodhousefd18de52009-05-10 23:57:41 +0100139
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100140static inline unsigned long lvl_to_nr_pages(unsigned int lvl)
141{
Jiang Liu5c645b32014-01-06 14:18:12 +0800142 return 1 << min_t(int, (lvl - 1) * LEVEL_STRIDE, MAX_AGAW_PFN_WIDTH);
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100143}
144
David Woodhousedd4e8312009-06-27 16:21:20 +0100145/* VT-d pages must always be _smaller_ than MM pages. Otherwise things
146 are never going to work. */
147static inline unsigned long dma_to_mm_pfn(unsigned long dma_pfn)
148{
149 return dma_pfn >> (PAGE_SHIFT - VTD_PAGE_SHIFT);
150}
151
152static inline unsigned long mm_to_dma_pfn(unsigned long mm_pfn)
153{
154 return mm_pfn << (PAGE_SHIFT - VTD_PAGE_SHIFT);
155}
156static inline unsigned long page_to_dma_pfn(struct page *pg)
157{
158 return mm_to_dma_pfn(page_to_pfn(pg));
159}
160static inline unsigned long virt_to_dma_pfn(void *p)
161{
162 return page_to_dma_pfn(virt_to_page(p));
163}
164
Weidong Hand9630fe2008-12-08 11:06:32 +0800165/* global iommu list, set NULL for ignored DMAR units */
166static struct intel_iommu **g_iommus;
167
David Woodhousee0fc7e02009-09-30 09:12:17 -0700168static void __init check_tylersburg_isoch(void);
David Woodhouse9af88142009-02-13 23:18:03 +0000169static int rwbf_quirk;
170
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000171/*
Joseph Cihulab7792602011-05-03 00:08:37 -0700172 * set to 1 to panic kernel if can't successfully enable VT-d
173 * (used when kernel is launched w/ TXT)
174 */
175static int force_on = 0;
176
177/*
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000178 * 0: Present
179 * 1-11: Reserved
180 * 12-63: Context Ptr (12 - (haw-1))
181 * 64-127: Reserved
182 */
183struct root_entry {
184 u64 val;
185 u64 rsvd1;
186};
187#define ROOT_ENTRY_NR (VTD_PAGE_SIZE/sizeof(struct root_entry))
188static inline bool root_present(struct root_entry *root)
189{
190 return (root->val & 1);
191}
192static inline void set_root_present(struct root_entry *root)
193{
194 root->val |= 1;
195}
196static inline void set_root_value(struct root_entry *root, unsigned long value)
197{
198 root->val |= value & VTD_PAGE_MASK;
199}
200
201static inline struct context_entry *
202get_context_addr_from_root(struct root_entry *root)
203{
204 return (struct context_entry *)
205 (root_present(root)?phys_to_virt(
206 root->val & VTD_PAGE_MASK) :
207 NULL);
208}
209
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000210/*
211 * low 64 bits:
212 * 0: present
213 * 1: fault processing disable
214 * 2-3: translation type
215 * 12-63: address space root
216 * high 64 bits:
217 * 0-2: address width
218 * 3-6: aval
219 * 8-23: domain id
220 */
221struct context_entry {
222 u64 lo;
223 u64 hi;
224};
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000225
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000226static inline bool context_present(struct context_entry *context)
227{
228 return (context->lo & 1);
229}
230static inline void context_set_present(struct context_entry *context)
231{
232 context->lo |= 1;
233}
234
235static inline void context_set_fault_enable(struct context_entry *context)
236{
237 context->lo &= (((u64)-1) << 2) | 1;
238}
239
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000240static inline void context_set_translation_type(struct context_entry *context,
241 unsigned long value)
242{
243 context->lo &= (((u64)-1) << 4) | 3;
244 context->lo |= (value & 3) << 2;
245}
246
247static inline void context_set_address_root(struct context_entry *context,
248 unsigned long value)
249{
250 context->lo |= value & VTD_PAGE_MASK;
251}
252
253static inline void context_set_address_width(struct context_entry *context,
254 unsigned long value)
255{
256 context->hi |= value & 7;
257}
258
259static inline void context_set_domain_id(struct context_entry *context,
260 unsigned long value)
261{
262 context->hi |= (value & ((1 << 16) - 1)) << 8;
263}
264
265static inline void context_clear_entry(struct context_entry *context)
266{
267 context->lo = 0;
268 context->hi = 0;
269}
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000270
Mark McLoughlin622ba122008-11-20 15:49:46 +0000271/*
272 * 0: readable
273 * 1: writable
274 * 2-6: reserved
275 * 7: super page
Sheng Yang9cf066972009-03-18 15:33:07 +0800276 * 8-10: available
277 * 11: snoop behavior
Mark McLoughlin622ba122008-11-20 15:49:46 +0000278 * 12-63: Host physcial address
279 */
280struct dma_pte {
281 u64 val;
282};
Mark McLoughlin622ba122008-11-20 15:49:46 +0000283
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000284static inline void dma_clear_pte(struct dma_pte *pte)
285{
286 pte->val = 0;
287}
288
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000289static inline u64 dma_pte_addr(struct dma_pte *pte)
290{
David Woodhousec85994e2009-07-01 19:21:24 +0100291#ifdef CONFIG_64BIT
292 return pte->val & VTD_PAGE_MASK;
293#else
294 /* Must have a full atomic 64-bit read */
David Woodhouse1a8bd482010-08-10 01:38:53 +0100295 return __cmpxchg64(&pte->val, 0ULL, 0ULL) & VTD_PAGE_MASK;
David Woodhousec85994e2009-07-01 19:21:24 +0100296#endif
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000297}
298
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000299static inline bool dma_pte_present(struct dma_pte *pte)
300{
301 return (pte->val & 3) != 0;
302}
Mark McLoughlin622ba122008-11-20 15:49:46 +0000303
Allen Kay4399c8b2011-10-14 12:32:46 -0700304static inline bool dma_pte_superpage(struct dma_pte *pte)
305{
306 return (pte->val & (1 << 7));
307}
308
David Woodhouse75e6bf92009-07-02 11:21:16 +0100309static inline int first_pte_in_page(struct dma_pte *pte)
310{
311 return !((unsigned long)pte & ~VTD_PAGE_MASK);
312}
313
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700314/*
315 * This domain is a statically identity mapping domain.
316 * 1. This domain creats a static 1:1 mapping to all usable memory.
317 * 2. It maps to each iommu if successful.
318 * 3. Each iommu mapps to this domain if successful.
319 */
David Woodhouse19943b02009-08-04 16:19:20 +0100320static struct dmar_domain *si_domain;
321static int hw_pass_through = 1;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700322
Weidong Han3b5410e2008-12-08 09:17:15 +0800323/* devices under the same p2p bridge are owned in one domain */
Mike Daycdc7b832008-12-12 17:16:30 +0100324#define DOMAIN_FLAG_P2P_MULTIPLE_DEVICES (1 << 0)
Weidong Han3b5410e2008-12-08 09:17:15 +0800325
Weidong Han1ce28fe2008-12-08 16:35:39 +0800326/* domain represents a virtual machine, more than one devices
327 * across iommus may be owned in one domain, e.g. kvm guest.
328 */
329#define DOMAIN_FLAG_VIRTUAL_MACHINE (1 << 1)
330
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700331/* si_domain contains mulitple devices */
332#define DOMAIN_FLAG_STATIC_IDENTITY (1 << 2)
333
Mike Travis1b198bb2012-03-05 15:05:16 -0800334/* define the limit of IOMMUs supported in each domain */
335#ifdef CONFIG_X86
336# define IOMMU_UNITS_SUPPORTED MAX_IO_APICS
337#else
338# define IOMMU_UNITS_SUPPORTED 64
339#endif
340
Mark McLoughlin99126f72008-11-20 15:49:47 +0000341struct dmar_domain {
342 int id; /* domain id */
Suresh Siddha4c923d42009-10-02 11:01:24 -0700343 int nid; /* node id */
Mike Travis1b198bb2012-03-05 15:05:16 -0800344 DECLARE_BITMAP(iommu_bmp, IOMMU_UNITS_SUPPORTED);
345 /* bitmap of iommus this domain uses*/
Mark McLoughlin99126f72008-11-20 15:49:47 +0000346
347 struct list_head devices; /* all devices' list */
348 struct iova_domain iovad; /* iova's that belong to this domain */
349
350 struct dma_pte *pgd; /* virtual address */
Mark McLoughlin99126f72008-11-20 15:49:47 +0000351 int gaw; /* max guest address width */
352
353 /* adjusted guest address width, 0 is level 2 30-bit */
354 int agaw;
355
Weidong Han3b5410e2008-12-08 09:17:15 +0800356 int flags; /* flags to find out type of domain */
Weidong Han8e6040972008-12-08 15:49:06 +0800357
358 int iommu_coherency;/* indicate coherency of iommu access */
Sheng Yang58c610b2009-03-18 15:33:05 +0800359 int iommu_snooping; /* indicate snooping control feature*/
Weidong Hanc7151a82008-12-08 22:51:37 +0800360 int iommu_count; /* reference count of iommu */
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100361 int iommu_superpage;/* Level of superpages supported:
362 0 == 4KiB (no superpages), 1 == 2MiB,
363 2 == 1GiB, 3 == 512GiB, 4 == 1TiB */
Weidong Hanc7151a82008-12-08 22:51:37 +0800364 spinlock_t iommu_lock; /* protect iommu set in domain */
Weidong Hanfe40f1e2008-12-08 23:10:23 +0800365 u64 max_addr; /* maximum mapped address */
Mark McLoughlin99126f72008-11-20 15:49:47 +0000366};
367
Mark McLoughlina647dac2008-11-20 15:49:48 +0000368/* PCI domain-device relationship */
369struct device_domain_info {
370 struct list_head link; /* link to domain siblings */
371 struct list_head global; /* link to global list */
David Woodhouse276dbf992009-04-04 01:45:37 +0100372 int segment; /* PCI domain */
373 u8 bus; /* PCI bus number */
Mark McLoughlina647dac2008-11-20 15:49:48 +0000374 u8 devfn; /* PCI devfn number */
Stefan Assmann45e829e2009-12-03 06:49:24 -0500375 struct pci_dev *dev; /* it's NULL for PCIe-to-PCI bridge */
Yu Zhao93a23a72009-05-18 13:51:37 +0800376 struct intel_iommu *iommu; /* IOMMU used by this device */
Mark McLoughlina647dac2008-11-20 15:49:48 +0000377 struct dmar_domain *domain; /* pointer to domain */
378};
379
Jiang Liub94e4112014-02-19 14:07:25 +0800380struct dmar_rmrr_unit {
381 struct list_head list; /* list of rmrr units */
382 struct acpi_dmar_header *hdr; /* ACPI header */
383 u64 base_address; /* reserved base address*/
384 u64 end_address; /* reserved end address */
Jiang Liu0e242612014-02-19 14:07:34 +0800385 struct pci_dev __rcu **devices; /* target devices */
Jiang Liub94e4112014-02-19 14:07:25 +0800386 int devices_cnt; /* target device count */
387};
388
389struct dmar_atsr_unit {
390 struct list_head list; /* list of ATSR units */
391 struct acpi_dmar_header *hdr; /* ACPI header */
Jiang Liu0e242612014-02-19 14:07:34 +0800392 struct pci_dev __rcu **devices; /* target devices */
Jiang Liub94e4112014-02-19 14:07:25 +0800393 int devices_cnt; /* target device count */
394 u8 include_all:1; /* include all ports */
395};
396
397static LIST_HEAD(dmar_atsr_units);
398static LIST_HEAD(dmar_rmrr_units);
399
400#define for_each_rmrr_units(rmrr) \
401 list_for_each_entry(rmrr, &dmar_rmrr_units, list)
402
mark gross5e0d2a62008-03-04 15:22:08 -0800403static void flush_unmaps_timeout(unsigned long data);
404
Jiang Liub707cb02014-01-06 14:18:26 +0800405static DEFINE_TIMER(unmap_timer, flush_unmaps_timeout, 0, 0);
mark gross5e0d2a62008-03-04 15:22:08 -0800406
mark gross80b20dd2008-04-18 13:53:58 -0700407#define HIGH_WATER_MARK 250
408struct deferred_flush_tables {
409 int next;
410 struct iova *iova[HIGH_WATER_MARK];
411 struct dmar_domain *domain[HIGH_WATER_MARK];
David Woodhouseea8ea462014-03-05 17:09:32 +0000412 struct page *freelist[HIGH_WATER_MARK];
mark gross80b20dd2008-04-18 13:53:58 -0700413};
414
415static struct deferred_flush_tables *deferred_flush;
416
mark gross5e0d2a62008-03-04 15:22:08 -0800417/* bitmap for indexing intel_iommus */
mark gross5e0d2a62008-03-04 15:22:08 -0800418static int g_num_of_iommus;
419
420static DEFINE_SPINLOCK(async_umap_flush_lock);
421static LIST_HEAD(unmaps_to_do);
422
423static int timer_on;
424static long list_size;
mark gross5e0d2a62008-03-04 15:22:08 -0800425
Jiang Liu92d03cc2014-02-19 14:07:28 +0800426static void domain_exit(struct dmar_domain *domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700427static void domain_remove_dev_info(struct dmar_domain *domain);
Jiang Liub94e4112014-02-19 14:07:25 +0800428static void domain_remove_one_dev_info(struct dmar_domain *domain,
429 struct pci_dev *pdev);
Jiang Liu92d03cc2014-02-19 14:07:28 +0800430static void iommu_detach_dependent_devices(struct intel_iommu *iommu,
431 struct pci_dev *pdev);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700432
Suresh Siddhad3f13812011-08-23 17:05:25 -0700433#ifdef CONFIG_INTEL_IOMMU_DEFAULT_ON
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800434int dmar_disabled = 0;
435#else
436int dmar_disabled = 1;
Suresh Siddhad3f13812011-08-23 17:05:25 -0700437#endif /*CONFIG_INTEL_IOMMU_DEFAULT_ON*/
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800438
Eugeni Dodonov8bc1f852011-11-23 16:42:14 -0200439int intel_iommu_enabled = 0;
440EXPORT_SYMBOL_GPL(intel_iommu_enabled);
441
David Woodhouse2d9e6672010-06-15 10:57:57 +0100442static int dmar_map_gfx = 1;
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700443static int dmar_forcedac;
mark gross5e0d2a62008-03-04 15:22:08 -0800444static int intel_iommu_strict;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100445static int intel_iommu_superpage = 1;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700446
David Woodhousec0771df2011-10-14 20:59:46 +0100447int intel_iommu_gfx_mapped;
448EXPORT_SYMBOL_GPL(intel_iommu_gfx_mapped);
449
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700450#define DUMMY_DEVICE_DOMAIN_INFO ((struct device_domain_info *)(-1))
451static DEFINE_SPINLOCK(device_domain_lock);
452static LIST_HEAD(device_domain_list);
453
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +0100454static struct iommu_ops intel_iommu_ops;
455
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700456static int __init intel_iommu_setup(char *str)
457{
458 if (!str)
459 return -EINVAL;
460 while (*str) {
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800461 if (!strncmp(str, "on", 2)) {
462 dmar_disabled = 0;
463 printk(KERN_INFO "Intel-IOMMU: enabled\n");
464 } else if (!strncmp(str, "off", 3)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700465 dmar_disabled = 1;
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800466 printk(KERN_INFO "Intel-IOMMU: disabled\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700467 } else if (!strncmp(str, "igfx_off", 8)) {
468 dmar_map_gfx = 0;
469 printk(KERN_INFO
470 "Intel-IOMMU: disable GFX device mapping\n");
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700471 } else if (!strncmp(str, "forcedac", 8)) {
mark gross5e0d2a62008-03-04 15:22:08 -0800472 printk(KERN_INFO
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700473 "Intel-IOMMU: Forcing DAC for PCI devices\n");
474 dmar_forcedac = 1;
mark gross5e0d2a62008-03-04 15:22:08 -0800475 } else if (!strncmp(str, "strict", 6)) {
476 printk(KERN_INFO
477 "Intel-IOMMU: disable batched IOTLB flush\n");
478 intel_iommu_strict = 1;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100479 } else if (!strncmp(str, "sp_off", 6)) {
480 printk(KERN_INFO
481 "Intel-IOMMU: disable supported super page\n");
482 intel_iommu_superpage = 0;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700483 }
484
485 str += strcspn(str, ",");
486 while (*str == ',')
487 str++;
488 }
489 return 0;
490}
491__setup("intel_iommu=", intel_iommu_setup);
492
493static struct kmem_cache *iommu_domain_cache;
494static struct kmem_cache *iommu_devinfo_cache;
495static struct kmem_cache *iommu_iova_cache;
496
Suresh Siddha4c923d42009-10-02 11:01:24 -0700497static inline void *alloc_pgtable_page(int node)
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700498{
Suresh Siddha4c923d42009-10-02 11:01:24 -0700499 struct page *page;
500 void *vaddr = NULL;
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700501
Suresh Siddha4c923d42009-10-02 11:01:24 -0700502 page = alloc_pages_node(node, GFP_ATOMIC | __GFP_ZERO, 0);
503 if (page)
504 vaddr = page_address(page);
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700505 return vaddr;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700506}
507
508static inline void free_pgtable_page(void *vaddr)
509{
510 free_page((unsigned long)vaddr);
511}
512
513static inline void *alloc_domain_mem(void)
514{
KOSAKI Motohiro354bb652009-11-17 16:21:09 +0900515 return kmem_cache_alloc(iommu_domain_cache, GFP_ATOMIC);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700516}
517
Kay, Allen M38717942008-09-09 18:37:29 +0300518static void free_domain_mem(void *vaddr)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700519{
520 kmem_cache_free(iommu_domain_cache, vaddr);
521}
522
523static inline void * alloc_devinfo_mem(void)
524{
KOSAKI Motohiro354bb652009-11-17 16:21:09 +0900525 return kmem_cache_alloc(iommu_devinfo_cache, GFP_ATOMIC);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700526}
527
528static inline void free_devinfo_mem(void *vaddr)
529{
530 kmem_cache_free(iommu_devinfo_cache, vaddr);
531}
532
533struct iova *alloc_iova_mem(void)
534{
KOSAKI Motohiro354bb652009-11-17 16:21:09 +0900535 return kmem_cache_alloc(iommu_iova_cache, GFP_ATOMIC);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700536}
537
538void free_iova_mem(struct iova *iova)
539{
540 kmem_cache_free(iommu_iova_cache, iova);
541}
542
Weidong Han1b573682008-12-08 15:34:06 +0800543
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700544static int __iommu_calculate_agaw(struct intel_iommu *iommu, int max_gaw)
Weidong Han1b573682008-12-08 15:34:06 +0800545{
546 unsigned long sagaw;
547 int agaw = -1;
548
549 sagaw = cap_sagaw(iommu->cap);
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700550 for (agaw = width_to_agaw(max_gaw);
Weidong Han1b573682008-12-08 15:34:06 +0800551 agaw >= 0; agaw--) {
552 if (test_bit(agaw, &sagaw))
553 break;
554 }
555
556 return agaw;
557}
558
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700559/*
560 * Calculate max SAGAW for each iommu.
561 */
562int iommu_calculate_max_sagaw(struct intel_iommu *iommu)
563{
564 return __iommu_calculate_agaw(iommu, MAX_AGAW_WIDTH);
565}
566
567/*
568 * calculate agaw for each iommu.
569 * "SAGAW" may be different across iommus, use a default agaw, and
570 * get a supported less agaw for iommus that don't support the default agaw.
571 */
572int iommu_calculate_agaw(struct intel_iommu *iommu)
573{
574 return __iommu_calculate_agaw(iommu, DEFAULT_DOMAIN_ADDRESS_WIDTH);
575}
576
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700577/* This functionin only returns single iommu in a domain */
Weidong Han8c11e792008-12-08 15:29:22 +0800578static struct intel_iommu *domain_get_iommu(struct dmar_domain *domain)
579{
580 int iommu_id;
581
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700582 /* si_domain and vm domain should not get here. */
Weidong Han1ce28fe2008-12-08 16:35:39 +0800583 BUG_ON(domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700584 BUG_ON(domain->flags & DOMAIN_FLAG_STATIC_IDENTITY);
Weidong Han1ce28fe2008-12-08 16:35:39 +0800585
Mike Travis1b198bb2012-03-05 15:05:16 -0800586 iommu_id = find_first_bit(domain->iommu_bmp, g_num_of_iommus);
Weidong Han8c11e792008-12-08 15:29:22 +0800587 if (iommu_id < 0 || iommu_id >= g_num_of_iommus)
588 return NULL;
589
590 return g_iommus[iommu_id];
591}
592
Weidong Han8e6040972008-12-08 15:49:06 +0800593static void domain_update_iommu_coherency(struct dmar_domain *domain)
594{
David Woodhoused0501962014-03-11 17:10:29 -0700595 struct dmar_drhd_unit *drhd;
596 struct intel_iommu *iommu;
597 int i, found = 0;
Weidong Han8e6040972008-12-08 15:49:06 +0800598
David Woodhoused0501962014-03-11 17:10:29 -0700599 domain->iommu_coherency = 1;
Weidong Han8e6040972008-12-08 15:49:06 +0800600
Mike Travis1b198bb2012-03-05 15:05:16 -0800601 for_each_set_bit(i, domain->iommu_bmp, g_num_of_iommus) {
David Woodhoused0501962014-03-11 17:10:29 -0700602 found = 1;
Weidong Han8e6040972008-12-08 15:49:06 +0800603 if (!ecap_coherent(g_iommus[i]->ecap)) {
604 domain->iommu_coherency = 0;
605 break;
606 }
Weidong Han8e6040972008-12-08 15:49:06 +0800607 }
David Woodhoused0501962014-03-11 17:10:29 -0700608 if (found)
609 return;
610
611 /* No hardware attached; use lowest common denominator */
612 rcu_read_lock();
613 for_each_active_iommu(iommu, drhd) {
614 if (!ecap_coherent(iommu->ecap)) {
615 domain->iommu_coherency = 0;
616 break;
617 }
618 }
619 rcu_read_unlock();
Weidong Han8e6040972008-12-08 15:49:06 +0800620}
621
Sheng Yang58c610b2009-03-18 15:33:05 +0800622static void domain_update_iommu_snooping(struct dmar_domain *domain)
623{
624 int i;
625
626 domain->iommu_snooping = 1;
627
Mike Travis1b198bb2012-03-05 15:05:16 -0800628 for_each_set_bit(i, domain->iommu_bmp, g_num_of_iommus) {
Sheng Yang58c610b2009-03-18 15:33:05 +0800629 if (!ecap_sc_support(g_iommus[i]->ecap)) {
630 domain->iommu_snooping = 0;
631 break;
632 }
Sheng Yang58c610b2009-03-18 15:33:05 +0800633 }
634}
635
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100636static void domain_update_iommu_superpage(struct dmar_domain *domain)
637{
Allen Kay8140a952011-10-14 12:32:17 -0700638 struct dmar_drhd_unit *drhd;
639 struct intel_iommu *iommu = NULL;
640 int mask = 0xf;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100641
642 if (!intel_iommu_superpage) {
643 domain->iommu_superpage = 0;
644 return;
645 }
646
Allen Kay8140a952011-10-14 12:32:17 -0700647 /* set iommu_superpage to the smallest common denominator */
Jiang Liu0e242612014-02-19 14:07:34 +0800648 rcu_read_lock();
Allen Kay8140a952011-10-14 12:32:17 -0700649 for_each_active_iommu(iommu, drhd) {
650 mask &= cap_super_page_val(iommu->cap);
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100651 if (!mask) {
652 break;
653 }
654 }
Jiang Liu0e242612014-02-19 14:07:34 +0800655 rcu_read_unlock();
656
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100657 domain->iommu_superpage = fls(mask);
658}
659
Sheng Yang58c610b2009-03-18 15:33:05 +0800660/* Some capabilities may be different across iommus */
661static void domain_update_iommu_cap(struct dmar_domain *domain)
662{
663 domain_update_iommu_coherency(domain);
664 domain_update_iommu_snooping(domain);
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100665 domain_update_iommu_superpage(domain);
Sheng Yang58c610b2009-03-18 15:33:05 +0800666}
667
David Woodhouse276dbf992009-04-04 01:45:37 +0100668static struct intel_iommu *device_to_iommu(int segment, u8 bus, u8 devfn)
Weidong Hanc7151a82008-12-08 22:51:37 +0800669{
670 struct dmar_drhd_unit *drhd = NULL;
Jiang Liub683b232014-02-19 14:07:32 +0800671 struct intel_iommu *iommu;
672 struct pci_dev *dev;
Weidong Hanc7151a82008-12-08 22:51:37 +0800673 int i;
674
Jiang Liu0e242612014-02-19 14:07:34 +0800675 rcu_read_lock();
Jiang Liub683b232014-02-19 14:07:32 +0800676 for_each_active_iommu(iommu, drhd) {
David Woodhouse276dbf992009-04-04 01:45:37 +0100677 if (segment != drhd->segment)
678 continue;
Weidong Hanc7151a82008-12-08 22:51:37 +0800679
Jiang Liub683b232014-02-19 14:07:32 +0800680 for_each_active_dev_scope(drhd->devices,
681 drhd->devices_cnt, i, dev) {
682 if (dev->bus->number == bus && dev->devfn == devfn)
683 goto out;
684 if (dev->subordinate &&
685 dev->subordinate->number <= bus &&
686 dev->subordinate->busn_res.end >= bus)
687 goto out;
David Woodhouse924b6232009-04-04 00:39:25 +0100688 }
Weidong Hanc7151a82008-12-08 22:51:37 +0800689
690 if (drhd->include_all)
Jiang Liub683b232014-02-19 14:07:32 +0800691 goto out;
Weidong Hanc7151a82008-12-08 22:51:37 +0800692 }
Jiang Liub683b232014-02-19 14:07:32 +0800693 iommu = NULL;
694out:
Jiang Liu0e242612014-02-19 14:07:34 +0800695 rcu_read_unlock();
Weidong Hanc7151a82008-12-08 22:51:37 +0800696
Jiang Liub683b232014-02-19 14:07:32 +0800697 return iommu;
Weidong Hanc7151a82008-12-08 22:51:37 +0800698}
699
Weidong Han5331fe62008-12-08 23:00:00 +0800700static void domain_flush_cache(struct dmar_domain *domain,
701 void *addr, int size)
702{
703 if (!domain->iommu_coherency)
704 clflush_cache_range(addr, size);
705}
706
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700707/* Gets context entry for a given bus and devfn */
708static struct context_entry * device_to_context_entry(struct intel_iommu *iommu,
709 u8 bus, u8 devfn)
710{
711 struct root_entry *root;
712 struct context_entry *context;
713 unsigned long phy_addr;
714 unsigned long flags;
715
716 spin_lock_irqsave(&iommu->lock, flags);
717 root = &iommu->root_entry[bus];
718 context = get_context_addr_from_root(root);
719 if (!context) {
Suresh Siddha4c923d42009-10-02 11:01:24 -0700720 context = (struct context_entry *)
721 alloc_pgtable_page(iommu->node);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700722 if (!context) {
723 spin_unlock_irqrestore(&iommu->lock, flags);
724 return NULL;
725 }
Fenghua Yu5b6985c2008-10-16 18:02:32 -0700726 __iommu_flush_cache(iommu, (void *)context, CONTEXT_SIZE);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700727 phy_addr = virt_to_phys((void *)context);
728 set_root_value(root, phy_addr);
729 set_root_present(root);
730 __iommu_flush_cache(iommu, root, sizeof(*root));
731 }
732 spin_unlock_irqrestore(&iommu->lock, flags);
733 return &context[devfn];
734}
735
736static int device_context_mapped(struct intel_iommu *iommu, u8 bus, u8 devfn)
737{
738 struct root_entry *root;
739 struct context_entry *context;
740 int ret;
741 unsigned long flags;
742
743 spin_lock_irqsave(&iommu->lock, flags);
744 root = &iommu->root_entry[bus];
745 context = get_context_addr_from_root(root);
746 if (!context) {
747 ret = 0;
748 goto out;
749 }
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000750 ret = context_present(&context[devfn]);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700751out:
752 spin_unlock_irqrestore(&iommu->lock, flags);
753 return ret;
754}
755
756static void clear_context_table(struct intel_iommu *iommu, u8 bus, u8 devfn)
757{
758 struct root_entry *root;
759 struct context_entry *context;
760 unsigned long flags;
761
762 spin_lock_irqsave(&iommu->lock, flags);
763 root = &iommu->root_entry[bus];
764 context = get_context_addr_from_root(root);
765 if (context) {
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000766 context_clear_entry(&context[devfn]);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700767 __iommu_flush_cache(iommu, &context[devfn], \
768 sizeof(*context));
769 }
770 spin_unlock_irqrestore(&iommu->lock, flags);
771}
772
773static void free_context_table(struct intel_iommu *iommu)
774{
775 struct root_entry *root;
776 int i;
777 unsigned long flags;
778 struct context_entry *context;
779
780 spin_lock_irqsave(&iommu->lock, flags);
781 if (!iommu->root_entry) {
782 goto out;
783 }
784 for (i = 0; i < ROOT_ENTRY_NR; i++) {
785 root = &iommu->root_entry[i];
786 context = get_context_addr_from_root(root);
787 if (context)
788 free_pgtable_page(context);
789 }
790 free_pgtable_page(iommu->root_entry);
791 iommu->root_entry = NULL;
792out:
793 spin_unlock_irqrestore(&iommu->lock, flags);
794}
795
David Woodhouseb026fd22009-06-28 10:37:25 +0100796static struct dma_pte *pfn_to_dma_pte(struct dmar_domain *domain,
David Woodhouse5cf0a762014-03-19 16:07:49 +0000797 unsigned long pfn, int *target_level)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700798{
David Woodhouseb026fd22009-06-28 10:37:25 +0100799 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700800 struct dma_pte *parent, *pte = NULL;
801 int level = agaw_to_level(domain->agaw);
Allen Kay4399c8b2011-10-14 12:32:46 -0700802 int offset;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700803
804 BUG_ON(!domain->pgd);
Julian Stecklinaf9423602013-10-09 10:03:52 +0200805
806 if (addr_width < BITS_PER_LONG && pfn >> addr_width)
807 /* Address beyond IOMMU's addressing capabilities. */
808 return NULL;
809
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700810 parent = domain->pgd;
811
David Woodhouse5cf0a762014-03-19 16:07:49 +0000812 while (1) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700813 void *tmp_page;
814
David Woodhouseb026fd22009-06-28 10:37:25 +0100815 offset = pfn_level_offset(pfn, level);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700816 pte = &parent[offset];
David Woodhouse5cf0a762014-03-19 16:07:49 +0000817 if (!*target_level && (dma_pte_superpage(pte) || !dma_pte_present(pte)))
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100818 break;
David Woodhouse5cf0a762014-03-19 16:07:49 +0000819 if (level == *target_level)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700820 break;
821
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000822 if (!dma_pte_present(pte)) {
David Woodhousec85994e2009-07-01 19:21:24 +0100823 uint64_t pteval;
824
Suresh Siddha4c923d42009-10-02 11:01:24 -0700825 tmp_page = alloc_pgtable_page(domain->nid);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700826
David Woodhouse206a73c12009-07-01 19:30:28 +0100827 if (!tmp_page)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700828 return NULL;
David Woodhouse206a73c12009-07-01 19:30:28 +0100829
David Woodhousec85994e2009-07-01 19:21:24 +0100830 domain_flush_cache(domain, tmp_page, VTD_PAGE_SIZE);
Benjamin LaHaise64de5af2009-09-16 21:05:55 -0400831 pteval = ((uint64_t)virt_to_dma_pfn(tmp_page) << VTD_PAGE_SHIFT) | DMA_PTE_READ | DMA_PTE_WRITE;
David Woodhousec85994e2009-07-01 19:21:24 +0100832 if (cmpxchg64(&pte->val, 0ULL, pteval)) {
833 /* Someone else set it while we were thinking; use theirs. */
834 free_pgtable_page(tmp_page);
835 } else {
836 dma_pte_addr(pte);
837 domain_flush_cache(domain, pte, sizeof(*pte));
838 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700839 }
David Woodhouse5cf0a762014-03-19 16:07:49 +0000840 if (level == 1)
841 break;
842
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000843 parent = phys_to_virt(dma_pte_addr(pte));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700844 level--;
845 }
846
David Woodhouse5cf0a762014-03-19 16:07:49 +0000847 if (!*target_level)
848 *target_level = level;
849
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700850 return pte;
851}
852
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100853
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700854/* return address's pte at specific level */
David Woodhouse90dcfb52009-06-27 17:14:59 +0100855static struct dma_pte *dma_pfn_level_pte(struct dmar_domain *domain,
856 unsigned long pfn,
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100857 int level, int *large_page)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700858{
859 struct dma_pte *parent, *pte = NULL;
860 int total = agaw_to_level(domain->agaw);
861 int offset;
862
863 parent = domain->pgd;
864 while (level <= total) {
David Woodhouse90dcfb52009-06-27 17:14:59 +0100865 offset = pfn_level_offset(pfn, total);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700866 pte = &parent[offset];
867 if (level == total)
868 return pte;
869
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100870 if (!dma_pte_present(pte)) {
871 *large_page = total;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700872 break;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100873 }
874
875 if (pte->val & DMA_PTE_LARGE_PAGE) {
876 *large_page = total;
877 return pte;
878 }
879
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000880 parent = phys_to_virt(dma_pte_addr(pte));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700881 total--;
882 }
883 return NULL;
884}
885
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700886/* clear last level pte, a tlb flush should be followed */
David Woodhouse5cf0a762014-03-19 16:07:49 +0000887static void dma_pte_clear_range(struct dmar_domain *domain,
David Woodhouse595badf2009-06-27 22:09:11 +0100888 unsigned long start_pfn,
889 unsigned long last_pfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700890{
David Woodhouse04b18e62009-06-27 19:15:01 +0100891 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100892 unsigned int large_page = 1;
David Woodhouse310a5ab2009-06-28 18:52:20 +0100893 struct dma_pte *first_pte, *pte;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700894
David Woodhouse04b18e62009-06-27 19:15:01 +0100895 BUG_ON(addr_width < BITS_PER_LONG && start_pfn >> addr_width);
David Woodhouse595badf2009-06-27 22:09:11 +0100896 BUG_ON(addr_width < BITS_PER_LONG && last_pfn >> addr_width);
David Woodhouse59c36282009-09-19 07:36:28 -0700897 BUG_ON(start_pfn > last_pfn);
David Woodhouse66eae842009-06-27 19:00:32 +0100898
David Woodhouse04b18e62009-06-27 19:15:01 +0100899 /* we don't need lock here; nobody else touches the iova range */
David Woodhouse59c36282009-09-19 07:36:28 -0700900 do {
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100901 large_page = 1;
902 first_pte = pte = dma_pfn_level_pte(domain, start_pfn, 1, &large_page);
David Woodhouse310a5ab2009-06-28 18:52:20 +0100903 if (!pte) {
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100904 start_pfn = align_to_level(start_pfn + 1, large_page + 1);
David Woodhouse310a5ab2009-06-28 18:52:20 +0100905 continue;
906 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100907 do {
David Woodhouse310a5ab2009-06-28 18:52:20 +0100908 dma_clear_pte(pte);
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100909 start_pfn += lvl_to_nr_pages(large_page);
David Woodhouse310a5ab2009-06-28 18:52:20 +0100910 pte++;
David Woodhouse75e6bf92009-07-02 11:21:16 +0100911 } while (start_pfn <= last_pfn && !first_pte_in_page(pte));
912
David Woodhouse310a5ab2009-06-28 18:52:20 +0100913 domain_flush_cache(domain, first_pte,
914 (void *)pte - (void *)first_pte);
David Woodhouse59c36282009-09-19 07:36:28 -0700915
916 } while (start_pfn && start_pfn <= last_pfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700917}
918
Alex Williamson3269ee02013-06-15 10:27:19 -0600919static void dma_pte_free_level(struct dmar_domain *domain, int level,
920 struct dma_pte *pte, unsigned long pfn,
921 unsigned long start_pfn, unsigned long last_pfn)
922{
923 pfn = max(start_pfn, pfn);
924 pte = &pte[pfn_level_offset(pfn, level)];
925
926 do {
927 unsigned long level_pfn;
928 struct dma_pte *level_pte;
929
930 if (!dma_pte_present(pte) || dma_pte_superpage(pte))
931 goto next;
932
933 level_pfn = pfn & level_mask(level - 1);
934 level_pte = phys_to_virt(dma_pte_addr(pte));
935
936 if (level > 2)
937 dma_pte_free_level(domain, level - 1, level_pte,
938 level_pfn, start_pfn, last_pfn);
939
940 /* If range covers entire pagetable, free it */
941 if (!(start_pfn > level_pfn ||
Alex Williamson08336fd2014-01-21 15:48:18 -0800942 last_pfn < level_pfn + level_size(level) - 1)) {
Alex Williamson3269ee02013-06-15 10:27:19 -0600943 dma_clear_pte(pte);
944 domain_flush_cache(domain, pte, sizeof(*pte));
945 free_pgtable_page(level_pte);
946 }
947next:
948 pfn += level_size(level);
949 } while (!first_pte_in_page(++pte) && pfn <= last_pfn);
950}
951
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700952/* free page table pages. last level pte should already be cleared */
953static void dma_pte_free_pagetable(struct dmar_domain *domain,
David Woodhoused794dc92009-06-28 00:27:49 +0100954 unsigned long start_pfn,
955 unsigned long last_pfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700956{
David Woodhouse6660c632009-06-27 22:41:00 +0100957 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700958
David Woodhouse6660c632009-06-27 22:41:00 +0100959 BUG_ON(addr_width < BITS_PER_LONG && start_pfn >> addr_width);
960 BUG_ON(addr_width < BITS_PER_LONG && last_pfn >> addr_width);
David Woodhouse59c36282009-09-19 07:36:28 -0700961 BUG_ON(start_pfn > last_pfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700962
David Woodhousef3a0a522009-06-30 03:40:07 +0100963 /* We don't need lock here; nobody else touches the iova range */
Alex Williamson3269ee02013-06-15 10:27:19 -0600964 dma_pte_free_level(domain, agaw_to_level(domain->agaw),
965 domain->pgd, 0, start_pfn, last_pfn);
David Woodhouse6660c632009-06-27 22:41:00 +0100966
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700967 /* free pgd */
David Woodhoused794dc92009-06-28 00:27:49 +0100968 if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700969 free_pgtable_page(domain->pgd);
970 domain->pgd = NULL;
971 }
972}
973
David Woodhouseea8ea462014-03-05 17:09:32 +0000974/* When a page at a given level is being unlinked from its parent, we don't
975 need to *modify* it at all. All we need to do is make a list of all the
976 pages which can be freed just as soon as we've flushed the IOTLB and we
977 know the hardware page-walk will no longer touch them.
978 The 'pte' argument is the *parent* PTE, pointing to the page that is to
979 be freed. */
980static struct page *dma_pte_list_pagetables(struct dmar_domain *domain,
981 int level, struct dma_pte *pte,
982 struct page *freelist)
983{
984 struct page *pg;
985
986 pg = pfn_to_page(dma_pte_addr(pte) >> PAGE_SHIFT);
987 pg->freelist = freelist;
988 freelist = pg;
989
990 if (level == 1)
991 return freelist;
992
993 for (pte = page_address(pg); !first_pte_in_page(pte); pte++) {
994 if (dma_pte_present(pte) && !dma_pte_superpage(pte))
995 freelist = dma_pte_list_pagetables(domain, level - 1,
996 pte, freelist);
997 }
998
999 return freelist;
1000}
1001
1002static struct page *dma_pte_clear_level(struct dmar_domain *domain, int level,
1003 struct dma_pte *pte, unsigned long pfn,
1004 unsigned long start_pfn,
1005 unsigned long last_pfn,
1006 struct page *freelist)
1007{
1008 struct dma_pte *first_pte = NULL, *last_pte = NULL;
1009
1010 pfn = max(start_pfn, pfn);
1011 pte = &pte[pfn_level_offset(pfn, level)];
1012
1013 do {
1014 unsigned long level_pfn;
1015
1016 if (!dma_pte_present(pte))
1017 goto next;
1018
1019 level_pfn = pfn & level_mask(level);
1020
1021 /* If range covers entire pagetable, free it */
1022 if (start_pfn <= level_pfn &&
1023 last_pfn >= level_pfn + level_size(level) - 1) {
1024 /* These suborbinate page tables are going away entirely. Don't
1025 bother to clear them; we're just going to *free* them. */
1026 if (level > 1 && !dma_pte_superpage(pte))
1027 freelist = dma_pte_list_pagetables(domain, level - 1, pte, freelist);
1028
1029 dma_clear_pte(pte);
1030 if (!first_pte)
1031 first_pte = pte;
1032 last_pte = pte;
1033 } else if (level > 1) {
1034 /* Recurse down into a level that isn't *entirely* obsolete */
1035 freelist = dma_pte_clear_level(domain, level - 1,
1036 phys_to_virt(dma_pte_addr(pte)),
1037 level_pfn, start_pfn, last_pfn,
1038 freelist);
1039 }
1040next:
1041 pfn += level_size(level);
1042 } while (!first_pte_in_page(++pte) && pfn <= last_pfn);
1043
1044 if (first_pte)
1045 domain_flush_cache(domain, first_pte,
1046 (void *)++last_pte - (void *)first_pte);
1047
1048 return freelist;
1049}
1050
1051/* We can't just free the pages because the IOMMU may still be walking
1052 the page tables, and may have cached the intermediate levels. The
1053 pages can only be freed after the IOTLB flush has been done. */
1054struct page *domain_unmap(struct dmar_domain *domain,
1055 unsigned long start_pfn,
1056 unsigned long last_pfn)
1057{
1058 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
1059 struct page *freelist = NULL;
1060
1061 BUG_ON(addr_width < BITS_PER_LONG && start_pfn >> addr_width);
1062 BUG_ON(addr_width < BITS_PER_LONG && last_pfn >> addr_width);
1063 BUG_ON(start_pfn > last_pfn);
1064
1065 /* we don't need lock here; nobody else touches the iova range */
1066 freelist = dma_pte_clear_level(domain, agaw_to_level(domain->agaw),
1067 domain->pgd, 0, start_pfn, last_pfn, NULL);
1068
1069 /* free pgd */
1070 if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
1071 struct page *pgd_page = virt_to_page(domain->pgd);
1072 pgd_page->freelist = freelist;
1073 freelist = pgd_page;
1074
1075 domain->pgd = NULL;
1076 }
1077
1078 return freelist;
1079}
1080
1081void dma_free_pagelist(struct page *freelist)
1082{
1083 struct page *pg;
1084
1085 while ((pg = freelist)) {
1086 freelist = pg->freelist;
1087 free_pgtable_page(page_address(pg));
1088 }
1089}
1090
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001091/* iommu handling */
1092static int iommu_alloc_root_entry(struct intel_iommu *iommu)
1093{
1094 struct root_entry *root;
1095 unsigned long flags;
1096
Suresh Siddha4c923d42009-10-02 11:01:24 -07001097 root = (struct root_entry *)alloc_pgtable_page(iommu->node);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001098 if (!root)
1099 return -ENOMEM;
1100
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001101 __iommu_flush_cache(iommu, root, ROOT_SIZE);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001102
1103 spin_lock_irqsave(&iommu->lock, flags);
1104 iommu->root_entry = root;
1105 spin_unlock_irqrestore(&iommu->lock, flags);
1106
1107 return 0;
1108}
1109
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001110static void iommu_set_root_entry(struct intel_iommu *iommu)
1111{
1112 void *addr;
David Woodhousec416daa2009-05-10 20:30:58 +01001113 u32 sts;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001114 unsigned long flag;
1115
1116 addr = iommu->root_entry;
1117
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001118 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001119 dmar_writeq(iommu->reg + DMAR_RTADDR_REG, virt_to_phys(addr));
1120
David Woodhousec416daa2009-05-10 20:30:58 +01001121 writel(iommu->gcmd | DMA_GCMD_SRTP, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001122
1123 /* Make sure hardware complete it */
1124 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001125 readl, (sts & DMA_GSTS_RTPS), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001126
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001127 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001128}
1129
1130static void iommu_flush_write_buffer(struct intel_iommu *iommu)
1131{
1132 u32 val;
1133 unsigned long flag;
1134
David Woodhouse9af88142009-02-13 23:18:03 +00001135 if (!rwbf_quirk && !cap_rwbf(iommu->cap))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001136 return;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001137
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001138 raw_spin_lock_irqsave(&iommu->register_lock, flag);
David Woodhouse462b60f2009-05-10 20:18:18 +01001139 writel(iommu->gcmd | DMA_GCMD_WBF, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001140
1141 /* Make sure hardware complete it */
1142 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001143 readl, (!(val & DMA_GSTS_WBFS)), val);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001144
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001145 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001146}
1147
1148/* return value determine if we need a write buffer flush */
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001149static void __iommu_flush_context(struct intel_iommu *iommu,
1150 u16 did, u16 source_id, u8 function_mask,
1151 u64 type)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001152{
1153 u64 val = 0;
1154 unsigned long flag;
1155
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001156 switch (type) {
1157 case DMA_CCMD_GLOBAL_INVL:
1158 val = DMA_CCMD_GLOBAL_INVL;
1159 break;
1160 case DMA_CCMD_DOMAIN_INVL:
1161 val = DMA_CCMD_DOMAIN_INVL|DMA_CCMD_DID(did);
1162 break;
1163 case DMA_CCMD_DEVICE_INVL:
1164 val = DMA_CCMD_DEVICE_INVL|DMA_CCMD_DID(did)
1165 | DMA_CCMD_SID(source_id) | DMA_CCMD_FM(function_mask);
1166 break;
1167 default:
1168 BUG();
1169 }
1170 val |= DMA_CCMD_ICC;
1171
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001172 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001173 dmar_writeq(iommu->reg + DMAR_CCMD_REG, val);
1174
1175 /* Make sure hardware complete it */
1176 IOMMU_WAIT_OP(iommu, DMAR_CCMD_REG,
1177 dmar_readq, (!(val & DMA_CCMD_ICC)), val);
1178
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001179 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001180}
1181
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001182/* return value determine if we need a write buffer flush */
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001183static void __iommu_flush_iotlb(struct intel_iommu *iommu, u16 did,
1184 u64 addr, unsigned int size_order, u64 type)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001185{
1186 int tlb_offset = ecap_iotlb_offset(iommu->ecap);
1187 u64 val = 0, val_iva = 0;
1188 unsigned long flag;
1189
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001190 switch (type) {
1191 case DMA_TLB_GLOBAL_FLUSH:
1192 /* global flush doesn't need set IVA_REG */
1193 val = DMA_TLB_GLOBAL_FLUSH|DMA_TLB_IVT;
1194 break;
1195 case DMA_TLB_DSI_FLUSH:
1196 val = DMA_TLB_DSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
1197 break;
1198 case DMA_TLB_PSI_FLUSH:
1199 val = DMA_TLB_PSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
David Woodhouseea8ea462014-03-05 17:09:32 +00001200 /* IH bit is passed in as part of address */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001201 val_iva = size_order | addr;
1202 break;
1203 default:
1204 BUG();
1205 }
1206 /* Note: set drain read/write */
1207#if 0
1208 /*
1209 * This is probably to be super secure.. Looks like we can
1210 * ignore it without any impact.
1211 */
1212 if (cap_read_drain(iommu->cap))
1213 val |= DMA_TLB_READ_DRAIN;
1214#endif
1215 if (cap_write_drain(iommu->cap))
1216 val |= DMA_TLB_WRITE_DRAIN;
1217
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001218 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001219 /* Note: Only uses first TLB reg currently */
1220 if (val_iva)
1221 dmar_writeq(iommu->reg + tlb_offset, val_iva);
1222 dmar_writeq(iommu->reg + tlb_offset + 8, val);
1223
1224 /* Make sure hardware complete it */
1225 IOMMU_WAIT_OP(iommu, tlb_offset + 8,
1226 dmar_readq, (!(val & DMA_TLB_IVT)), val);
1227
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001228 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001229
1230 /* check IOTLB invalidation granularity */
1231 if (DMA_TLB_IAIG(val) == 0)
1232 printk(KERN_ERR"IOMMU: flush IOTLB failed\n");
1233 if (DMA_TLB_IAIG(val) != DMA_TLB_IIRG(type))
1234 pr_debug("IOMMU: tlb flush request %Lx, actual %Lx\n",
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001235 (unsigned long long)DMA_TLB_IIRG(type),
1236 (unsigned long long)DMA_TLB_IAIG(val));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001237}
1238
Yu Zhao93a23a72009-05-18 13:51:37 +08001239static struct device_domain_info *iommu_support_dev_iotlb(
1240 struct dmar_domain *domain, int segment, u8 bus, u8 devfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001241{
Yu Zhao93a23a72009-05-18 13:51:37 +08001242 int found = 0;
1243 unsigned long flags;
1244 struct device_domain_info *info;
1245 struct intel_iommu *iommu = device_to_iommu(segment, bus, devfn);
1246
1247 if (!ecap_dev_iotlb_support(iommu->ecap))
1248 return NULL;
1249
1250 if (!iommu->qi)
1251 return NULL;
1252
1253 spin_lock_irqsave(&device_domain_lock, flags);
1254 list_for_each_entry(info, &domain->devices, link)
1255 if (info->bus == bus && info->devfn == devfn) {
1256 found = 1;
1257 break;
1258 }
1259 spin_unlock_irqrestore(&device_domain_lock, flags);
1260
1261 if (!found || !info->dev)
1262 return NULL;
1263
1264 if (!pci_find_ext_capability(info->dev, PCI_EXT_CAP_ID_ATS))
1265 return NULL;
1266
1267 if (!dmar_find_matched_atsr_unit(info->dev))
1268 return NULL;
1269
1270 info->iommu = iommu;
1271
1272 return info;
1273}
1274
1275static void iommu_enable_dev_iotlb(struct device_domain_info *info)
1276{
1277 if (!info)
1278 return;
1279
1280 pci_enable_ats(info->dev, VTD_PAGE_SHIFT);
1281}
1282
1283static void iommu_disable_dev_iotlb(struct device_domain_info *info)
1284{
1285 if (!info->dev || !pci_ats_enabled(info->dev))
1286 return;
1287
1288 pci_disable_ats(info->dev);
1289}
1290
1291static void iommu_flush_dev_iotlb(struct dmar_domain *domain,
1292 u64 addr, unsigned mask)
1293{
1294 u16 sid, qdep;
1295 unsigned long flags;
1296 struct device_domain_info *info;
1297
1298 spin_lock_irqsave(&device_domain_lock, flags);
1299 list_for_each_entry(info, &domain->devices, link) {
1300 if (!info->dev || !pci_ats_enabled(info->dev))
1301 continue;
1302
1303 sid = info->bus << 8 | info->devfn;
1304 qdep = pci_ats_queue_depth(info->dev);
1305 qi_flush_dev_iotlb(info->iommu, sid, qdep, addr, mask);
1306 }
1307 spin_unlock_irqrestore(&device_domain_lock, flags);
1308}
1309
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001310static void iommu_flush_iotlb_psi(struct intel_iommu *iommu, u16 did,
David Woodhouseea8ea462014-03-05 17:09:32 +00001311 unsigned long pfn, unsigned int pages, int ih, int map)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001312{
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001313 unsigned int mask = ilog2(__roundup_pow_of_two(pages));
David Woodhouse03d6a242009-06-28 15:33:46 +01001314 uint64_t addr = (uint64_t)pfn << VTD_PAGE_SHIFT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001315
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001316 BUG_ON(pages == 0);
1317
David Woodhouseea8ea462014-03-05 17:09:32 +00001318 if (ih)
1319 ih = 1 << 6;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001320 /*
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001321 * Fallback to domain selective flush if no PSI support or the size is
1322 * too big.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001323 * PSI requires page size to be 2 ^ x, and the base address is naturally
1324 * aligned to the size
1325 */
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001326 if (!cap_pgsel_inv(iommu->cap) || mask > cap_max_amask_val(iommu->cap))
1327 iommu->flush.flush_iotlb(iommu, did, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001328 DMA_TLB_DSI_FLUSH);
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001329 else
David Woodhouseea8ea462014-03-05 17:09:32 +00001330 iommu->flush.flush_iotlb(iommu, did, addr | ih, mask,
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001331 DMA_TLB_PSI_FLUSH);
Yu Zhaobf92df32009-06-29 11:31:45 +08001332
1333 /*
Nadav Amit82653632010-04-01 13:24:40 +03001334 * In caching mode, changes of pages from non-present to present require
1335 * flush. However, device IOTLB doesn't need to be flushed in this case.
Yu Zhaobf92df32009-06-29 11:31:45 +08001336 */
Nadav Amit82653632010-04-01 13:24:40 +03001337 if (!cap_caching_mode(iommu->cap) || !map)
Yu Zhao93a23a72009-05-18 13:51:37 +08001338 iommu_flush_dev_iotlb(iommu->domains[did], addr, mask);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001339}
1340
mark grossf8bab732008-02-08 04:18:38 -08001341static void iommu_disable_protect_mem_regions(struct intel_iommu *iommu)
1342{
1343 u32 pmen;
1344 unsigned long flags;
1345
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001346 raw_spin_lock_irqsave(&iommu->register_lock, flags);
mark grossf8bab732008-02-08 04:18:38 -08001347 pmen = readl(iommu->reg + DMAR_PMEN_REG);
1348 pmen &= ~DMA_PMEN_EPM;
1349 writel(pmen, iommu->reg + DMAR_PMEN_REG);
1350
1351 /* wait for the protected region status bit to clear */
1352 IOMMU_WAIT_OP(iommu, DMAR_PMEN_REG,
1353 readl, !(pmen & DMA_PMEN_PRS), pmen);
1354
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001355 raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
mark grossf8bab732008-02-08 04:18:38 -08001356}
1357
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001358static int iommu_enable_translation(struct intel_iommu *iommu)
1359{
1360 u32 sts;
1361 unsigned long flags;
1362
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001363 raw_spin_lock_irqsave(&iommu->register_lock, flags);
David Woodhousec416daa2009-05-10 20:30:58 +01001364 iommu->gcmd |= DMA_GCMD_TE;
1365 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001366
1367 /* Make sure hardware complete it */
1368 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001369 readl, (sts & DMA_GSTS_TES), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001370
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001371 raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001372 return 0;
1373}
1374
1375static int iommu_disable_translation(struct intel_iommu *iommu)
1376{
1377 u32 sts;
1378 unsigned long flag;
1379
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001380 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001381 iommu->gcmd &= ~DMA_GCMD_TE;
1382 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
1383
1384 /* Make sure hardware complete it */
1385 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001386 readl, (!(sts & DMA_GSTS_TES)), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001387
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001388 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001389 return 0;
1390}
1391
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07001392
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001393static int iommu_init_domains(struct intel_iommu *iommu)
1394{
1395 unsigned long ndomains;
1396 unsigned long nlongs;
1397
1398 ndomains = cap_ndoms(iommu->cap);
Jiang Liu852bdb02014-01-06 14:18:11 +08001399 pr_debug("IOMMU%d: Number of Domains supported <%ld>\n",
1400 iommu->seq_id, ndomains);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001401 nlongs = BITS_TO_LONGS(ndomains);
1402
Donald Dutile94a91b52009-08-20 16:51:34 -04001403 spin_lock_init(&iommu->lock);
1404
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001405 /* TBD: there might be 64K domains,
1406 * consider other allocation for future chip
1407 */
1408 iommu->domain_ids = kcalloc(nlongs, sizeof(unsigned long), GFP_KERNEL);
1409 if (!iommu->domain_ids) {
Jiang Liu852bdb02014-01-06 14:18:11 +08001410 pr_err("IOMMU%d: allocating domain id array failed\n",
1411 iommu->seq_id);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001412 return -ENOMEM;
1413 }
1414 iommu->domains = kcalloc(ndomains, sizeof(struct dmar_domain *),
1415 GFP_KERNEL);
1416 if (!iommu->domains) {
Jiang Liu852bdb02014-01-06 14:18:11 +08001417 pr_err("IOMMU%d: allocating domain array failed\n",
1418 iommu->seq_id);
1419 kfree(iommu->domain_ids);
1420 iommu->domain_ids = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001421 return -ENOMEM;
1422 }
1423
1424 /*
1425 * if Caching mode is set, then invalid translations are tagged
1426 * with domainid 0. Hence we need to pre-allocate it.
1427 */
1428 if (cap_caching_mode(iommu->cap))
1429 set_bit(0, iommu->domain_ids);
1430 return 0;
1431}
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001432
Jiang Liua868e6b2014-01-06 14:18:20 +08001433static void free_dmar_iommu(struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001434{
1435 struct dmar_domain *domain;
Jiang Liu5ced12a2014-01-06 14:18:22 +08001436 int i, count;
Weidong Hanc7151a82008-12-08 22:51:37 +08001437 unsigned long flags;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001438
Donald Dutile94a91b52009-08-20 16:51:34 -04001439 if ((iommu->domains) && (iommu->domain_ids)) {
Akinobu Mitaa45946a2010-03-11 14:04:08 -08001440 for_each_set_bit(i, iommu->domain_ids, cap_ndoms(iommu->cap)) {
Jiang Liua4eaa862014-02-19 14:07:30 +08001441 /*
1442 * Domain id 0 is reserved for invalid translation
1443 * if hardware supports caching mode.
1444 */
1445 if (cap_caching_mode(iommu->cap) && i == 0)
1446 continue;
1447
Donald Dutile94a91b52009-08-20 16:51:34 -04001448 domain = iommu->domains[i];
1449 clear_bit(i, iommu->domain_ids);
Weidong Hanc7151a82008-12-08 22:51:37 +08001450
Donald Dutile94a91b52009-08-20 16:51:34 -04001451 spin_lock_irqsave(&domain->iommu_lock, flags);
Jiang Liu5ced12a2014-01-06 14:18:22 +08001452 count = --domain->iommu_count;
1453 spin_unlock_irqrestore(&domain->iommu_lock, flags);
Jiang Liu92d03cc2014-02-19 14:07:28 +08001454 if (count == 0)
1455 domain_exit(domain);
Weidong Han5e98c4b2008-12-08 23:03:27 +08001456 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001457 }
1458
1459 if (iommu->gcmd & DMA_GCMD_TE)
1460 iommu_disable_translation(iommu);
1461
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001462 kfree(iommu->domains);
1463 kfree(iommu->domain_ids);
Jiang Liua868e6b2014-01-06 14:18:20 +08001464 iommu->domains = NULL;
1465 iommu->domain_ids = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001466
Weidong Hand9630fe2008-12-08 11:06:32 +08001467 g_iommus[iommu->seq_id] = NULL;
1468
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001469 /* free context mapping */
1470 free_context_table(iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001471}
1472
Jiang Liu92d03cc2014-02-19 14:07:28 +08001473static struct dmar_domain *alloc_domain(bool vm)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001474{
Jiang Liu92d03cc2014-02-19 14:07:28 +08001475 /* domain id for virtual machine, it won't be set in context */
1476 static atomic_t vm_domid = ATOMIC_INIT(0);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001477 struct dmar_domain *domain;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001478
1479 domain = alloc_domain_mem();
1480 if (!domain)
1481 return NULL;
1482
Suresh Siddha4c923d42009-10-02 11:01:24 -07001483 domain->nid = -1;
Jiang Liu92d03cc2014-02-19 14:07:28 +08001484 domain->iommu_count = 0;
Mike Travis1b198bb2012-03-05 15:05:16 -08001485 memset(domain->iommu_bmp, 0, sizeof(domain->iommu_bmp));
Weidong Hand71a2f32008-12-07 21:13:41 +08001486 domain->flags = 0;
Jiang Liu92d03cc2014-02-19 14:07:28 +08001487 spin_lock_init(&domain->iommu_lock);
1488 INIT_LIST_HEAD(&domain->devices);
1489 if (vm) {
1490 domain->id = atomic_inc_return(&vm_domid);
1491 domain->flags = DOMAIN_FLAG_VIRTUAL_MACHINE;
1492 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001493
1494 return domain;
1495}
1496
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001497static int iommu_attach_domain(struct dmar_domain *domain,
1498 struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001499{
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001500 int num;
1501 unsigned long ndomains;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001502 unsigned long flags;
1503
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001504 ndomains = cap_ndoms(iommu->cap);
Weidong Han8c11e792008-12-08 15:29:22 +08001505
1506 spin_lock_irqsave(&iommu->lock, flags);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001507
1508 num = find_first_zero_bit(iommu->domain_ids, ndomains);
1509 if (num >= ndomains) {
1510 spin_unlock_irqrestore(&iommu->lock, flags);
1511 printk(KERN_ERR "IOMMU: no free domain ids\n");
1512 return -ENOMEM;
1513 }
1514
1515 domain->id = num;
Jiang Liu9ebd6822014-02-19 14:07:29 +08001516 domain->iommu_count++;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001517 set_bit(num, iommu->domain_ids);
Mike Travis1b198bb2012-03-05 15:05:16 -08001518 set_bit(iommu->seq_id, domain->iommu_bmp);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001519 iommu->domains[num] = domain;
1520 spin_unlock_irqrestore(&iommu->lock, flags);
1521
1522 return 0;
1523}
1524
1525static void iommu_detach_domain(struct dmar_domain *domain,
1526 struct intel_iommu *iommu)
1527{
1528 unsigned long flags;
1529 int num, ndomains;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001530
1531 spin_lock_irqsave(&iommu->lock, flags);
1532 ndomains = cap_ndoms(iommu->cap);
Akinobu Mitaa45946a2010-03-11 14:04:08 -08001533 for_each_set_bit(num, iommu->domain_ids, ndomains) {
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001534 if (iommu->domains[num] == domain) {
Jiang Liu92d03cc2014-02-19 14:07:28 +08001535 clear_bit(num, iommu->domain_ids);
1536 iommu->domains[num] = NULL;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001537 break;
1538 }
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001539 }
Weidong Han8c11e792008-12-08 15:29:22 +08001540 spin_unlock_irqrestore(&iommu->lock, flags);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001541}
1542
1543static struct iova_domain reserved_iova_list;
Mark Gross8a443df2008-03-04 14:59:31 -08001544static struct lock_class_key reserved_rbtree_key;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001545
Joseph Cihula51a63e62011-03-21 11:04:24 -07001546static int dmar_init_reserved_ranges(void)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001547{
1548 struct pci_dev *pdev = NULL;
1549 struct iova *iova;
1550 int i;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001551
David Millerf6611972008-02-06 01:36:23 -08001552 init_iova_domain(&reserved_iova_list, DMA_32BIT_PFN);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001553
Mark Gross8a443df2008-03-04 14:59:31 -08001554 lockdep_set_class(&reserved_iova_list.iova_rbtree_lock,
1555 &reserved_rbtree_key);
1556
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001557 /* IOAPIC ranges shouldn't be accessed by DMA */
1558 iova = reserve_iova(&reserved_iova_list, IOVA_PFN(IOAPIC_RANGE_START),
1559 IOVA_PFN(IOAPIC_RANGE_END));
Joseph Cihula51a63e62011-03-21 11:04:24 -07001560 if (!iova) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001561 printk(KERN_ERR "Reserve IOAPIC range failed\n");
Joseph Cihula51a63e62011-03-21 11:04:24 -07001562 return -ENODEV;
1563 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001564
1565 /* Reserve all PCI MMIO to avoid peer-to-peer access */
1566 for_each_pci_dev(pdev) {
1567 struct resource *r;
1568
1569 for (i = 0; i < PCI_NUM_RESOURCES; i++) {
1570 r = &pdev->resource[i];
1571 if (!r->flags || !(r->flags & IORESOURCE_MEM))
1572 continue;
David Woodhouse1a4a4552009-06-28 16:00:42 +01001573 iova = reserve_iova(&reserved_iova_list,
1574 IOVA_PFN(r->start),
1575 IOVA_PFN(r->end));
Joseph Cihula51a63e62011-03-21 11:04:24 -07001576 if (!iova) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001577 printk(KERN_ERR "Reserve iova failed\n");
Joseph Cihula51a63e62011-03-21 11:04:24 -07001578 return -ENODEV;
1579 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001580 }
1581 }
Joseph Cihula51a63e62011-03-21 11:04:24 -07001582 return 0;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001583}
1584
1585static void domain_reserve_special_ranges(struct dmar_domain *domain)
1586{
1587 copy_reserved_iova(&reserved_iova_list, &domain->iovad);
1588}
1589
1590static inline int guestwidth_to_adjustwidth(int gaw)
1591{
1592 int agaw;
1593 int r = (gaw - 12) % 9;
1594
1595 if (r == 0)
1596 agaw = gaw;
1597 else
1598 agaw = gaw + 9 - r;
1599 if (agaw > 64)
1600 agaw = 64;
1601 return agaw;
1602}
1603
1604static int domain_init(struct dmar_domain *domain, int guest_width)
1605{
1606 struct intel_iommu *iommu;
1607 int adjust_width, agaw;
1608 unsigned long sagaw;
1609
David Millerf6611972008-02-06 01:36:23 -08001610 init_iova_domain(&domain->iovad, DMA_32BIT_PFN);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001611 domain_reserve_special_ranges(domain);
1612
1613 /* calculate AGAW */
Weidong Han8c11e792008-12-08 15:29:22 +08001614 iommu = domain_get_iommu(domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001615 if (guest_width > cap_mgaw(iommu->cap))
1616 guest_width = cap_mgaw(iommu->cap);
1617 domain->gaw = guest_width;
1618 adjust_width = guestwidth_to_adjustwidth(guest_width);
1619 agaw = width_to_agaw(adjust_width);
1620 sagaw = cap_sagaw(iommu->cap);
1621 if (!test_bit(agaw, &sagaw)) {
1622 /* hardware doesn't support it, choose a bigger one */
1623 pr_debug("IOMMU: hardware doesn't support agaw %d\n", agaw);
1624 agaw = find_next_bit(&sagaw, 5, agaw);
1625 if (agaw >= 5)
1626 return -ENODEV;
1627 }
1628 domain->agaw = agaw;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001629
Weidong Han8e6040972008-12-08 15:49:06 +08001630 if (ecap_coherent(iommu->ecap))
1631 domain->iommu_coherency = 1;
1632 else
1633 domain->iommu_coherency = 0;
1634
Sheng Yang58c610b2009-03-18 15:33:05 +08001635 if (ecap_sc_support(iommu->ecap))
1636 domain->iommu_snooping = 1;
1637 else
1638 domain->iommu_snooping = 0;
1639
David Woodhouse214e39a2014-03-19 10:38:49 +00001640 if (intel_iommu_superpage)
1641 domain->iommu_superpage = fls(cap_super_page_val(iommu->cap));
1642 else
1643 domain->iommu_superpage = 0;
1644
Suresh Siddha4c923d42009-10-02 11:01:24 -07001645 domain->nid = iommu->node;
Weidong Hanc7151a82008-12-08 22:51:37 +08001646
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001647 /* always allocate the top pgd */
Suresh Siddha4c923d42009-10-02 11:01:24 -07001648 domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001649 if (!domain->pgd)
1650 return -ENOMEM;
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001651 __iommu_flush_cache(iommu, domain->pgd, PAGE_SIZE);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001652 return 0;
1653}
1654
1655static void domain_exit(struct dmar_domain *domain)
1656{
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001657 struct dmar_drhd_unit *drhd;
1658 struct intel_iommu *iommu;
David Woodhouseea8ea462014-03-05 17:09:32 +00001659 struct page *freelist = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001660
1661 /* Domain 0 is reserved, so dont process it */
1662 if (!domain)
1663 return;
1664
Alex Williamson7b668352011-05-24 12:02:41 +01001665 /* Flush any lazy unmaps that may reference this domain */
1666 if (!intel_iommu_strict)
1667 flush_unmaps_timeout(0);
1668
Jiang Liu92d03cc2014-02-19 14:07:28 +08001669 /* remove associated devices */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001670 domain_remove_dev_info(domain);
Jiang Liu92d03cc2014-02-19 14:07:28 +08001671
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001672 /* destroy iovas */
1673 put_iova_domain(&domain->iovad);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001674
David Woodhouseea8ea462014-03-05 17:09:32 +00001675 freelist = domain_unmap(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001676
Jiang Liu92d03cc2014-02-19 14:07:28 +08001677 /* clear attached or cached domains */
Jiang Liu0e242612014-02-19 14:07:34 +08001678 rcu_read_lock();
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001679 for_each_active_iommu(iommu, drhd)
Jiang Liu92d03cc2014-02-19 14:07:28 +08001680 if (domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE ||
1681 test_bit(iommu->seq_id, domain->iommu_bmp))
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001682 iommu_detach_domain(domain, iommu);
Jiang Liu0e242612014-02-19 14:07:34 +08001683 rcu_read_unlock();
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001684
David Woodhouseea8ea462014-03-05 17:09:32 +00001685 dma_free_pagelist(freelist);
1686
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001687 free_domain_mem(domain);
1688}
1689
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001690static int domain_context_mapping_one(struct dmar_domain *domain, int segment,
1691 u8 bus, u8 devfn, int translation)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001692{
1693 struct context_entry *context;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001694 unsigned long flags;
Weidong Han5331fe62008-12-08 23:00:00 +08001695 struct intel_iommu *iommu;
Weidong Hanea6606b2008-12-08 23:08:15 +08001696 struct dma_pte *pgd;
1697 unsigned long num;
1698 unsigned long ndomains;
1699 int id;
1700 int agaw;
Yu Zhao93a23a72009-05-18 13:51:37 +08001701 struct device_domain_info *info = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001702
1703 pr_debug("Set context mapping for %02x:%02x.%d\n",
1704 bus, PCI_SLOT(devfn), PCI_FUNC(devfn));
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001705
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001706 BUG_ON(!domain->pgd);
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001707 BUG_ON(translation != CONTEXT_TT_PASS_THROUGH &&
1708 translation != CONTEXT_TT_MULTI_LEVEL);
Weidong Han5331fe62008-12-08 23:00:00 +08001709
David Woodhouse276dbf992009-04-04 01:45:37 +01001710 iommu = device_to_iommu(segment, bus, devfn);
Weidong Han5331fe62008-12-08 23:00:00 +08001711 if (!iommu)
1712 return -ENODEV;
1713
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001714 context = device_to_context_entry(iommu, bus, devfn);
1715 if (!context)
1716 return -ENOMEM;
1717 spin_lock_irqsave(&iommu->lock, flags);
Mark McLoughlinc07e7d22008-11-21 16:54:46 +00001718 if (context_present(context)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001719 spin_unlock_irqrestore(&iommu->lock, flags);
1720 return 0;
1721 }
1722
Weidong Hanea6606b2008-12-08 23:08:15 +08001723 id = domain->id;
1724 pgd = domain->pgd;
1725
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001726 if (domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE ||
1727 domain->flags & DOMAIN_FLAG_STATIC_IDENTITY) {
Weidong Hanea6606b2008-12-08 23:08:15 +08001728 int found = 0;
1729
1730 /* find an available domain id for this device in iommu */
1731 ndomains = cap_ndoms(iommu->cap);
Akinobu Mitaa45946a2010-03-11 14:04:08 -08001732 for_each_set_bit(num, iommu->domain_ids, ndomains) {
Weidong Hanea6606b2008-12-08 23:08:15 +08001733 if (iommu->domains[num] == domain) {
1734 id = num;
1735 found = 1;
1736 break;
1737 }
Weidong Hanea6606b2008-12-08 23:08:15 +08001738 }
1739
1740 if (found == 0) {
1741 num = find_first_zero_bit(iommu->domain_ids, ndomains);
1742 if (num >= ndomains) {
1743 spin_unlock_irqrestore(&iommu->lock, flags);
1744 printk(KERN_ERR "IOMMU: no free domain ids\n");
1745 return -EFAULT;
1746 }
1747
1748 set_bit(num, iommu->domain_ids);
1749 iommu->domains[num] = domain;
1750 id = num;
1751 }
1752
1753 /* Skip top levels of page tables for
1754 * iommu which has less agaw than default.
Chris Wright1672af12009-12-02 12:06:34 -08001755 * Unnecessary for PT mode.
Weidong Hanea6606b2008-12-08 23:08:15 +08001756 */
Chris Wright1672af12009-12-02 12:06:34 -08001757 if (translation != CONTEXT_TT_PASS_THROUGH) {
1758 for (agaw = domain->agaw; agaw != iommu->agaw; agaw--) {
1759 pgd = phys_to_virt(dma_pte_addr(pgd));
1760 if (!dma_pte_present(pgd)) {
1761 spin_unlock_irqrestore(&iommu->lock, flags);
1762 return -ENOMEM;
1763 }
Weidong Hanea6606b2008-12-08 23:08:15 +08001764 }
1765 }
1766 }
1767
1768 context_set_domain_id(context, id);
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001769
Yu Zhao93a23a72009-05-18 13:51:37 +08001770 if (translation != CONTEXT_TT_PASS_THROUGH) {
1771 info = iommu_support_dev_iotlb(domain, segment, bus, devfn);
1772 translation = info ? CONTEXT_TT_DEV_IOTLB :
1773 CONTEXT_TT_MULTI_LEVEL;
1774 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001775 /*
1776 * In pass through mode, AW must be programmed to indicate the largest
1777 * AGAW value supported by hardware. And ASR is ignored by hardware.
1778 */
Yu Zhao93a23a72009-05-18 13:51:37 +08001779 if (unlikely(translation == CONTEXT_TT_PASS_THROUGH))
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001780 context_set_address_width(context, iommu->msagaw);
Yu Zhao93a23a72009-05-18 13:51:37 +08001781 else {
1782 context_set_address_root(context, virt_to_phys(pgd));
1783 context_set_address_width(context, iommu->agaw);
1784 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001785
1786 context_set_translation_type(context, translation);
Mark McLoughlinc07e7d22008-11-21 16:54:46 +00001787 context_set_fault_enable(context);
1788 context_set_present(context);
Weidong Han5331fe62008-12-08 23:00:00 +08001789 domain_flush_cache(domain, context, sizeof(*context));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001790
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001791 /*
1792 * It's a non-present to present mapping. If hardware doesn't cache
1793 * non-present entry we only need to flush the write-buffer. If the
1794 * _does_ cache non-present entries, then it does so in the special
1795 * domain #0, which we have to flush:
1796 */
1797 if (cap_caching_mode(iommu->cap)) {
1798 iommu->flush.flush_context(iommu, 0,
1799 (((u16)bus) << 8) | devfn,
1800 DMA_CCMD_MASK_NOBIT,
1801 DMA_CCMD_DEVICE_INVL);
Nadav Amit82653632010-04-01 13:24:40 +03001802 iommu->flush.flush_iotlb(iommu, domain->id, 0, 0, DMA_TLB_DSI_FLUSH);
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001803 } else {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001804 iommu_flush_write_buffer(iommu);
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001805 }
Yu Zhao93a23a72009-05-18 13:51:37 +08001806 iommu_enable_dev_iotlb(info);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001807 spin_unlock_irqrestore(&iommu->lock, flags);
Weidong Hanc7151a82008-12-08 22:51:37 +08001808
1809 spin_lock_irqsave(&domain->iommu_lock, flags);
Mike Travis1b198bb2012-03-05 15:05:16 -08001810 if (!test_and_set_bit(iommu->seq_id, domain->iommu_bmp)) {
Weidong Hanc7151a82008-12-08 22:51:37 +08001811 domain->iommu_count++;
Suresh Siddha4c923d42009-10-02 11:01:24 -07001812 if (domain->iommu_count == 1)
1813 domain->nid = iommu->node;
Sheng Yang58c610b2009-03-18 15:33:05 +08001814 domain_update_iommu_cap(domain);
Weidong Hanc7151a82008-12-08 22:51:37 +08001815 }
1816 spin_unlock_irqrestore(&domain->iommu_lock, flags);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001817 return 0;
1818}
1819
1820static int
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001821domain_context_mapping(struct dmar_domain *domain, struct pci_dev *pdev,
1822 int translation)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001823{
1824 int ret;
1825 struct pci_dev *tmp, *parent;
1826
David Woodhouse276dbf992009-04-04 01:45:37 +01001827 ret = domain_context_mapping_one(domain, pci_domain_nr(pdev->bus),
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001828 pdev->bus->number, pdev->devfn,
1829 translation);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001830 if (ret)
1831 return ret;
1832
1833 /* dependent device mapping */
1834 tmp = pci_find_upstream_pcie_bridge(pdev);
1835 if (!tmp)
1836 return 0;
1837 /* Secondary interface's bus number and devfn 0 */
1838 parent = pdev->bus->self;
1839 while (parent != tmp) {
David Woodhouse276dbf992009-04-04 01:45:37 +01001840 ret = domain_context_mapping_one(domain,
1841 pci_domain_nr(parent->bus),
1842 parent->bus->number,
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001843 parent->devfn, translation);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001844 if (ret)
1845 return ret;
1846 parent = parent->bus->self;
1847 }
Stefan Assmann45e829e2009-12-03 06:49:24 -05001848 if (pci_is_pcie(tmp)) /* this is a PCIe-to-PCI bridge */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001849 return domain_context_mapping_one(domain,
David Woodhouse276dbf992009-04-04 01:45:37 +01001850 pci_domain_nr(tmp->subordinate),
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001851 tmp->subordinate->number, 0,
1852 translation);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001853 else /* this is a legacy PCI bridge */
1854 return domain_context_mapping_one(domain,
David Woodhouse276dbf992009-04-04 01:45:37 +01001855 pci_domain_nr(tmp->bus),
1856 tmp->bus->number,
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001857 tmp->devfn,
1858 translation);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001859}
1860
Weidong Han5331fe62008-12-08 23:00:00 +08001861static int domain_context_mapped(struct pci_dev *pdev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001862{
1863 int ret;
1864 struct pci_dev *tmp, *parent;
Weidong Han5331fe62008-12-08 23:00:00 +08001865 struct intel_iommu *iommu;
1866
David Woodhouse276dbf992009-04-04 01:45:37 +01001867 iommu = device_to_iommu(pci_domain_nr(pdev->bus), pdev->bus->number,
1868 pdev->devfn);
Weidong Han5331fe62008-12-08 23:00:00 +08001869 if (!iommu)
1870 return -ENODEV;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001871
David Woodhouse276dbf992009-04-04 01:45:37 +01001872 ret = device_context_mapped(iommu, pdev->bus->number, pdev->devfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001873 if (!ret)
1874 return ret;
1875 /* dependent device mapping */
1876 tmp = pci_find_upstream_pcie_bridge(pdev);
1877 if (!tmp)
1878 return ret;
1879 /* Secondary interface's bus number and devfn 0 */
1880 parent = pdev->bus->self;
1881 while (parent != tmp) {
Weidong Han8c11e792008-12-08 15:29:22 +08001882 ret = device_context_mapped(iommu, parent->bus->number,
David Woodhouse276dbf992009-04-04 01:45:37 +01001883 parent->devfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001884 if (!ret)
1885 return ret;
1886 parent = parent->bus->self;
1887 }
Kenji Kaneshige5f4d91a2009-11-11 14:36:17 +09001888 if (pci_is_pcie(tmp))
David Woodhouse276dbf992009-04-04 01:45:37 +01001889 return device_context_mapped(iommu, tmp->subordinate->number,
1890 0);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001891 else
David Woodhouse276dbf992009-04-04 01:45:37 +01001892 return device_context_mapped(iommu, tmp->bus->number,
1893 tmp->devfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001894}
1895
Fenghua Yuf5329592009-08-04 15:09:37 -07001896/* Returns a number of VTD pages, but aligned to MM page size */
1897static inline unsigned long aligned_nrpages(unsigned long host_addr,
1898 size_t size)
1899{
1900 host_addr &= ~PAGE_MASK;
1901 return PAGE_ALIGN(host_addr + size) >> VTD_PAGE_SHIFT;
1902}
1903
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001904/* Return largest possible superpage level for a given mapping */
1905static inline int hardware_largepage_caps(struct dmar_domain *domain,
1906 unsigned long iov_pfn,
1907 unsigned long phy_pfn,
1908 unsigned long pages)
1909{
1910 int support, level = 1;
1911 unsigned long pfnmerge;
1912
1913 support = domain->iommu_superpage;
1914
1915 /* To use a large page, the virtual *and* physical addresses
1916 must be aligned to 2MiB/1GiB/etc. Lower bits set in either
1917 of them will mean we have to use smaller pages. So just
1918 merge them and check both at once. */
1919 pfnmerge = iov_pfn | phy_pfn;
1920
1921 while (support && !(pfnmerge & ~VTD_STRIDE_MASK)) {
1922 pages >>= VTD_STRIDE_SHIFT;
1923 if (!pages)
1924 break;
1925 pfnmerge >>= VTD_STRIDE_SHIFT;
1926 level++;
1927 support--;
1928 }
1929 return level;
1930}
1931
David Woodhouse9051aa02009-06-29 12:30:54 +01001932static int __domain_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
1933 struct scatterlist *sg, unsigned long phys_pfn,
1934 unsigned long nr_pages, int prot)
David Woodhousee1605492009-06-29 11:17:38 +01001935{
1936 struct dma_pte *first_pte = NULL, *pte = NULL;
David Woodhouse9051aa02009-06-29 12:30:54 +01001937 phys_addr_t uninitialized_var(pteval);
David Woodhousee1605492009-06-29 11:17:38 +01001938 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
David Woodhouse9051aa02009-06-29 12:30:54 +01001939 unsigned long sg_res;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001940 unsigned int largepage_lvl = 0;
1941 unsigned long lvl_pages = 0;
David Woodhousee1605492009-06-29 11:17:38 +01001942
1943 BUG_ON(addr_width < BITS_PER_LONG && (iov_pfn + nr_pages - 1) >> addr_width);
1944
1945 if ((prot & (DMA_PTE_READ|DMA_PTE_WRITE)) == 0)
1946 return -EINVAL;
1947
1948 prot &= DMA_PTE_READ | DMA_PTE_WRITE | DMA_PTE_SNP;
1949
David Woodhouse9051aa02009-06-29 12:30:54 +01001950 if (sg)
1951 sg_res = 0;
1952 else {
1953 sg_res = nr_pages + 1;
1954 pteval = ((phys_addr_t)phys_pfn << VTD_PAGE_SHIFT) | prot;
1955 }
1956
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001957 while (nr_pages > 0) {
David Woodhousec85994e2009-07-01 19:21:24 +01001958 uint64_t tmp;
1959
David Woodhousee1605492009-06-29 11:17:38 +01001960 if (!sg_res) {
Fenghua Yuf5329592009-08-04 15:09:37 -07001961 sg_res = aligned_nrpages(sg->offset, sg->length);
David Woodhousee1605492009-06-29 11:17:38 +01001962 sg->dma_address = ((dma_addr_t)iov_pfn << VTD_PAGE_SHIFT) + sg->offset;
1963 sg->dma_length = sg->length;
1964 pteval = page_to_phys(sg_page(sg)) | prot;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001965 phys_pfn = pteval >> VTD_PAGE_SHIFT;
David Woodhousee1605492009-06-29 11:17:38 +01001966 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001967
David Woodhousee1605492009-06-29 11:17:38 +01001968 if (!pte) {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001969 largepage_lvl = hardware_largepage_caps(domain, iov_pfn, phys_pfn, sg_res);
1970
David Woodhouse5cf0a762014-03-19 16:07:49 +00001971 first_pte = pte = pfn_to_dma_pte(domain, iov_pfn, &largepage_lvl);
David Woodhousee1605492009-06-29 11:17:38 +01001972 if (!pte)
1973 return -ENOMEM;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001974 /* It is large page*/
Woodhouse, David6491d4d2012-12-19 13:25:35 +00001975 if (largepage_lvl > 1) {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001976 pteval |= DMA_PTE_LARGE_PAGE;
Woodhouse, David6491d4d2012-12-19 13:25:35 +00001977 /* Ensure that old small page tables are removed to make room
1978 for superpage, if they exist. */
1979 dma_pte_clear_range(domain, iov_pfn,
1980 iov_pfn + lvl_to_nr_pages(largepage_lvl) - 1);
1981 dma_pte_free_pagetable(domain, iov_pfn,
1982 iov_pfn + lvl_to_nr_pages(largepage_lvl) - 1);
1983 } else {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001984 pteval &= ~(uint64_t)DMA_PTE_LARGE_PAGE;
Woodhouse, David6491d4d2012-12-19 13:25:35 +00001985 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001986
David Woodhousee1605492009-06-29 11:17:38 +01001987 }
1988 /* We don't need lock here, nobody else
1989 * touches the iova range
1990 */
David Woodhouse7766a3f2009-07-01 20:27:03 +01001991 tmp = cmpxchg64_local(&pte->val, 0ULL, pteval);
David Woodhousec85994e2009-07-01 19:21:24 +01001992 if (tmp) {
David Woodhouse1bf20f02009-06-29 22:06:43 +01001993 static int dumps = 5;
David Woodhousec85994e2009-07-01 19:21:24 +01001994 printk(KERN_CRIT "ERROR: DMA PTE for vPFN 0x%lx already set (to %llx not %llx)\n",
1995 iov_pfn, tmp, (unsigned long long)pteval);
David Woodhouse1bf20f02009-06-29 22:06:43 +01001996 if (dumps) {
1997 dumps--;
1998 debug_dma_dump_mappings(NULL);
1999 }
2000 WARN_ON(1);
2001 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002002
2003 lvl_pages = lvl_to_nr_pages(largepage_lvl);
2004
2005 BUG_ON(nr_pages < lvl_pages);
2006 BUG_ON(sg_res < lvl_pages);
2007
2008 nr_pages -= lvl_pages;
2009 iov_pfn += lvl_pages;
2010 phys_pfn += lvl_pages;
2011 pteval += lvl_pages * VTD_PAGE_SIZE;
2012 sg_res -= lvl_pages;
2013
2014 /* If the next PTE would be the first in a new page, then we
2015 need to flush the cache on the entries we've just written.
2016 And then we'll need to recalculate 'pte', so clear it and
2017 let it get set again in the if (!pte) block above.
2018
2019 If we're done (!nr_pages) we need to flush the cache too.
2020
2021 Also if we've been setting superpages, we may need to
2022 recalculate 'pte' and switch back to smaller pages for the
2023 end of the mapping, if the trailing size is not enough to
2024 use another superpage (i.e. sg_res < lvl_pages). */
David Woodhousee1605492009-06-29 11:17:38 +01002025 pte++;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002026 if (!nr_pages || first_pte_in_page(pte) ||
2027 (largepage_lvl > 1 && sg_res < lvl_pages)) {
David Woodhousee1605492009-06-29 11:17:38 +01002028 domain_flush_cache(domain, first_pte,
2029 (void *)pte - (void *)first_pte);
2030 pte = NULL;
2031 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002032
2033 if (!sg_res && nr_pages)
David Woodhousee1605492009-06-29 11:17:38 +01002034 sg = sg_next(sg);
2035 }
2036 return 0;
2037}
2038
David Woodhouse9051aa02009-06-29 12:30:54 +01002039static inline int domain_sg_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
2040 struct scatterlist *sg, unsigned long nr_pages,
2041 int prot)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002042{
David Woodhouse9051aa02009-06-29 12:30:54 +01002043 return __domain_mapping(domain, iov_pfn, sg, 0, nr_pages, prot);
2044}
Fenghua Yu5b6985c2008-10-16 18:02:32 -07002045
David Woodhouse9051aa02009-06-29 12:30:54 +01002046static inline int domain_pfn_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
2047 unsigned long phys_pfn, unsigned long nr_pages,
2048 int prot)
2049{
2050 return __domain_mapping(domain, iov_pfn, NULL, phys_pfn, nr_pages, prot);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002051}
2052
Weidong Hanc7151a82008-12-08 22:51:37 +08002053static void iommu_detach_dev(struct intel_iommu *iommu, u8 bus, u8 devfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002054{
Weidong Hanc7151a82008-12-08 22:51:37 +08002055 if (!iommu)
2056 return;
Weidong Han8c11e792008-12-08 15:29:22 +08002057
2058 clear_context_table(iommu, bus, devfn);
2059 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse4c25a2c2009-05-10 17:16:06 +01002060 DMA_CCMD_GLOBAL_INVL);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01002061 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002062}
2063
David Woodhouse109b9b02012-05-25 17:43:02 +01002064static inline void unlink_domain_info(struct device_domain_info *info)
2065{
2066 assert_spin_locked(&device_domain_lock);
2067 list_del(&info->link);
2068 list_del(&info->global);
2069 if (info->dev)
2070 info->dev->dev.archdata.iommu = NULL;
2071}
2072
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002073static void domain_remove_dev_info(struct dmar_domain *domain)
2074{
2075 struct device_domain_info *info;
Jiang Liu92d03cc2014-02-19 14:07:28 +08002076 unsigned long flags, flags2;
Weidong Hanc7151a82008-12-08 22:51:37 +08002077 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002078
2079 spin_lock_irqsave(&device_domain_lock, flags);
2080 while (!list_empty(&domain->devices)) {
2081 info = list_entry(domain->devices.next,
2082 struct device_domain_info, link);
David Woodhouse109b9b02012-05-25 17:43:02 +01002083 unlink_domain_info(info);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002084 spin_unlock_irqrestore(&device_domain_lock, flags);
2085
Yu Zhao93a23a72009-05-18 13:51:37 +08002086 iommu_disable_dev_iotlb(info);
David Woodhouse276dbf992009-04-04 01:45:37 +01002087 iommu = device_to_iommu(info->segment, info->bus, info->devfn);
Weidong Hanc7151a82008-12-08 22:51:37 +08002088 iommu_detach_dev(iommu, info->bus, info->devfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002089
Jiang Liu92d03cc2014-02-19 14:07:28 +08002090 if (domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE) {
2091 iommu_detach_dependent_devices(iommu, info->dev);
2092 /* clear this iommu in iommu_bmp, update iommu count
2093 * and capabilities
2094 */
2095 spin_lock_irqsave(&domain->iommu_lock, flags2);
2096 if (test_and_clear_bit(iommu->seq_id,
2097 domain->iommu_bmp)) {
2098 domain->iommu_count--;
2099 domain_update_iommu_cap(domain);
2100 }
2101 spin_unlock_irqrestore(&domain->iommu_lock, flags2);
2102 }
2103
2104 free_devinfo_mem(info);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002105 spin_lock_irqsave(&device_domain_lock, flags);
2106 }
2107 spin_unlock_irqrestore(&device_domain_lock, flags);
2108}
2109
2110/*
2111 * find_domain
Keshavamurthy, Anil S358dd8a2007-10-21 16:41:59 -07002112 * Note: we use struct pci_dev->dev.archdata.iommu stores the info
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002113 */
Kay, Allen M38717942008-09-09 18:37:29 +03002114static struct dmar_domain *
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002115find_domain(struct pci_dev *pdev)
2116{
2117 struct device_domain_info *info;
2118
2119 /* No lock here, assumes no domain exit in normal case */
Keshavamurthy, Anil S358dd8a2007-10-21 16:41:59 -07002120 info = pdev->dev.archdata.iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002121 if (info)
2122 return info->domain;
2123 return NULL;
2124}
2125
Jiang Liu745f2582014-02-19 14:07:26 +08002126static inline struct dmar_domain *
2127dmar_search_domain_by_dev_info(int segment, int bus, int devfn)
2128{
2129 struct device_domain_info *info;
2130
2131 list_for_each_entry(info, &device_domain_list, global)
2132 if (info->segment == segment && info->bus == bus &&
2133 info->devfn == devfn)
2134 return info->domain;
2135
2136 return NULL;
2137}
2138
2139static int dmar_insert_dev_info(int segment, int bus, int devfn,
2140 struct pci_dev *dev, struct dmar_domain **domp)
2141{
2142 struct dmar_domain *found, *domain = *domp;
2143 struct device_domain_info *info;
2144 unsigned long flags;
2145
2146 info = alloc_devinfo_mem();
2147 if (!info)
2148 return -ENOMEM;
2149
2150 info->segment = segment;
2151 info->bus = bus;
2152 info->devfn = devfn;
2153 info->dev = dev;
2154 info->domain = domain;
2155 if (!dev)
2156 domain->flags |= DOMAIN_FLAG_P2P_MULTIPLE_DEVICES;
2157
2158 spin_lock_irqsave(&device_domain_lock, flags);
2159 if (dev)
2160 found = find_domain(dev);
2161 else
2162 found = dmar_search_domain_by_dev_info(segment, bus, devfn);
2163 if (found) {
2164 spin_unlock_irqrestore(&device_domain_lock, flags);
2165 free_devinfo_mem(info);
2166 if (found != domain) {
2167 domain_exit(domain);
2168 *domp = found;
2169 }
2170 } else {
2171 list_add(&info->link, &domain->devices);
2172 list_add(&info->global, &device_domain_list);
2173 if (dev)
2174 dev->dev.archdata.iommu = info;
2175 spin_unlock_irqrestore(&device_domain_lock, flags);
2176 }
2177
2178 return 0;
2179}
2180
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002181/* domain is initialized */
2182static struct dmar_domain *get_domain_for_dev(struct pci_dev *pdev, int gaw)
2183{
Jiang Liue85bb5d2014-02-19 14:07:27 +08002184 struct dmar_domain *domain, *free = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002185 struct intel_iommu *iommu;
2186 struct dmar_drhd_unit *drhd;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002187 struct pci_dev *dev_tmp;
2188 unsigned long flags;
2189 int bus = 0, devfn = 0;
David Woodhouse276dbf992009-04-04 01:45:37 +01002190 int segment;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002191
2192 domain = find_domain(pdev);
2193 if (domain)
2194 return domain;
2195
David Woodhouse276dbf992009-04-04 01:45:37 +01002196 segment = pci_domain_nr(pdev->bus);
2197
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002198 dev_tmp = pci_find_upstream_pcie_bridge(pdev);
2199 if (dev_tmp) {
Kenji Kaneshige5f4d91a2009-11-11 14:36:17 +09002200 if (pci_is_pcie(dev_tmp)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002201 bus = dev_tmp->subordinate->number;
2202 devfn = 0;
2203 } else {
2204 bus = dev_tmp->bus->number;
2205 devfn = dev_tmp->devfn;
2206 }
2207 spin_lock_irqsave(&device_domain_lock, flags);
Jiang Liu745f2582014-02-19 14:07:26 +08002208 domain = dmar_search_domain_by_dev_info(segment, bus, devfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002209 spin_unlock_irqrestore(&device_domain_lock, flags);
2210 /* pcie-pci bridge already has a domain, uses it */
Jiang Liu745f2582014-02-19 14:07:26 +08002211 if (domain)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002212 goto found_domain;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002213 }
2214
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002215 drhd = dmar_find_matched_drhd_unit(pdev);
2216 if (!drhd) {
2217 printk(KERN_ERR "IOMMU: can't find DMAR for device %s\n",
2218 pci_name(pdev));
2219 return NULL;
2220 }
2221 iommu = drhd->iommu;
2222
Jiang Liu745f2582014-02-19 14:07:26 +08002223 /* Allocate and intialize new domain for the device */
Jiang Liu92d03cc2014-02-19 14:07:28 +08002224 domain = alloc_domain(false);
Jiang Liu745f2582014-02-19 14:07:26 +08002225 if (!domain)
2226 goto error;
2227 if (iommu_attach_domain(domain, iommu)) {
Alex Williamson2fe9723d2011-03-04 14:52:30 -07002228 free_domain_mem(domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002229 goto error;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002230 }
Jiang Liue85bb5d2014-02-19 14:07:27 +08002231 free = domain;
2232 if (domain_init(domain, gaw))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002233 goto error;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002234
2235 /* register pcie-to-pci device */
2236 if (dev_tmp) {
Jiang Liue85bb5d2014-02-19 14:07:27 +08002237 if (dmar_insert_dev_info(segment, bus, devfn, NULL, &domain))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002238 goto error;
Jiang Liue85bb5d2014-02-19 14:07:27 +08002239 else
2240 free = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002241 }
2242
2243found_domain:
Jiang Liu745f2582014-02-19 14:07:26 +08002244 if (dmar_insert_dev_info(segment, pdev->bus->number, pdev->devfn,
2245 pdev, &domain) == 0)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002246 return domain;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002247error:
Jiang Liue85bb5d2014-02-19 14:07:27 +08002248 if (free)
2249 domain_exit(free);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002250 /* recheck it here, maybe others set it */
2251 return find_domain(pdev);
2252}
2253
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002254static int iommu_identity_mapping;
David Woodhousee0fc7e02009-09-30 09:12:17 -07002255#define IDENTMAP_ALL 1
2256#define IDENTMAP_GFX 2
2257#define IDENTMAP_AZALIA 4
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002258
David Woodhouseb2132032009-06-26 18:50:28 +01002259static int iommu_domain_identity_map(struct dmar_domain *domain,
2260 unsigned long long start,
2261 unsigned long long end)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002262{
David Woodhousec5395d52009-06-28 16:35:56 +01002263 unsigned long first_vpfn = start >> VTD_PAGE_SHIFT;
2264 unsigned long last_vpfn = end >> VTD_PAGE_SHIFT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002265
David Woodhousec5395d52009-06-28 16:35:56 +01002266 if (!reserve_iova(&domain->iovad, dma_to_mm_pfn(first_vpfn),
2267 dma_to_mm_pfn(last_vpfn))) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002268 printk(KERN_ERR "IOMMU: reserve iova failed\n");
David Woodhouseb2132032009-06-26 18:50:28 +01002269 return -ENOMEM;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002270 }
2271
David Woodhousec5395d52009-06-28 16:35:56 +01002272 pr_debug("Mapping reserved region %llx-%llx for domain %d\n",
2273 start, end, domain->id);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002274 /*
2275 * RMRR range might have overlap with physical memory range,
2276 * clear it first
2277 */
David Woodhousec5395d52009-06-28 16:35:56 +01002278 dma_pte_clear_range(domain, first_vpfn, last_vpfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002279
David Woodhousec5395d52009-06-28 16:35:56 +01002280 return domain_pfn_mapping(domain, first_vpfn, first_vpfn,
2281 last_vpfn - first_vpfn + 1,
David Woodhouse61df7442009-06-28 11:55:58 +01002282 DMA_PTE_READ|DMA_PTE_WRITE);
David Woodhouseb2132032009-06-26 18:50:28 +01002283}
2284
2285static int iommu_prepare_identity_map(struct pci_dev *pdev,
2286 unsigned long long start,
2287 unsigned long long end)
2288{
2289 struct dmar_domain *domain;
2290 int ret;
2291
David Woodhousec7ab48d2009-06-26 19:10:36 +01002292 domain = get_domain_for_dev(pdev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
David Woodhouseb2132032009-06-26 18:50:28 +01002293 if (!domain)
2294 return -ENOMEM;
2295
David Woodhouse19943b02009-08-04 16:19:20 +01002296 /* For _hardware_ passthrough, don't bother. But for software
2297 passthrough, we do it anyway -- it may indicate a memory
2298 range which is reserved in E820, so which didn't get set
2299 up to start with in si_domain */
2300 if (domain == si_domain && hw_pass_through) {
2301 printk("Ignoring identity map for HW passthrough device %s [0x%Lx - 0x%Lx]\n",
2302 pci_name(pdev), start, end);
2303 return 0;
2304 }
2305
2306 printk(KERN_INFO
2307 "IOMMU: Setting identity map for device %s [0x%Lx - 0x%Lx]\n",
2308 pci_name(pdev), start, end);
David Woodhouse2ff729f2009-08-26 14:25:41 +01002309
David Woodhouse5595b522009-12-02 09:21:55 +00002310 if (end < start) {
2311 WARN(1, "Your BIOS is broken; RMRR ends before it starts!\n"
2312 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
2313 dmi_get_system_info(DMI_BIOS_VENDOR),
2314 dmi_get_system_info(DMI_BIOS_VERSION),
2315 dmi_get_system_info(DMI_PRODUCT_VERSION));
2316 ret = -EIO;
2317 goto error;
2318 }
2319
David Woodhouse2ff729f2009-08-26 14:25:41 +01002320 if (end >> agaw_to_width(domain->agaw)) {
2321 WARN(1, "Your BIOS is broken; RMRR exceeds permitted address width (%d bits)\n"
2322 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
2323 agaw_to_width(domain->agaw),
2324 dmi_get_system_info(DMI_BIOS_VENDOR),
2325 dmi_get_system_info(DMI_BIOS_VERSION),
2326 dmi_get_system_info(DMI_PRODUCT_VERSION));
2327 ret = -EIO;
2328 goto error;
2329 }
David Woodhouse19943b02009-08-04 16:19:20 +01002330
David Woodhouseb2132032009-06-26 18:50:28 +01002331 ret = iommu_domain_identity_map(domain, start, end);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002332 if (ret)
2333 goto error;
2334
2335 /* context entry init */
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002336 ret = domain_context_mapping(domain, pdev, CONTEXT_TT_MULTI_LEVEL);
David Woodhouseb2132032009-06-26 18:50:28 +01002337 if (ret)
2338 goto error;
2339
2340 return 0;
2341
2342 error:
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002343 domain_exit(domain);
2344 return ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002345}
2346
2347static inline int iommu_prepare_rmrr_dev(struct dmar_rmrr_unit *rmrr,
2348 struct pci_dev *pdev)
2349{
Keshavamurthy, Anil S358dd8a2007-10-21 16:41:59 -07002350 if (pdev->dev.archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002351 return 0;
2352 return iommu_prepare_identity_map(pdev, rmrr->base_address,
David Woodhouse70e535d2011-05-31 00:22:52 +01002353 rmrr->end_address);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002354}
2355
Suresh Siddhad3f13812011-08-23 17:05:25 -07002356#ifdef CONFIG_INTEL_IOMMU_FLOPPY_WA
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002357static inline void iommu_prepare_isa(void)
2358{
2359 struct pci_dev *pdev;
2360 int ret;
2361
2362 pdev = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
2363 if (!pdev)
2364 return;
2365
David Woodhousec7ab48d2009-06-26 19:10:36 +01002366 printk(KERN_INFO "IOMMU: Prepare 0-16MiB unity mapping for LPC\n");
David Woodhouse70e535d2011-05-31 00:22:52 +01002367 ret = iommu_prepare_identity_map(pdev, 0, 16*1024*1024 - 1);
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002368
2369 if (ret)
David Woodhousec7ab48d2009-06-26 19:10:36 +01002370 printk(KERN_ERR "IOMMU: Failed to create 0-16MiB identity map; "
2371 "floppy might not work\n");
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002372
2373}
2374#else
2375static inline void iommu_prepare_isa(void)
2376{
2377 return;
2378}
Suresh Siddhad3f13812011-08-23 17:05:25 -07002379#endif /* !CONFIG_INTEL_IOMMU_FLPY_WA */
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002380
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002381static int md_domain_init(struct dmar_domain *domain, int guest_width);
David Woodhousec7ab48d2009-06-26 19:10:36 +01002382
Matt Kraai071e1372009-08-23 22:30:22 -07002383static int __init si_domain_init(int hw)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002384{
2385 struct dmar_drhd_unit *drhd;
2386 struct intel_iommu *iommu;
David Woodhousec7ab48d2009-06-26 19:10:36 +01002387 int nid, ret = 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002388
Jiang Liu92d03cc2014-02-19 14:07:28 +08002389 si_domain = alloc_domain(false);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002390 if (!si_domain)
2391 return -EFAULT;
2392
Jiang Liu92d03cc2014-02-19 14:07:28 +08002393 si_domain->flags = DOMAIN_FLAG_STATIC_IDENTITY;
2394
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002395 for_each_active_iommu(iommu, drhd) {
2396 ret = iommu_attach_domain(si_domain, iommu);
2397 if (ret) {
2398 domain_exit(si_domain);
2399 return -EFAULT;
2400 }
2401 }
2402
2403 if (md_domain_init(si_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
2404 domain_exit(si_domain);
2405 return -EFAULT;
2406 }
2407
Jiang Liu9544c002014-01-06 14:18:13 +08002408 pr_debug("IOMMU: identity mapping domain is domain %d\n",
2409 si_domain->id);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002410
David Woodhouse19943b02009-08-04 16:19:20 +01002411 if (hw)
2412 return 0;
2413
David Woodhousec7ab48d2009-06-26 19:10:36 +01002414 for_each_online_node(nid) {
Tejun Heod4bbf7e2011-11-28 09:46:22 -08002415 unsigned long start_pfn, end_pfn;
2416 int i;
2417
2418 for_each_mem_pfn_range(i, nid, &start_pfn, &end_pfn, NULL) {
2419 ret = iommu_domain_identity_map(si_domain,
2420 PFN_PHYS(start_pfn), PFN_PHYS(end_pfn));
2421 if (ret)
2422 return ret;
2423 }
David Woodhousec7ab48d2009-06-26 19:10:36 +01002424 }
2425
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002426 return 0;
2427}
2428
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002429static int identity_mapping(struct pci_dev *pdev)
2430{
2431 struct device_domain_info *info;
2432
2433 if (likely(!iommu_identity_mapping))
2434 return 0;
2435
Mike Traviscb452a42011-05-28 13:15:03 -05002436 info = pdev->dev.archdata.iommu;
2437 if (info && info != DUMMY_DEVICE_DOMAIN_INFO)
2438 return (info->domain == si_domain);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002439
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002440 return 0;
2441}
2442
2443static int domain_add_dev_info(struct dmar_domain *domain,
David Woodhouse5fe60f42009-08-09 10:53:41 +01002444 struct pci_dev *pdev,
2445 int translation)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002446{
2447 struct device_domain_info *info;
2448 unsigned long flags;
David Woodhouse5fe60f42009-08-09 10:53:41 +01002449 int ret;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002450
2451 info = alloc_devinfo_mem();
2452 if (!info)
2453 return -ENOMEM;
2454
2455 info->segment = pci_domain_nr(pdev->bus);
2456 info->bus = pdev->bus->number;
2457 info->devfn = pdev->devfn;
2458 info->dev = pdev;
2459 info->domain = domain;
2460
2461 spin_lock_irqsave(&device_domain_lock, flags);
2462 list_add(&info->link, &domain->devices);
2463 list_add(&info->global, &device_domain_list);
2464 pdev->dev.archdata.iommu = info;
2465 spin_unlock_irqrestore(&device_domain_lock, flags);
2466
David Woodhousee2ad23d2012-05-25 17:42:54 +01002467 ret = domain_context_mapping(domain, pdev, translation);
2468 if (ret) {
2469 spin_lock_irqsave(&device_domain_lock, flags);
David Woodhouse109b9b02012-05-25 17:43:02 +01002470 unlink_domain_info(info);
David Woodhousee2ad23d2012-05-25 17:42:54 +01002471 spin_unlock_irqrestore(&device_domain_lock, flags);
2472 free_devinfo_mem(info);
2473 return ret;
2474 }
2475
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002476 return 0;
2477}
2478
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002479static bool device_has_rmrr(struct pci_dev *dev)
2480{
2481 struct dmar_rmrr_unit *rmrr;
Jiang Liub683b232014-02-19 14:07:32 +08002482 struct pci_dev *tmp;
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002483 int i;
2484
Jiang Liu0e242612014-02-19 14:07:34 +08002485 rcu_read_lock();
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002486 for_each_rmrr_units(rmrr) {
Jiang Liub683b232014-02-19 14:07:32 +08002487 /*
2488 * Return TRUE if this RMRR contains the device that
2489 * is passed in.
2490 */
2491 for_each_active_dev_scope(rmrr->devices,
2492 rmrr->devices_cnt, i, tmp)
2493 if (tmp == dev) {
Jiang Liu0e242612014-02-19 14:07:34 +08002494 rcu_read_unlock();
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002495 return true;
Jiang Liub683b232014-02-19 14:07:32 +08002496 }
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002497 }
Jiang Liu0e242612014-02-19 14:07:34 +08002498 rcu_read_unlock();
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002499 return false;
2500}
2501
David Woodhouse6941af22009-07-04 18:24:27 +01002502static int iommu_should_identity_map(struct pci_dev *pdev, int startup)
2503{
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002504
2505 /*
2506 * We want to prevent any device associated with an RMRR from
2507 * getting placed into the SI Domain. This is done because
2508 * problems exist when devices are moved in and out of domains
2509 * and their respective RMRR info is lost. We exempt USB devices
2510 * from this process due to their usage of RMRRs that are known
2511 * to not be needed after BIOS hand-off to OS.
2512 */
2513 if (device_has_rmrr(pdev) &&
2514 (pdev->class >> 8) != PCI_CLASS_SERIAL_USB)
2515 return 0;
2516
David Woodhousee0fc7e02009-09-30 09:12:17 -07002517 if ((iommu_identity_mapping & IDENTMAP_AZALIA) && IS_AZALIA(pdev))
2518 return 1;
2519
2520 if ((iommu_identity_mapping & IDENTMAP_GFX) && IS_GFX_DEVICE(pdev))
2521 return 1;
2522
2523 if (!(iommu_identity_mapping & IDENTMAP_ALL))
2524 return 0;
David Woodhouse6941af22009-07-04 18:24:27 +01002525
David Woodhouse3dfc8132009-07-04 19:11:08 +01002526 /*
2527 * We want to start off with all devices in the 1:1 domain, and
2528 * take them out later if we find they can't access all of memory.
2529 *
2530 * However, we can't do this for PCI devices behind bridges,
2531 * because all PCI devices behind the same bridge will end up
2532 * with the same source-id on their transactions.
2533 *
2534 * Practically speaking, we can't change things around for these
2535 * devices at run-time, because we can't be sure there'll be no
2536 * DMA transactions in flight for any of their siblings.
2537 *
2538 * So PCI devices (unless they're on the root bus) as well as
2539 * their parent PCI-PCI or PCIe-PCI bridges must be left _out_ of
2540 * the 1:1 domain, just in _case_ one of their siblings turns out
2541 * not to be able to map all of memory.
2542 */
Kenji Kaneshige5f4d91a2009-11-11 14:36:17 +09002543 if (!pci_is_pcie(pdev)) {
David Woodhouse3dfc8132009-07-04 19:11:08 +01002544 if (!pci_is_root_bus(pdev->bus))
2545 return 0;
2546 if (pdev->class >> 8 == PCI_CLASS_BRIDGE_PCI)
2547 return 0;
Yijing Wang62f87c02012-07-24 17:20:03 +08002548 } else if (pci_pcie_type(pdev) == PCI_EXP_TYPE_PCI_BRIDGE)
David Woodhouse3dfc8132009-07-04 19:11:08 +01002549 return 0;
2550
2551 /*
2552 * At boot time, we don't yet know if devices will be 64-bit capable.
2553 * Assume that they will -- if they turn out not to be, then we can
2554 * take them out of the 1:1 domain later.
2555 */
Chris Wright8fcc5372011-05-28 13:15:02 -05002556 if (!startup) {
2557 /*
2558 * If the device's dma_mask is less than the system's memory
2559 * size then this is not a candidate for identity mapping.
2560 */
2561 u64 dma_mask = pdev->dma_mask;
2562
2563 if (pdev->dev.coherent_dma_mask &&
2564 pdev->dev.coherent_dma_mask < dma_mask)
2565 dma_mask = pdev->dev.coherent_dma_mask;
2566
2567 return dma_mask >= dma_get_required_mask(&pdev->dev);
2568 }
David Woodhouse6941af22009-07-04 18:24:27 +01002569
2570 return 1;
2571}
2572
Matt Kraai071e1372009-08-23 22:30:22 -07002573static int __init iommu_prepare_static_identity_mapping(int hw)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002574{
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002575 struct pci_dev *pdev = NULL;
2576 int ret;
2577
David Woodhouse19943b02009-08-04 16:19:20 +01002578 ret = si_domain_init(hw);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002579 if (ret)
2580 return -EFAULT;
2581
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002582 for_each_pci_dev(pdev) {
David Woodhouse6941af22009-07-04 18:24:27 +01002583 if (iommu_should_identity_map(pdev, 1)) {
David Woodhouse5fe60f42009-08-09 10:53:41 +01002584 ret = domain_add_dev_info(si_domain, pdev,
Mike Traviseae460b2012-03-05 15:05:16 -08002585 hw ? CONTEXT_TT_PASS_THROUGH :
2586 CONTEXT_TT_MULTI_LEVEL);
2587 if (ret) {
2588 /* device not associated with an iommu */
2589 if (ret == -ENODEV)
2590 continue;
David Woodhouse62edf5d2009-07-04 10:59:46 +01002591 return ret;
Mike Traviseae460b2012-03-05 15:05:16 -08002592 }
2593 pr_info("IOMMU: %s identity mapping for device %s\n",
2594 hw ? "hardware" : "software", pci_name(pdev));
David Woodhouse62edf5d2009-07-04 10:59:46 +01002595 }
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002596 }
2597
2598 return 0;
2599}
2600
Joseph Cihulab7792602011-05-03 00:08:37 -07002601static int __init init_dmars(void)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002602{
2603 struct dmar_drhd_unit *drhd;
2604 struct dmar_rmrr_unit *rmrr;
2605 struct pci_dev *pdev;
2606 struct intel_iommu *iommu;
Suresh Siddha9d783ba2009-03-16 17:04:55 -07002607 int i, ret;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002608
2609 /*
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002610 * for each drhd
2611 * allocate root
2612 * initialize and program root entry to not present
2613 * endfor
2614 */
2615 for_each_drhd_unit(drhd) {
mark gross5e0d2a62008-03-04 15:22:08 -08002616 /*
2617 * lock not needed as this is only incremented in the single
2618 * threaded kernel __init code path all other access are read
2619 * only
2620 */
Mike Travis1b198bb2012-03-05 15:05:16 -08002621 if (g_num_of_iommus < IOMMU_UNITS_SUPPORTED) {
2622 g_num_of_iommus++;
2623 continue;
2624 }
2625 printk_once(KERN_ERR "intel-iommu: exceeded %d IOMMUs\n",
2626 IOMMU_UNITS_SUPPORTED);
mark gross5e0d2a62008-03-04 15:22:08 -08002627 }
2628
Weidong Hand9630fe2008-12-08 11:06:32 +08002629 g_iommus = kcalloc(g_num_of_iommus, sizeof(struct intel_iommu *),
2630 GFP_KERNEL);
2631 if (!g_iommus) {
2632 printk(KERN_ERR "Allocating global iommu array failed\n");
2633 ret = -ENOMEM;
2634 goto error;
2635 }
2636
mark gross80b20dd2008-04-18 13:53:58 -07002637 deferred_flush = kzalloc(g_num_of_iommus *
2638 sizeof(struct deferred_flush_tables), GFP_KERNEL);
2639 if (!deferred_flush) {
mark gross5e0d2a62008-03-04 15:22:08 -08002640 ret = -ENOMEM;
Jiang Liu989d51f2014-02-19 14:07:21 +08002641 goto free_g_iommus;
mark gross5e0d2a62008-03-04 15:22:08 -08002642 }
2643
Jiang Liu7c919772014-01-06 14:18:18 +08002644 for_each_active_iommu(iommu, drhd) {
Weidong Hand9630fe2008-12-08 11:06:32 +08002645 g_iommus[iommu->seq_id] = iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002646
Suresh Siddhae61d98d2008-07-10 11:16:35 -07002647 ret = iommu_init_domains(iommu);
2648 if (ret)
Jiang Liu989d51f2014-02-19 14:07:21 +08002649 goto free_iommu;
Suresh Siddhae61d98d2008-07-10 11:16:35 -07002650
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002651 /*
2652 * TBD:
2653 * we could share the same root & context tables
Lucas De Marchi25985ed2011-03-30 22:57:33 -03002654 * among all IOMMU's. Need to Split it later.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002655 */
2656 ret = iommu_alloc_root_entry(iommu);
2657 if (ret) {
2658 printk(KERN_ERR "IOMMU: allocate root entry failed\n");
Jiang Liu989d51f2014-02-19 14:07:21 +08002659 goto free_iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002660 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002661 if (!ecap_pass_through(iommu->ecap))
David Woodhouse19943b02009-08-04 16:19:20 +01002662 hw_pass_through = 0;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002663 }
2664
Suresh Siddha1531a6a2009-03-16 17:04:57 -07002665 /*
2666 * Start from the sane iommu hardware state.
2667 */
Jiang Liu7c919772014-01-06 14:18:18 +08002668 for_each_active_iommu(iommu, drhd) {
Suresh Siddha1531a6a2009-03-16 17:04:57 -07002669 /*
2670 * If the queued invalidation is already initialized by us
2671 * (for example, while enabling interrupt-remapping) then
2672 * we got the things already rolling from a sane state.
2673 */
2674 if (iommu->qi)
2675 continue;
2676
2677 /*
2678 * Clear any previous faults.
2679 */
2680 dmar_fault(-1, iommu);
2681 /*
2682 * Disable queued invalidation if supported and already enabled
2683 * before OS handover.
2684 */
2685 dmar_disable_qi(iommu);
2686 }
2687
Jiang Liu7c919772014-01-06 14:18:18 +08002688 for_each_active_iommu(iommu, drhd) {
Youquan Songa77b67d2008-10-16 16:31:56 -07002689 if (dmar_enable_qi(iommu)) {
2690 /*
2691 * Queued Invalidate not enabled, use Register Based
2692 * Invalidate
2693 */
2694 iommu->flush.flush_context = __iommu_flush_context;
2695 iommu->flush.flush_iotlb = __iommu_flush_iotlb;
Yinghai Lu680a7522010-04-08 19:58:23 +01002696 printk(KERN_INFO "IOMMU %d 0x%Lx: using Register based "
FUJITA Tomonorib4e0f9e2008-11-19 13:53:42 +09002697 "invalidation\n",
Yinghai Lu680a7522010-04-08 19:58:23 +01002698 iommu->seq_id,
FUJITA Tomonorib4e0f9e2008-11-19 13:53:42 +09002699 (unsigned long long)drhd->reg_base_addr);
Youquan Songa77b67d2008-10-16 16:31:56 -07002700 } else {
2701 iommu->flush.flush_context = qi_flush_context;
2702 iommu->flush.flush_iotlb = qi_flush_iotlb;
Yinghai Lu680a7522010-04-08 19:58:23 +01002703 printk(KERN_INFO "IOMMU %d 0x%Lx: using Queued "
FUJITA Tomonorib4e0f9e2008-11-19 13:53:42 +09002704 "invalidation\n",
Yinghai Lu680a7522010-04-08 19:58:23 +01002705 iommu->seq_id,
FUJITA Tomonorib4e0f9e2008-11-19 13:53:42 +09002706 (unsigned long long)drhd->reg_base_addr);
Youquan Songa77b67d2008-10-16 16:31:56 -07002707 }
2708 }
2709
David Woodhouse19943b02009-08-04 16:19:20 +01002710 if (iommu_pass_through)
David Woodhousee0fc7e02009-09-30 09:12:17 -07002711 iommu_identity_mapping |= IDENTMAP_ALL;
2712
Suresh Siddhad3f13812011-08-23 17:05:25 -07002713#ifdef CONFIG_INTEL_IOMMU_BROKEN_GFX_WA
David Woodhousee0fc7e02009-09-30 09:12:17 -07002714 iommu_identity_mapping |= IDENTMAP_GFX;
David Woodhouse19943b02009-08-04 16:19:20 +01002715#endif
David Woodhousee0fc7e02009-09-30 09:12:17 -07002716
2717 check_tylersburg_isoch();
2718
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002719 /*
2720 * If pass through is not set or not enabled, setup context entries for
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002721 * identity mappings for rmrr, gfx, and isa and may fall back to static
2722 * identity mapping if iommu_identity_mapping is set.
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002723 */
David Woodhouse19943b02009-08-04 16:19:20 +01002724 if (iommu_identity_mapping) {
2725 ret = iommu_prepare_static_identity_mapping(hw_pass_through);
2726 if (ret) {
2727 printk(KERN_CRIT "Failed to setup IOMMU pass-through\n");
Jiang Liu989d51f2014-02-19 14:07:21 +08002728 goto free_iommu;
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002729 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002730 }
David Woodhouse19943b02009-08-04 16:19:20 +01002731 /*
2732 * For each rmrr
2733 * for each dev attached to rmrr
2734 * do
2735 * locate drhd for dev, alloc domain for dev
2736 * allocate free domain
2737 * allocate page table entries for rmrr
2738 * if context not allocated for bus
2739 * allocate and init context
2740 * set present in root table for this bus
2741 * init context with domain, translation etc
2742 * endfor
2743 * endfor
2744 */
2745 printk(KERN_INFO "IOMMU: Setting RMRR:\n");
2746 for_each_rmrr_units(rmrr) {
Jiang Liub683b232014-02-19 14:07:32 +08002747 /* some BIOS lists non-exist devices in DMAR table. */
2748 for_each_active_dev_scope(rmrr->devices, rmrr->devices_cnt,
2749 i, pdev) {
David Woodhouse19943b02009-08-04 16:19:20 +01002750 ret = iommu_prepare_rmrr_dev(rmrr, pdev);
2751 if (ret)
2752 printk(KERN_ERR
2753 "IOMMU: mapping reserved region failed\n");
2754 }
2755 }
2756
2757 iommu_prepare_isa();
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002758
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002759 /*
2760 * for each drhd
2761 * enable fault log
2762 * global invalidate context cache
2763 * global invalidate iotlb
2764 * enable translation
2765 */
Jiang Liu7c919772014-01-06 14:18:18 +08002766 for_each_iommu(iommu, drhd) {
Joseph Cihula51a63e62011-03-21 11:04:24 -07002767 if (drhd->ignored) {
2768 /*
2769 * we always have to disable PMRs or DMA may fail on
2770 * this device
2771 */
2772 if (force_on)
Jiang Liu7c919772014-01-06 14:18:18 +08002773 iommu_disable_protect_mem_regions(iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002774 continue;
Joseph Cihula51a63e62011-03-21 11:04:24 -07002775 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002776
2777 iommu_flush_write_buffer(iommu);
2778
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07002779 ret = dmar_set_interrupt(iommu);
2780 if (ret)
Jiang Liu989d51f2014-02-19 14:07:21 +08002781 goto free_iommu;
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07002782
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002783 iommu_set_root_entry(iommu);
2784
David Woodhouse4c25a2c2009-05-10 17:16:06 +01002785 iommu->flush.flush_context(iommu, 0, 0, 0, DMA_CCMD_GLOBAL_INVL);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01002786 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
mark grossf8bab732008-02-08 04:18:38 -08002787
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002788 ret = iommu_enable_translation(iommu);
2789 if (ret)
Jiang Liu989d51f2014-02-19 14:07:21 +08002790 goto free_iommu;
David Woodhouseb94996c2009-09-19 15:28:12 -07002791
2792 iommu_disable_protect_mem_regions(iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002793 }
2794
2795 return 0;
Jiang Liu989d51f2014-02-19 14:07:21 +08002796
2797free_iommu:
Jiang Liu7c919772014-01-06 14:18:18 +08002798 for_each_active_iommu(iommu, drhd)
Jiang Liua868e6b2014-01-06 14:18:20 +08002799 free_dmar_iommu(iommu);
Jiang Liu9bdc5312014-01-06 14:18:27 +08002800 kfree(deferred_flush);
Jiang Liu989d51f2014-02-19 14:07:21 +08002801free_g_iommus:
Weidong Hand9630fe2008-12-08 11:06:32 +08002802 kfree(g_iommus);
Jiang Liu989d51f2014-02-19 14:07:21 +08002803error:
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002804 return ret;
2805}
2806
David Woodhouse5a5e02a2009-07-04 09:35:44 +01002807/* This takes a number of _MM_ pages, not VTD pages */
David Woodhouse875764d2009-06-28 21:20:51 +01002808static struct iova *intel_alloc_iova(struct device *dev,
2809 struct dmar_domain *domain,
2810 unsigned long nrpages, uint64_t dma_mask)
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002811{
2812 struct pci_dev *pdev = to_pci_dev(dev);
2813 struct iova *iova = NULL;
2814
David Woodhouse875764d2009-06-28 21:20:51 +01002815 /* Restrict dma_mask to the width that the iommu can handle */
2816 dma_mask = min_t(uint64_t, DOMAIN_MAX_ADDR(domain->gaw), dma_mask);
2817
2818 if (!dmar_forcedac && dma_mask > DMA_BIT_MASK(32)) {
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002819 /*
2820 * First try to allocate an io virtual address in
Yang Hongyang284901a2009-04-06 19:01:15 -07002821 * DMA_BIT_MASK(32) and if that fails then try allocating
Joe Perches36098012007-12-17 11:40:11 -08002822 * from higher range
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002823 */
David Woodhouse875764d2009-06-28 21:20:51 +01002824 iova = alloc_iova(&domain->iovad, nrpages,
2825 IOVA_PFN(DMA_BIT_MASK(32)), 1);
2826 if (iova)
2827 return iova;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002828 }
David Woodhouse875764d2009-06-28 21:20:51 +01002829 iova = alloc_iova(&domain->iovad, nrpages, IOVA_PFN(dma_mask), 1);
2830 if (unlikely(!iova)) {
2831 printk(KERN_ERR "Allocating %ld-page iova for %s failed",
2832 nrpages, pci_name(pdev));
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002833 return NULL;
2834 }
2835
2836 return iova;
2837}
2838
David Woodhouse147202a2009-07-07 19:43:20 +01002839static struct dmar_domain *__get_valid_domain_for_dev(struct pci_dev *pdev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002840{
2841 struct dmar_domain *domain;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002842 int ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002843
2844 domain = get_domain_for_dev(pdev,
2845 DEFAULT_DOMAIN_ADDRESS_WIDTH);
2846 if (!domain) {
2847 printk(KERN_ERR
2848 "Allocating domain for %s failed", pci_name(pdev));
Al Viro4fe05bb2007-10-29 04:51:16 +00002849 return NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002850 }
2851
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002852 /* make sure context mapping is ok */
Weidong Han5331fe62008-12-08 23:00:00 +08002853 if (unlikely(!domain_context_mapped(pdev))) {
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002854 ret = domain_context_mapping(domain, pdev,
2855 CONTEXT_TT_MULTI_LEVEL);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002856 if (ret) {
2857 printk(KERN_ERR
2858 "Domain context map for %s failed",
2859 pci_name(pdev));
Al Viro4fe05bb2007-10-29 04:51:16 +00002860 return NULL;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002861 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002862 }
2863
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002864 return domain;
2865}
2866
David Woodhouse147202a2009-07-07 19:43:20 +01002867static inline struct dmar_domain *get_valid_domain_for_dev(struct pci_dev *dev)
2868{
2869 struct device_domain_info *info;
2870
2871 /* No lock here, assumes no domain exit in normal case */
2872 info = dev->dev.archdata.iommu;
2873 if (likely(info))
2874 return info->domain;
2875
2876 return __get_valid_domain_for_dev(dev);
2877}
2878
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002879static int iommu_dummy(struct pci_dev *pdev)
2880{
2881 return pdev->dev.archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO;
2882}
2883
2884/* Check if the pdev needs to go through non-identity map and unmap process.*/
David Woodhouse73676832009-07-04 14:08:36 +01002885static int iommu_no_mapping(struct device *dev)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002886{
David Woodhouse73676832009-07-04 14:08:36 +01002887 struct pci_dev *pdev;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002888 int found;
2889
Yijing Wangdbad0862013-12-05 19:43:42 +08002890 if (unlikely(!dev_is_pci(dev)))
David Woodhouse73676832009-07-04 14:08:36 +01002891 return 1;
2892
2893 pdev = to_pci_dev(dev);
David Woodhouse1e4c64c2009-07-04 10:40:38 +01002894 if (iommu_dummy(pdev))
2895 return 1;
2896
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002897 if (!iommu_identity_mapping)
David Woodhouse1e4c64c2009-07-04 10:40:38 +01002898 return 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002899
2900 found = identity_mapping(pdev);
2901 if (found) {
David Woodhouse6941af22009-07-04 18:24:27 +01002902 if (iommu_should_identity_map(pdev, 0))
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002903 return 1;
2904 else {
2905 /*
2906 * 32 bit DMA is removed from si_domain and fall back
2907 * to non-identity mapping.
2908 */
2909 domain_remove_one_dev_info(si_domain, pdev);
2910 printk(KERN_INFO "32bit %s uses non-identity mapping\n",
2911 pci_name(pdev));
2912 return 0;
2913 }
2914 } else {
2915 /*
2916 * In case of a detached 64 bit DMA device from vm, the device
2917 * is put into si_domain for identity mapping.
2918 */
David Woodhouse6941af22009-07-04 18:24:27 +01002919 if (iommu_should_identity_map(pdev, 0)) {
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002920 int ret;
David Woodhouse5fe60f42009-08-09 10:53:41 +01002921 ret = domain_add_dev_info(si_domain, pdev,
2922 hw_pass_through ?
2923 CONTEXT_TT_PASS_THROUGH :
2924 CONTEXT_TT_MULTI_LEVEL);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002925 if (!ret) {
2926 printk(KERN_INFO "64bit %s uses identity mapping\n",
2927 pci_name(pdev));
2928 return 1;
2929 }
2930 }
2931 }
2932
David Woodhouse1e4c64c2009-07-04 10:40:38 +01002933 return 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002934}
2935
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09002936static dma_addr_t __intel_map_single(struct device *hwdev, phys_addr_t paddr,
2937 size_t size, int dir, u64 dma_mask)
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002938{
2939 struct pci_dev *pdev = to_pci_dev(hwdev);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002940 struct dmar_domain *domain;
Fenghua Yu5b6985c2008-10-16 18:02:32 -07002941 phys_addr_t start_paddr;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002942 struct iova *iova;
2943 int prot = 0;
Ingo Molnar6865f0d2008-04-22 11:09:04 +02002944 int ret;
Weidong Han8c11e792008-12-08 15:29:22 +08002945 struct intel_iommu *iommu;
Fenghua Yu33041ec2009-08-04 15:10:59 -07002946 unsigned long paddr_pfn = paddr >> PAGE_SHIFT;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002947
2948 BUG_ON(dir == DMA_NONE);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002949
David Woodhouse73676832009-07-04 14:08:36 +01002950 if (iommu_no_mapping(hwdev))
Ingo Molnar6865f0d2008-04-22 11:09:04 +02002951 return paddr;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002952
2953 domain = get_valid_domain_for_dev(pdev);
2954 if (!domain)
2955 return 0;
2956
Weidong Han8c11e792008-12-08 15:29:22 +08002957 iommu = domain_get_iommu(domain);
David Woodhouse88cb6a72009-06-28 15:03:06 +01002958 size = aligned_nrpages(paddr, size);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002959
Mike Travisc681d0b2011-05-28 13:15:05 -05002960 iova = intel_alloc_iova(hwdev, domain, dma_to_mm_pfn(size), dma_mask);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002961 if (!iova)
2962 goto error;
2963
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002964 /*
2965 * Check if DMAR supports zero-length reads on write only
2966 * mappings..
2967 */
2968 if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
Weidong Han8c11e792008-12-08 15:29:22 +08002969 !cap_zlr(iommu->cap))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002970 prot |= DMA_PTE_READ;
2971 if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
2972 prot |= DMA_PTE_WRITE;
2973 /*
Ingo Molnar6865f0d2008-04-22 11:09:04 +02002974 * paddr - (paddr + size) might be partial page, we should map the whole
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002975 * page. Note: if two part of one page are separately mapped, we
Ingo Molnar6865f0d2008-04-22 11:09:04 +02002976 * might have two guest_addr mapping to the same host paddr, but this
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002977 * is not a big problem
2978 */
David Woodhouse0ab36de2009-06-28 14:01:43 +01002979 ret = domain_pfn_mapping(domain, mm_to_dma_pfn(iova->pfn_lo),
Fenghua Yu33041ec2009-08-04 15:10:59 -07002980 mm_to_dma_pfn(paddr_pfn), size, prot);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002981 if (ret)
2982 goto error;
2983
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01002984 /* it's a non-present to present mapping. Only flush if caching mode */
2985 if (cap_caching_mode(iommu->cap))
David Woodhouseea8ea462014-03-05 17:09:32 +00002986 iommu_flush_iotlb_psi(iommu, domain->id, mm_to_dma_pfn(iova->pfn_lo), size, 0, 1);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01002987 else
Weidong Han8c11e792008-12-08 15:29:22 +08002988 iommu_flush_write_buffer(iommu);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002989
David Woodhouse03d6a242009-06-28 15:33:46 +01002990 start_paddr = (phys_addr_t)iova->pfn_lo << PAGE_SHIFT;
2991 start_paddr += paddr & ~PAGE_MASK;
2992 return start_paddr;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002993
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002994error:
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002995 if (iova)
2996 __free_iova(&domain->iovad, iova);
David Woodhouse4cf2e752009-02-11 17:23:43 +00002997 printk(KERN_ERR"Device %s request: %zx@%llx dir %d --- failed\n",
Fenghua Yu5b6985c2008-10-16 18:02:32 -07002998 pci_name(pdev), size, (unsigned long long)paddr, dir);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002999 return 0;
3000}
3001
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09003002static dma_addr_t intel_map_page(struct device *dev, struct page *page,
3003 unsigned long offset, size_t size,
3004 enum dma_data_direction dir,
3005 struct dma_attrs *attrs)
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09003006{
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09003007 return __intel_map_single(dev, page_to_phys(page) + offset, size,
3008 dir, to_pci_dev(dev)->dma_mask);
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09003009}
3010
mark gross5e0d2a62008-03-04 15:22:08 -08003011static void flush_unmaps(void)
3012{
mark gross80b20dd2008-04-18 13:53:58 -07003013 int i, j;
mark gross5e0d2a62008-03-04 15:22:08 -08003014
mark gross5e0d2a62008-03-04 15:22:08 -08003015 timer_on = 0;
3016
3017 /* just flush them all */
3018 for (i = 0; i < g_num_of_iommus; i++) {
Weidong Hana2bb8452008-12-08 11:24:12 +08003019 struct intel_iommu *iommu = g_iommus[i];
3020 if (!iommu)
3021 continue;
Suresh Siddhac42d9f32008-07-10 11:16:36 -07003022
Yu Zhao9dd2fe82009-05-18 13:51:36 +08003023 if (!deferred_flush[i].next)
3024 continue;
3025
Nadav Amit78d5f0f2010-04-08 23:00:41 +03003026 /* In caching mode, global flushes turn emulation expensive */
3027 if (!cap_caching_mode(iommu->cap))
3028 iommu->flush.flush_iotlb(iommu, 0, 0, 0,
Yu Zhao93a23a72009-05-18 13:51:37 +08003029 DMA_TLB_GLOBAL_FLUSH);
Yu Zhao9dd2fe82009-05-18 13:51:36 +08003030 for (j = 0; j < deferred_flush[i].next; j++) {
Yu Zhao93a23a72009-05-18 13:51:37 +08003031 unsigned long mask;
3032 struct iova *iova = deferred_flush[i].iova[j];
Nadav Amit78d5f0f2010-04-08 23:00:41 +03003033 struct dmar_domain *domain = deferred_flush[i].domain[j];
Yu Zhao93a23a72009-05-18 13:51:37 +08003034
Nadav Amit78d5f0f2010-04-08 23:00:41 +03003035 /* On real hardware multiple invalidations are expensive */
3036 if (cap_caching_mode(iommu->cap))
3037 iommu_flush_iotlb_psi(iommu, domain->id,
David Woodhouseea8ea462014-03-05 17:09:32 +00003038 iova->pfn_lo, iova->pfn_hi - iova->pfn_lo + 1,
3039 !deferred_flush[i].freelist[j], 0);
Nadav Amit78d5f0f2010-04-08 23:00:41 +03003040 else {
3041 mask = ilog2(mm_to_dma_pfn(iova->pfn_hi - iova->pfn_lo + 1));
3042 iommu_flush_dev_iotlb(deferred_flush[i].domain[j],
3043 (uint64_t)iova->pfn_lo << PAGE_SHIFT, mask);
3044 }
Yu Zhao93a23a72009-05-18 13:51:37 +08003045 __free_iova(&deferred_flush[i].domain[j]->iovad, iova);
David Woodhouseea8ea462014-03-05 17:09:32 +00003046 if (deferred_flush[i].freelist[j])
3047 dma_free_pagelist(deferred_flush[i].freelist[j]);
mark gross80b20dd2008-04-18 13:53:58 -07003048 }
Yu Zhao9dd2fe82009-05-18 13:51:36 +08003049 deferred_flush[i].next = 0;
mark gross5e0d2a62008-03-04 15:22:08 -08003050 }
3051
mark gross5e0d2a62008-03-04 15:22:08 -08003052 list_size = 0;
mark gross5e0d2a62008-03-04 15:22:08 -08003053}
3054
3055static void flush_unmaps_timeout(unsigned long data)
3056{
mark gross80b20dd2008-04-18 13:53:58 -07003057 unsigned long flags;
3058
3059 spin_lock_irqsave(&async_umap_flush_lock, flags);
mark gross5e0d2a62008-03-04 15:22:08 -08003060 flush_unmaps();
mark gross80b20dd2008-04-18 13:53:58 -07003061 spin_unlock_irqrestore(&async_umap_flush_lock, flags);
mark gross5e0d2a62008-03-04 15:22:08 -08003062}
3063
David Woodhouseea8ea462014-03-05 17:09:32 +00003064static void add_unmap(struct dmar_domain *dom, struct iova *iova, struct page *freelist)
mark gross5e0d2a62008-03-04 15:22:08 -08003065{
3066 unsigned long flags;
mark gross80b20dd2008-04-18 13:53:58 -07003067 int next, iommu_id;
Weidong Han8c11e792008-12-08 15:29:22 +08003068 struct intel_iommu *iommu;
mark gross5e0d2a62008-03-04 15:22:08 -08003069
3070 spin_lock_irqsave(&async_umap_flush_lock, flags);
mark gross80b20dd2008-04-18 13:53:58 -07003071 if (list_size == HIGH_WATER_MARK)
3072 flush_unmaps();
3073
Weidong Han8c11e792008-12-08 15:29:22 +08003074 iommu = domain_get_iommu(dom);
3075 iommu_id = iommu->seq_id;
Suresh Siddhac42d9f32008-07-10 11:16:36 -07003076
mark gross80b20dd2008-04-18 13:53:58 -07003077 next = deferred_flush[iommu_id].next;
3078 deferred_flush[iommu_id].domain[next] = dom;
3079 deferred_flush[iommu_id].iova[next] = iova;
David Woodhouseea8ea462014-03-05 17:09:32 +00003080 deferred_flush[iommu_id].freelist[next] = freelist;
mark gross80b20dd2008-04-18 13:53:58 -07003081 deferred_flush[iommu_id].next++;
mark gross5e0d2a62008-03-04 15:22:08 -08003082
3083 if (!timer_on) {
3084 mod_timer(&unmap_timer, jiffies + msecs_to_jiffies(10));
3085 timer_on = 1;
3086 }
3087 list_size++;
3088 spin_unlock_irqrestore(&async_umap_flush_lock, flags);
3089}
3090
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09003091static void intel_unmap_page(struct device *dev, dma_addr_t dev_addr,
3092 size_t size, enum dma_data_direction dir,
3093 struct dma_attrs *attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003094{
3095 struct pci_dev *pdev = to_pci_dev(dev);
3096 struct dmar_domain *domain;
David Woodhoused794dc92009-06-28 00:27:49 +01003097 unsigned long start_pfn, last_pfn;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003098 struct iova *iova;
Weidong Han8c11e792008-12-08 15:29:22 +08003099 struct intel_iommu *iommu;
David Woodhouseea8ea462014-03-05 17:09:32 +00003100 struct page *freelist;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003101
David Woodhouse73676832009-07-04 14:08:36 +01003102 if (iommu_no_mapping(dev))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003103 return;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003104
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003105 domain = find_domain(pdev);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003106 BUG_ON(!domain);
3107
Weidong Han8c11e792008-12-08 15:29:22 +08003108 iommu = domain_get_iommu(domain);
3109
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003110 iova = find_iova(&domain->iovad, IOVA_PFN(dev_addr));
David Woodhouse85b98272009-07-01 19:27:53 +01003111 if (WARN_ONCE(!iova, "Driver unmaps unmatched page at PFN %llx\n",
3112 (unsigned long long)dev_addr))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003113 return;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003114
David Woodhoused794dc92009-06-28 00:27:49 +01003115 start_pfn = mm_to_dma_pfn(iova->pfn_lo);
3116 last_pfn = mm_to_dma_pfn(iova->pfn_hi + 1) - 1;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003117
David Woodhoused794dc92009-06-28 00:27:49 +01003118 pr_debug("Device %s unmapping: pfn %lx-%lx\n",
3119 pci_name(pdev), start_pfn, last_pfn);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003120
David Woodhouseea8ea462014-03-05 17:09:32 +00003121 freelist = domain_unmap(domain, start_pfn, last_pfn);
David Woodhoused794dc92009-06-28 00:27:49 +01003122
mark gross5e0d2a62008-03-04 15:22:08 -08003123 if (intel_iommu_strict) {
David Woodhouse03d6a242009-06-28 15:33:46 +01003124 iommu_flush_iotlb_psi(iommu, domain->id, start_pfn,
David Woodhouseea8ea462014-03-05 17:09:32 +00003125 last_pfn - start_pfn + 1, !freelist, 0);
mark gross5e0d2a62008-03-04 15:22:08 -08003126 /* free iova */
3127 __free_iova(&domain->iovad, iova);
David Woodhouseea8ea462014-03-05 17:09:32 +00003128 dma_free_pagelist(freelist);
mark gross5e0d2a62008-03-04 15:22:08 -08003129 } else {
David Woodhouseea8ea462014-03-05 17:09:32 +00003130 add_unmap(domain, iova, freelist);
mark gross5e0d2a62008-03-04 15:22:08 -08003131 /*
3132 * queue up the release of the unmap to save the 1/6th of the
3133 * cpu used up by the iotlb flush operation...
3134 */
mark gross5e0d2a62008-03-04 15:22:08 -08003135 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003136}
3137
FUJITA Tomonorid7ab5c42009-01-28 21:53:18 +09003138static void *intel_alloc_coherent(struct device *hwdev, size_t size,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02003139 dma_addr_t *dma_handle, gfp_t flags,
3140 struct dma_attrs *attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003141{
3142 void *vaddr;
3143 int order;
3144
Fenghua Yu5b6985c2008-10-16 18:02:32 -07003145 size = PAGE_ALIGN(size);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003146 order = get_order(size);
Alex Williamsone8bb9102009-11-04 15:59:34 -07003147
3148 if (!iommu_no_mapping(hwdev))
3149 flags &= ~(GFP_DMA | GFP_DMA32);
3150 else if (hwdev->coherent_dma_mask < dma_get_required_mask(hwdev)) {
3151 if (hwdev->coherent_dma_mask < DMA_BIT_MASK(32))
3152 flags |= GFP_DMA;
3153 else
3154 flags |= GFP_DMA32;
3155 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003156
3157 vaddr = (void *)__get_free_pages(flags, order);
3158 if (!vaddr)
3159 return NULL;
3160 memset(vaddr, 0, size);
3161
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09003162 *dma_handle = __intel_map_single(hwdev, virt_to_bus(vaddr), size,
3163 DMA_BIDIRECTIONAL,
3164 hwdev->coherent_dma_mask);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003165 if (*dma_handle)
3166 return vaddr;
3167 free_pages((unsigned long)vaddr, order);
3168 return NULL;
3169}
3170
FUJITA Tomonorid7ab5c42009-01-28 21:53:18 +09003171static void intel_free_coherent(struct device *hwdev, size_t size, void *vaddr,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02003172 dma_addr_t dma_handle, struct dma_attrs *attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003173{
3174 int order;
3175
Fenghua Yu5b6985c2008-10-16 18:02:32 -07003176 size = PAGE_ALIGN(size);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003177 order = get_order(size);
3178
David Woodhouse0db9b7a2009-07-14 02:01:57 +01003179 intel_unmap_page(hwdev, dma_handle, size, DMA_BIDIRECTIONAL, NULL);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003180 free_pages((unsigned long)vaddr, order);
3181}
3182
FUJITA Tomonorid7ab5c42009-01-28 21:53:18 +09003183static void intel_unmap_sg(struct device *hwdev, struct scatterlist *sglist,
3184 int nelems, enum dma_data_direction dir,
3185 struct dma_attrs *attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003186{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003187 struct pci_dev *pdev = to_pci_dev(hwdev);
3188 struct dmar_domain *domain;
David Woodhoused794dc92009-06-28 00:27:49 +01003189 unsigned long start_pfn, last_pfn;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003190 struct iova *iova;
Weidong Han8c11e792008-12-08 15:29:22 +08003191 struct intel_iommu *iommu;
David Woodhouseea8ea462014-03-05 17:09:32 +00003192 struct page *freelist;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003193
David Woodhouse73676832009-07-04 14:08:36 +01003194 if (iommu_no_mapping(hwdev))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003195 return;
3196
3197 domain = find_domain(pdev);
Weidong Han8c11e792008-12-08 15:29:22 +08003198 BUG_ON(!domain);
3199
3200 iommu = domain_get_iommu(domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003201
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003202 iova = find_iova(&domain->iovad, IOVA_PFN(sglist[0].dma_address));
David Woodhouse85b98272009-07-01 19:27:53 +01003203 if (WARN_ONCE(!iova, "Driver unmaps unmatched sglist at PFN %llx\n",
3204 (unsigned long long)sglist[0].dma_address))
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003205 return;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003206
David Woodhoused794dc92009-06-28 00:27:49 +01003207 start_pfn = mm_to_dma_pfn(iova->pfn_lo);
3208 last_pfn = mm_to_dma_pfn(iova->pfn_hi + 1) - 1;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003209
David Woodhouseea8ea462014-03-05 17:09:32 +00003210 freelist = domain_unmap(domain, start_pfn, last_pfn);
David Woodhoused794dc92009-06-28 00:27:49 +01003211
David Woodhouseacea0012009-07-14 01:55:11 +01003212 if (intel_iommu_strict) {
3213 iommu_flush_iotlb_psi(iommu, domain->id, start_pfn,
David Woodhouseea8ea462014-03-05 17:09:32 +00003214 last_pfn - start_pfn + 1, !freelist, 0);
David Woodhouseacea0012009-07-14 01:55:11 +01003215 /* free iova */
3216 __free_iova(&domain->iovad, iova);
David Woodhouseea8ea462014-03-05 17:09:32 +00003217 dma_free_pagelist(freelist);
David Woodhouseacea0012009-07-14 01:55:11 +01003218 } else {
David Woodhouseea8ea462014-03-05 17:09:32 +00003219 add_unmap(domain, iova, freelist);
David Woodhouseacea0012009-07-14 01:55:11 +01003220 /*
3221 * queue up the release of the unmap to save the 1/6th of the
3222 * cpu used up by the iotlb flush operation...
3223 */
3224 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003225}
3226
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003227static int intel_nontranslate_map_sg(struct device *hddev,
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003228 struct scatterlist *sglist, int nelems, int dir)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003229{
3230 int i;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003231 struct scatterlist *sg;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003232
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003233 for_each_sg(sglist, sg, nelems, i) {
FUJITA Tomonori12d4d402007-10-23 09:32:25 +02003234 BUG_ON(!sg_page(sg));
David Woodhouse4cf2e752009-02-11 17:23:43 +00003235 sg->dma_address = page_to_phys(sg_page(sg)) + sg->offset;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003236 sg->dma_length = sg->length;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003237 }
3238 return nelems;
3239}
3240
FUJITA Tomonorid7ab5c42009-01-28 21:53:18 +09003241static int intel_map_sg(struct device *hwdev, struct scatterlist *sglist, int nelems,
3242 enum dma_data_direction dir, struct dma_attrs *attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003243{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003244 int i;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003245 struct pci_dev *pdev = to_pci_dev(hwdev);
3246 struct dmar_domain *domain;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003247 size_t size = 0;
3248 int prot = 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003249 struct iova *iova = NULL;
3250 int ret;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003251 struct scatterlist *sg;
David Woodhouseb536d242009-06-28 14:49:31 +01003252 unsigned long start_vpfn;
Weidong Han8c11e792008-12-08 15:29:22 +08003253 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003254
3255 BUG_ON(dir == DMA_NONE);
David Woodhouse73676832009-07-04 14:08:36 +01003256 if (iommu_no_mapping(hwdev))
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003257 return intel_nontranslate_map_sg(hwdev, sglist, nelems, dir);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003258
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003259 domain = get_valid_domain_for_dev(pdev);
3260 if (!domain)
3261 return 0;
3262
Weidong Han8c11e792008-12-08 15:29:22 +08003263 iommu = domain_get_iommu(domain);
3264
David Woodhouseb536d242009-06-28 14:49:31 +01003265 for_each_sg(sglist, sg, nelems, i)
David Woodhouse88cb6a72009-06-28 15:03:06 +01003266 size += aligned_nrpages(sg->offset, sg->length);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003267
David Woodhouse5a5e02a2009-07-04 09:35:44 +01003268 iova = intel_alloc_iova(hwdev, domain, dma_to_mm_pfn(size),
3269 pdev->dma_mask);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003270 if (!iova) {
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003271 sglist->dma_length = 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003272 return 0;
3273 }
3274
3275 /*
3276 * Check if DMAR supports zero-length reads on write only
3277 * mappings..
3278 */
3279 if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
Weidong Han8c11e792008-12-08 15:29:22 +08003280 !cap_zlr(iommu->cap))
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003281 prot |= DMA_PTE_READ;
3282 if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
3283 prot |= DMA_PTE_WRITE;
3284
David Woodhouseb536d242009-06-28 14:49:31 +01003285 start_vpfn = mm_to_dma_pfn(iova->pfn_lo);
David Woodhousee1605492009-06-29 11:17:38 +01003286
Fenghua Yuf5329592009-08-04 15:09:37 -07003287 ret = domain_sg_mapping(domain, start_vpfn, sglist, size, prot);
David Woodhousee1605492009-06-29 11:17:38 +01003288 if (unlikely(ret)) {
3289 /* clear the page */
3290 dma_pte_clear_range(domain, start_vpfn,
3291 start_vpfn + size - 1);
3292 /* free page tables */
3293 dma_pte_free_pagetable(domain, start_vpfn,
3294 start_vpfn + size - 1);
3295 /* free iova */
3296 __free_iova(&domain->iovad, iova);
3297 return 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003298 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003299
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003300 /* it's a non-present to present mapping. Only flush if caching mode */
3301 if (cap_caching_mode(iommu->cap))
David Woodhouseea8ea462014-03-05 17:09:32 +00003302 iommu_flush_iotlb_psi(iommu, domain->id, start_vpfn, size, 0, 1);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003303 else
Weidong Han8c11e792008-12-08 15:29:22 +08003304 iommu_flush_write_buffer(iommu);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003305
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003306 return nelems;
3307}
3308
FUJITA Tomonoridfb805e2009-01-28 21:53:17 +09003309static int intel_mapping_error(struct device *dev, dma_addr_t dma_addr)
3310{
3311 return !dma_addr;
3312}
3313
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09003314struct dma_map_ops intel_dma_ops = {
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02003315 .alloc = intel_alloc_coherent,
3316 .free = intel_free_coherent,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003317 .map_sg = intel_map_sg,
3318 .unmap_sg = intel_unmap_sg,
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09003319 .map_page = intel_map_page,
3320 .unmap_page = intel_unmap_page,
FUJITA Tomonoridfb805e2009-01-28 21:53:17 +09003321 .mapping_error = intel_mapping_error,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003322};
3323
3324static inline int iommu_domain_cache_init(void)
3325{
3326 int ret = 0;
3327
3328 iommu_domain_cache = kmem_cache_create("iommu_domain",
3329 sizeof(struct dmar_domain),
3330 0,
3331 SLAB_HWCACHE_ALIGN,
3332
3333 NULL);
3334 if (!iommu_domain_cache) {
3335 printk(KERN_ERR "Couldn't create iommu_domain cache\n");
3336 ret = -ENOMEM;
3337 }
3338
3339 return ret;
3340}
3341
3342static inline int iommu_devinfo_cache_init(void)
3343{
3344 int ret = 0;
3345
3346 iommu_devinfo_cache = kmem_cache_create("iommu_devinfo",
3347 sizeof(struct device_domain_info),
3348 0,
3349 SLAB_HWCACHE_ALIGN,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003350 NULL);
3351 if (!iommu_devinfo_cache) {
3352 printk(KERN_ERR "Couldn't create devinfo cache\n");
3353 ret = -ENOMEM;
3354 }
3355
3356 return ret;
3357}
3358
3359static inline int iommu_iova_cache_init(void)
3360{
3361 int ret = 0;
3362
3363 iommu_iova_cache = kmem_cache_create("iommu_iova",
3364 sizeof(struct iova),
3365 0,
3366 SLAB_HWCACHE_ALIGN,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003367 NULL);
3368 if (!iommu_iova_cache) {
3369 printk(KERN_ERR "Couldn't create iova cache\n");
3370 ret = -ENOMEM;
3371 }
3372
3373 return ret;
3374}
3375
3376static int __init iommu_init_mempool(void)
3377{
3378 int ret;
3379 ret = iommu_iova_cache_init();
3380 if (ret)
3381 return ret;
3382
3383 ret = iommu_domain_cache_init();
3384 if (ret)
3385 goto domain_error;
3386
3387 ret = iommu_devinfo_cache_init();
3388 if (!ret)
3389 return ret;
3390
3391 kmem_cache_destroy(iommu_domain_cache);
3392domain_error:
3393 kmem_cache_destroy(iommu_iova_cache);
3394
3395 return -ENOMEM;
3396}
3397
3398static void __init iommu_exit_mempool(void)
3399{
3400 kmem_cache_destroy(iommu_devinfo_cache);
3401 kmem_cache_destroy(iommu_domain_cache);
3402 kmem_cache_destroy(iommu_iova_cache);
3403
3404}
3405
Dan Williams556ab452010-07-23 15:47:56 -07003406static void quirk_ioat_snb_local_iommu(struct pci_dev *pdev)
3407{
3408 struct dmar_drhd_unit *drhd;
3409 u32 vtbar;
3410 int rc;
3411
3412 /* We know that this device on this chipset has its own IOMMU.
3413 * If we find it under a different IOMMU, then the BIOS is lying
3414 * to us. Hope that the IOMMU for this device is actually
3415 * disabled, and it needs no translation...
3416 */
3417 rc = pci_bus_read_config_dword(pdev->bus, PCI_DEVFN(0, 0), 0xb0, &vtbar);
3418 if (rc) {
3419 /* "can't" happen */
3420 dev_info(&pdev->dev, "failed to run vt-d quirk\n");
3421 return;
3422 }
3423 vtbar &= 0xffff0000;
3424
3425 /* we know that the this iommu should be at offset 0xa000 from vtbar */
3426 drhd = dmar_find_matched_drhd_unit(pdev);
3427 if (WARN_TAINT_ONCE(!drhd || drhd->reg_base_addr - vtbar != 0xa000,
3428 TAINT_FIRMWARE_WORKAROUND,
3429 "BIOS assigned incorrect VT-d unit for Intel(R) QuickData Technology device\n"))
3430 pdev->dev.archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
3431}
3432DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IOAT_SNB, quirk_ioat_snb_local_iommu);
3433
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003434static void __init init_no_remapping_devices(void)
3435{
3436 struct dmar_drhd_unit *drhd;
Jiang Liub683b232014-02-19 14:07:32 +08003437 struct pci_dev *dev;
3438 int i;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003439
3440 for_each_drhd_unit(drhd) {
3441 if (!drhd->include_all) {
Jiang Liub683b232014-02-19 14:07:32 +08003442 for_each_active_dev_scope(drhd->devices,
3443 drhd->devices_cnt, i, dev)
3444 break;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003445 /* ignore DMAR unit if no pci devices exist */
3446 if (i == drhd->devices_cnt)
3447 drhd->ignored = 1;
3448 }
3449 }
3450
Jiang Liu7c919772014-01-06 14:18:18 +08003451 for_each_active_drhd_unit(drhd) {
Jiang Liu7c919772014-01-06 14:18:18 +08003452 if (drhd->include_all)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003453 continue;
3454
Jiang Liub683b232014-02-19 14:07:32 +08003455 for_each_active_dev_scope(drhd->devices,
3456 drhd->devices_cnt, i, dev)
3457 if (!IS_GFX_DEVICE(dev))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003458 break;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003459 if (i < drhd->devices_cnt)
3460 continue;
3461
David Woodhousec0771df2011-10-14 20:59:46 +01003462 /* This IOMMU has *only* gfx devices. Either bypass it or
3463 set the gfx_mapped flag, as appropriate */
3464 if (dmar_map_gfx) {
3465 intel_iommu_gfx_mapped = 1;
3466 } else {
3467 drhd->ignored = 1;
Jiang Liub683b232014-02-19 14:07:32 +08003468 for_each_active_dev_scope(drhd->devices,
3469 drhd->devices_cnt, i, dev)
3470 dev->dev.archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003471 }
3472 }
3473}
3474
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003475#ifdef CONFIG_SUSPEND
3476static int init_iommu_hw(void)
3477{
3478 struct dmar_drhd_unit *drhd;
3479 struct intel_iommu *iommu = NULL;
3480
3481 for_each_active_iommu(iommu, drhd)
3482 if (iommu->qi)
3483 dmar_reenable_qi(iommu);
3484
Joseph Cihulab7792602011-05-03 00:08:37 -07003485 for_each_iommu(iommu, drhd) {
3486 if (drhd->ignored) {
3487 /*
3488 * we always have to disable PMRs or DMA may fail on
3489 * this device
3490 */
3491 if (force_on)
3492 iommu_disable_protect_mem_regions(iommu);
3493 continue;
3494 }
3495
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003496 iommu_flush_write_buffer(iommu);
3497
3498 iommu_set_root_entry(iommu);
3499
3500 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003501 DMA_CCMD_GLOBAL_INVL);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003502 iommu->flush.flush_iotlb(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003503 DMA_TLB_GLOBAL_FLUSH);
Joseph Cihulab7792602011-05-03 00:08:37 -07003504 if (iommu_enable_translation(iommu))
3505 return 1;
David Woodhouseb94996c2009-09-19 15:28:12 -07003506 iommu_disable_protect_mem_regions(iommu);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003507 }
3508
3509 return 0;
3510}
3511
3512static void iommu_flush_all(void)
3513{
3514 struct dmar_drhd_unit *drhd;
3515 struct intel_iommu *iommu;
3516
3517 for_each_active_iommu(iommu, drhd) {
3518 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003519 DMA_CCMD_GLOBAL_INVL);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003520 iommu->flush.flush_iotlb(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003521 DMA_TLB_GLOBAL_FLUSH);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003522 }
3523}
3524
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003525static int iommu_suspend(void)
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003526{
3527 struct dmar_drhd_unit *drhd;
3528 struct intel_iommu *iommu = NULL;
3529 unsigned long flag;
3530
3531 for_each_active_iommu(iommu, drhd) {
3532 iommu->iommu_state = kzalloc(sizeof(u32) * MAX_SR_DMAR_REGS,
3533 GFP_ATOMIC);
3534 if (!iommu->iommu_state)
3535 goto nomem;
3536 }
3537
3538 iommu_flush_all();
3539
3540 for_each_active_iommu(iommu, drhd) {
3541 iommu_disable_translation(iommu);
3542
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02003543 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003544
3545 iommu->iommu_state[SR_DMAR_FECTL_REG] =
3546 readl(iommu->reg + DMAR_FECTL_REG);
3547 iommu->iommu_state[SR_DMAR_FEDATA_REG] =
3548 readl(iommu->reg + DMAR_FEDATA_REG);
3549 iommu->iommu_state[SR_DMAR_FEADDR_REG] =
3550 readl(iommu->reg + DMAR_FEADDR_REG);
3551 iommu->iommu_state[SR_DMAR_FEUADDR_REG] =
3552 readl(iommu->reg + DMAR_FEUADDR_REG);
3553
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02003554 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003555 }
3556 return 0;
3557
3558nomem:
3559 for_each_active_iommu(iommu, drhd)
3560 kfree(iommu->iommu_state);
3561
3562 return -ENOMEM;
3563}
3564
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003565static void iommu_resume(void)
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003566{
3567 struct dmar_drhd_unit *drhd;
3568 struct intel_iommu *iommu = NULL;
3569 unsigned long flag;
3570
3571 if (init_iommu_hw()) {
Joseph Cihulab7792602011-05-03 00:08:37 -07003572 if (force_on)
3573 panic("tboot: IOMMU setup failed, DMAR can not resume!\n");
3574 else
3575 WARN(1, "IOMMU setup failed, DMAR can not resume!\n");
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003576 return;
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003577 }
3578
3579 for_each_active_iommu(iommu, drhd) {
3580
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02003581 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003582
3583 writel(iommu->iommu_state[SR_DMAR_FECTL_REG],
3584 iommu->reg + DMAR_FECTL_REG);
3585 writel(iommu->iommu_state[SR_DMAR_FEDATA_REG],
3586 iommu->reg + DMAR_FEDATA_REG);
3587 writel(iommu->iommu_state[SR_DMAR_FEADDR_REG],
3588 iommu->reg + DMAR_FEADDR_REG);
3589 writel(iommu->iommu_state[SR_DMAR_FEUADDR_REG],
3590 iommu->reg + DMAR_FEUADDR_REG);
3591
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02003592 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003593 }
3594
3595 for_each_active_iommu(iommu, drhd)
3596 kfree(iommu->iommu_state);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003597}
3598
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003599static struct syscore_ops iommu_syscore_ops = {
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003600 .resume = iommu_resume,
3601 .suspend = iommu_suspend,
3602};
3603
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003604static void __init init_iommu_pm_ops(void)
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003605{
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003606 register_syscore_ops(&iommu_syscore_ops);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003607}
3608
3609#else
Rafael J. Wysocki99592ba2011-06-07 21:32:31 +02003610static inline void init_iommu_pm_ops(void) {}
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003611#endif /* CONFIG_PM */
3612
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003613
3614int __init dmar_parse_one_rmrr(struct acpi_dmar_header *header)
3615{
3616 struct acpi_dmar_reserved_memory *rmrr;
3617 struct dmar_rmrr_unit *rmrru;
3618
3619 rmrru = kzalloc(sizeof(*rmrru), GFP_KERNEL);
3620 if (!rmrru)
3621 return -ENOMEM;
3622
3623 rmrru->hdr = header;
3624 rmrr = (struct acpi_dmar_reserved_memory *)header;
3625 rmrru->base_address = rmrr->base_address;
3626 rmrru->end_address = rmrr->end_address;
Jiang Liu2e455282014-02-19 14:07:36 +08003627 rmrru->devices = dmar_alloc_dev_scope((void *)(rmrr + 1),
3628 ((void *)rmrr) + rmrr->header.length,
3629 &rmrru->devices_cnt);
3630 if (rmrru->devices_cnt && rmrru->devices == NULL) {
3631 kfree(rmrru);
3632 return -ENOMEM;
3633 }
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003634
Jiang Liu2e455282014-02-19 14:07:36 +08003635 list_add(&rmrru->list, &dmar_rmrr_units);
3636
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003637 return 0;
3638}
3639
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003640int __init dmar_parse_one_atsr(struct acpi_dmar_header *hdr)
3641{
3642 struct acpi_dmar_atsr *atsr;
3643 struct dmar_atsr_unit *atsru;
3644
3645 atsr = container_of(hdr, struct acpi_dmar_atsr, header);
3646 atsru = kzalloc(sizeof(*atsru), GFP_KERNEL);
3647 if (!atsru)
3648 return -ENOMEM;
3649
3650 atsru->hdr = hdr;
3651 atsru->include_all = atsr->flags & 0x1;
Jiang Liu2e455282014-02-19 14:07:36 +08003652 if (!atsru->include_all) {
3653 atsru->devices = dmar_alloc_dev_scope((void *)(atsr + 1),
3654 (void *)atsr + atsr->header.length,
3655 &atsru->devices_cnt);
3656 if (atsru->devices_cnt && atsru->devices == NULL) {
3657 kfree(atsru);
3658 return -ENOMEM;
3659 }
3660 }
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003661
Jiang Liu0e242612014-02-19 14:07:34 +08003662 list_add_rcu(&atsru->list, &dmar_atsr_units);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003663
3664 return 0;
3665}
3666
Jiang Liu9bdc5312014-01-06 14:18:27 +08003667static void intel_iommu_free_atsr(struct dmar_atsr_unit *atsru)
3668{
3669 dmar_free_dev_scope(&atsru->devices, &atsru->devices_cnt);
3670 kfree(atsru);
3671}
3672
3673static void intel_iommu_free_dmars(void)
3674{
3675 struct dmar_rmrr_unit *rmrru, *rmrr_n;
3676 struct dmar_atsr_unit *atsru, *atsr_n;
3677
3678 list_for_each_entry_safe(rmrru, rmrr_n, &dmar_rmrr_units, list) {
3679 list_del(&rmrru->list);
3680 dmar_free_dev_scope(&rmrru->devices, &rmrru->devices_cnt);
3681 kfree(rmrru);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003682 }
3683
Jiang Liu9bdc5312014-01-06 14:18:27 +08003684 list_for_each_entry_safe(atsru, atsr_n, &dmar_atsr_units, list) {
3685 list_del(&atsru->list);
3686 intel_iommu_free_atsr(atsru);
3687 }
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003688}
3689
3690int dmar_find_matched_atsr_unit(struct pci_dev *dev)
3691{
Jiang Liub683b232014-02-19 14:07:32 +08003692 int i, ret = 1;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003693 struct pci_bus *bus;
Jiang Liub683b232014-02-19 14:07:32 +08003694 struct pci_dev *bridge = NULL, *tmp;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003695 struct acpi_dmar_atsr *atsr;
3696 struct dmar_atsr_unit *atsru;
3697
3698 dev = pci_physfn(dev);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003699 for (bus = dev->bus; bus; bus = bus->parent) {
Jiang Liub5f82dd2014-02-19 14:07:31 +08003700 bridge = bus->self;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003701 if (!bridge || !pci_is_pcie(bridge) ||
Yijing Wang62f87c02012-07-24 17:20:03 +08003702 pci_pcie_type(bridge) == PCI_EXP_TYPE_PCI_BRIDGE)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003703 return 0;
Jiang Liub5f82dd2014-02-19 14:07:31 +08003704 if (pci_pcie_type(bridge) == PCI_EXP_TYPE_ROOT_PORT)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003705 break;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003706 }
Jiang Liub5f82dd2014-02-19 14:07:31 +08003707 if (!bridge)
3708 return 0;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003709
Jiang Liu0e242612014-02-19 14:07:34 +08003710 rcu_read_lock();
Jiang Liub5f82dd2014-02-19 14:07:31 +08003711 list_for_each_entry_rcu(atsru, &dmar_atsr_units, list) {
3712 atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
3713 if (atsr->segment != pci_domain_nr(dev->bus))
3714 continue;
3715
Jiang Liub683b232014-02-19 14:07:32 +08003716 for_each_dev_scope(atsru->devices, atsru->devices_cnt, i, tmp)
3717 if (tmp == bridge)
3718 goto out;
Jiang Liub5f82dd2014-02-19 14:07:31 +08003719
3720 if (atsru->include_all)
Jiang Liub683b232014-02-19 14:07:32 +08003721 goto out;
Jiang Liub5f82dd2014-02-19 14:07:31 +08003722 }
Jiang Liub683b232014-02-19 14:07:32 +08003723 ret = 0;
3724out:
Jiang Liu0e242612014-02-19 14:07:34 +08003725 rcu_read_unlock();
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003726
Jiang Liub683b232014-02-19 14:07:32 +08003727 return ret;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003728}
3729
Jiang Liu59ce0512014-02-19 14:07:35 +08003730int dmar_iommu_notify_scope_dev(struct dmar_pci_notify_info *info)
3731{
3732 int ret = 0;
3733 struct dmar_rmrr_unit *rmrru;
3734 struct dmar_atsr_unit *atsru;
3735 struct acpi_dmar_atsr *atsr;
3736 struct acpi_dmar_reserved_memory *rmrr;
3737
3738 if (!intel_iommu_enabled && system_state != SYSTEM_BOOTING)
3739 return 0;
3740
3741 list_for_each_entry(rmrru, &dmar_rmrr_units, list) {
3742 rmrr = container_of(rmrru->hdr,
3743 struct acpi_dmar_reserved_memory, header);
3744 if (info->event == BUS_NOTIFY_ADD_DEVICE) {
3745 ret = dmar_insert_dev_scope(info, (void *)(rmrr + 1),
3746 ((void *)rmrr) + rmrr->header.length,
3747 rmrr->segment, rmrru->devices,
3748 rmrru->devices_cnt);
3749 if (ret > 0)
3750 break;
3751 else if(ret < 0)
3752 return ret;
3753 } else if (info->event == BUS_NOTIFY_DEL_DEVICE) {
3754 if (dmar_remove_dev_scope(info, rmrr->segment,
3755 rmrru->devices, rmrru->devices_cnt))
3756 break;
3757 }
3758 }
3759
3760 list_for_each_entry(atsru, &dmar_atsr_units, list) {
3761 if (atsru->include_all)
3762 continue;
3763
3764 atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
3765 if (info->event == BUS_NOTIFY_ADD_DEVICE) {
3766 ret = dmar_insert_dev_scope(info, (void *)(atsr + 1),
3767 (void *)atsr + atsr->header.length,
3768 atsr->segment, atsru->devices,
3769 atsru->devices_cnt);
3770 if (ret > 0)
3771 break;
3772 else if(ret < 0)
3773 return ret;
3774 } else if (info->event == BUS_NOTIFY_DEL_DEVICE) {
3775 if (dmar_remove_dev_scope(info, atsr->segment,
3776 atsru->devices, atsru->devices_cnt))
3777 break;
3778 }
3779 }
3780
3781 return 0;
3782}
3783
Fenghua Yu99dcade2009-11-11 07:23:06 -08003784/*
3785 * Here we only respond to action of unbound device from driver.
3786 *
3787 * Added device is not attached to its DMAR domain here yet. That will happen
3788 * when mapping the device to iova.
3789 */
3790static int device_notifier(struct notifier_block *nb,
3791 unsigned long action, void *data)
3792{
3793 struct device *dev = data;
3794 struct pci_dev *pdev = to_pci_dev(dev);
3795 struct dmar_domain *domain;
3796
Jiang Liu816997d2014-02-19 14:07:22 +08003797 if (iommu_dummy(pdev))
David Woodhouse44cd6132009-12-02 10:18:30 +00003798 return 0;
3799
Jiang Liu7e7dfab2014-02-19 14:07:23 +08003800 if (action != BUS_NOTIFY_UNBOUND_DRIVER &&
3801 action != BUS_NOTIFY_DEL_DEVICE)
3802 return 0;
3803
Fenghua Yu99dcade2009-11-11 07:23:06 -08003804 domain = find_domain(pdev);
3805 if (!domain)
3806 return 0;
3807
Jiang Liu3a5670e2014-02-19 14:07:33 +08003808 down_read(&dmar_global_lock);
Jiang Liu7e7dfab2014-02-19 14:07:23 +08003809 domain_remove_one_dev_info(domain, pdev);
3810 if (!(domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE) &&
3811 !(domain->flags & DOMAIN_FLAG_STATIC_IDENTITY) &&
3812 list_empty(&domain->devices))
3813 domain_exit(domain);
Jiang Liu3a5670e2014-02-19 14:07:33 +08003814 up_read(&dmar_global_lock);
Alex Williamsona97590e2011-03-04 14:52:16 -07003815
Fenghua Yu99dcade2009-11-11 07:23:06 -08003816 return 0;
3817}
3818
3819static struct notifier_block device_nb = {
3820 .notifier_call = device_notifier,
3821};
3822
Jiang Liu75f05562014-02-19 14:07:37 +08003823static int intel_iommu_memory_notifier(struct notifier_block *nb,
3824 unsigned long val, void *v)
3825{
3826 struct memory_notify *mhp = v;
3827 unsigned long long start, end;
3828 unsigned long start_vpfn, last_vpfn;
3829
3830 switch (val) {
3831 case MEM_GOING_ONLINE:
3832 start = mhp->start_pfn << PAGE_SHIFT;
3833 end = ((mhp->start_pfn + mhp->nr_pages) << PAGE_SHIFT) - 1;
3834 if (iommu_domain_identity_map(si_domain, start, end)) {
3835 pr_warn("dmar: failed to build identity map for [%llx-%llx]\n",
3836 start, end);
3837 return NOTIFY_BAD;
3838 }
3839 break;
3840
3841 case MEM_OFFLINE:
3842 case MEM_CANCEL_ONLINE:
3843 start_vpfn = mm_to_dma_pfn(mhp->start_pfn);
3844 last_vpfn = mm_to_dma_pfn(mhp->start_pfn + mhp->nr_pages - 1);
3845 while (start_vpfn <= last_vpfn) {
3846 struct iova *iova;
3847 struct dmar_drhd_unit *drhd;
3848 struct intel_iommu *iommu;
David Woodhouseea8ea462014-03-05 17:09:32 +00003849 struct page *freelist;
Jiang Liu75f05562014-02-19 14:07:37 +08003850
3851 iova = find_iova(&si_domain->iovad, start_vpfn);
3852 if (iova == NULL) {
3853 pr_debug("dmar: failed get IOVA for PFN %lx\n",
3854 start_vpfn);
3855 break;
3856 }
3857
3858 iova = split_and_remove_iova(&si_domain->iovad, iova,
3859 start_vpfn, last_vpfn);
3860 if (iova == NULL) {
3861 pr_warn("dmar: failed to split IOVA PFN [%lx-%lx]\n",
3862 start_vpfn, last_vpfn);
3863 return NOTIFY_BAD;
3864 }
3865
David Woodhouseea8ea462014-03-05 17:09:32 +00003866 freelist = domain_unmap(si_domain, iova->pfn_lo,
3867 iova->pfn_hi);
3868
Jiang Liu75f05562014-02-19 14:07:37 +08003869 rcu_read_lock();
3870 for_each_active_iommu(iommu, drhd)
3871 iommu_flush_iotlb_psi(iommu, si_domain->id,
3872 iova->pfn_lo,
David Woodhouseea8ea462014-03-05 17:09:32 +00003873 iova->pfn_hi - iova->pfn_lo + 1,
3874 !freelist, 0);
Jiang Liu75f05562014-02-19 14:07:37 +08003875 rcu_read_unlock();
David Woodhouseea8ea462014-03-05 17:09:32 +00003876 dma_free_pagelist(freelist);
Jiang Liu75f05562014-02-19 14:07:37 +08003877
3878 start_vpfn = iova->pfn_hi + 1;
3879 free_iova_mem(iova);
3880 }
3881 break;
3882 }
3883
3884 return NOTIFY_OK;
3885}
3886
3887static struct notifier_block intel_iommu_memory_nb = {
3888 .notifier_call = intel_iommu_memory_notifier,
3889 .priority = 0
3890};
3891
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003892int __init intel_iommu_init(void)
3893{
Jiang Liu9bdc5312014-01-06 14:18:27 +08003894 int ret = -ENODEV;
Takao Indoh3a93c842013-04-23 17:35:03 +09003895 struct dmar_drhd_unit *drhd;
Jiang Liu7c919772014-01-06 14:18:18 +08003896 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003897
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07003898 /* VT-d is required for a TXT/tboot launch, so enforce that */
3899 force_on = tboot_force_iommu();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003900
Jiang Liu3a5670e2014-02-19 14:07:33 +08003901 if (iommu_init_mempool()) {
3902 if (force_on)
3903 panic("tboot: Failed to initialize iommu memory\n");
3904 return -ENOMEM;
3905 }
3906
3907 down_write(&dmar_global_lock);
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07003908 if (dmar_table_init()) {
3909 if (force_on)
3910 panic("tboot: Failed to initialize DMAR table\n");
Jiang Liu9bdc5312014-01-06 14:18:27 +08003911 goto out_free_dmar;
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07003912 }
3913
Takao Indoh3a93c842013-04-23 17:35:03 +09003914 /*
3915 * Disable translation if already enabled prior to OS handover.
3916 */
Jiang Liu7c919772014-01-06 14:18:18 +08003917 for_each_active_iommu(iommu, drhd)
Takao Indoh3a93c842013-04-23 17:35:03 +09003918 if (iommu->gcmd & DMA_GCMD_TE)
3919 iommu_disable_translation(iommu);
Takao Indoh3a93c842013-04-23 17:35:03 +09003920
Suresh Siddhac2c72862011-08-23 17:05:19 -07003921 if (dmar_dev_scope_init() < 0) {
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07003922 if (force_on)
3923 panic("tboot: Failed to initialize DMAR device scope\n");
Jiang Liu9bdc5312014-01-06 14:18:27 +08003924 goto out_free_dmar;
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07003925 }
Suresh Siddha1886e8a2008-07-10 11:16:37 -07003926
FUJITA Tomonori75f1cdf2009-11-10 19:46:20 +09003927 if (no_iommu || dmar_disabled)
Jiang Liu9bdc5312014-01-06 14:18:27 +08003928 goto out_free_dmar;
Suresh Siddha2ae21012008-07-10 11:16:43 -07003929
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003930 if (list_empty(&dmar_rmrr_units))
3931 printk(KERN_INFO "DMAR: No RMRR found\n");
3932
3933 if (list_empty(&dmar_atsr_units))
3934 printk(KERN_INFO "DMAR: No ATSR found\n");
3935
Joseph Cihula51a63e62011-03-21 11:04:24 -07003936 if (dmar_init_reserved_ranges()) {
3937 if (force_on)
3938 panic("tboot: Failed to reserve iommu ranges\n");
Jiang Liu3a5670e2014-02-19 14:07:33 +08003939 goto out_free_reserved_range;
Joseph Cihula51a63e62011-03-21 11:04:24 -07003940 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003941
3942 init_no_remapping_devices();
3943
Joseph Cihulab7792602011-05-03 00:08:37 -07003944 ret = init_dmars();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003945 if (ret) {
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07003946 if (force_on)
3947 panic("tboot: Failed to initialize DMARs\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003948 printk(KERN_ERR "IOMMU: dmar init failed\n");
Jiang Liu9bdc5312014-01-06 14:18:27 +08003949 goto out_free_reserved_range;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003950 }
Jiang Liu3a5670e2014-02-19 14:07:33 +08003951 up_write(&dmar_global_lock);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003952 printk(KERN_INFO
3953 "PCI-DMA: Intel(R) Virtualization Technology for Directed I/O\n");
3954
mark gross5e0d2a62008-03-04 15:22:08 -08003955 init_timer(&unmap_timer);
FUJITA Tomonori75f1cdf2009-11-10 19:46:20 +09003956#ifdef CONFIG_SWIOTLB
3957 swiotlb = 0;
3958#endif
David Woodhouse19943b02009-08-04 16:19:20 +01003959 dma_ops = &intel_dma_ops;
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003960
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003961 init_iommu_pm_ops();
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01003962
Joerg Roedel4236d97d2011-09-06 17:56:07 +02003963 bus_set_iommu(&pci_bus_type, &intel_iommu_ops);
Fenghua Yu99dcade2009-11-11 07:23:06 -08003964 bus_register_notifier(&pci_bus_type, &device_nb);
Jiang Liu75f05562014-02-19 14:07:37 +08003965 if (si_domain && !hw_pass_through)
3966 register_memory_notifier(&intel_iommu_memory_nb);
Fenghua Yu99dcade2009-11-11 07:23:06 -08003967
Eugeni Dodonov8bc1f852011-11-23 16:42:14 -02003968 intel_iommu_enabled = 1;
3969
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003970 return 0;
Jiang Liu9bdc5312014-01-06 14:18:27 +08003971
3972out_free_reserved_range:
3973 put_iova_domain(&reserved_iova_list);
Jiang Liu9bdc5312014-01-06 14:18:27 +08003974out_free_dmar:
3975 intel_iommu_free_dmars();
Jiang Liu3a5670e2014-02-19 14:07:33 +08003976 up_write(&dmar_global_lock);
3977 iommu_exit_mempool();
Jiang Liu9bdc5312014-01-06 14:18:27 +08003978 return ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003979}
Keshavamurthy, Anil Se8204822007-10-21 16:41:55 -07003980
Han, Weidong3199aa62009-02-26 17:31:12 +08003981static void iommu_detach_dependent_devices(struct intel_iommu *iommu,
3982 struct pci_dev *pdev)
3983{
3984 struct pci_dev *tmp, *parent;
3985
3986 if (!iommu || !pdev)
3987 return;
3988
3989 /* dependent device detach */
3990 tmp = pci_find_upstream_pcie_bridge(pdev);
3991 /* Secondary interface's bus number and devfn 0 */
3992 if (tmp) {
3993 parent = pdev->bus->self;
3994 while (parent != tmp) {
3995 iommu_detach_dev(iommu, parent->bus->number,
David Woodhouse276dbf992009-04-04 01:45:37 +01003996 parent->devfn);
Han, Weidong3199aa62009-02-26 17:31:12 +08003997 parent = parent->bus->self;
3998 }
Stefan Assmann45e829e2009-12-03 06:49:24 -05003999 if (pci_is_pcie(tmp)) /* this is a PCIe-to-PCI bridge */
Han, Weidong3199aa62009-02-26 17:31:12 +08004000 iommu_detach_dev(iommu,
4001 tmp->subordinate->number, 0);
4002 else /* this is a legacy PCI bridge */
David Woodhouse276dbf992009-04-04 01:45:37 +01004003 iommu_detach_dev(iommu, tmp->bus->number,
4004 tmp->devfn);
Han, Weidong3199aa62009-02-26 17:31:12 +08004005 }
4006}
4007
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07004008static void domain_remove_one_dev_info(struct dmar_domain *domain,
Weidong Hanc7151a82008-12-08 22:51:37 +08004009 struct pci_dev *pdev)
4010{
Yijing Wangbca2b912013-10-31 17:26:04 +08004011 struct device_domain_info *info, *tmp;
Weidong Hanc7151a82008-12-08 22:51:37 +08004012 struct intel_iommu *iommu;
4013 unsigned long flags;
4014 int found = 0;
Weidong Hanc7151a82008-12-08 22:51:37 +08004015
David Woodhouse276dbf992009-04-04 01:45:37 +01004016 iommu = device_to_iommu(pci_domain_nr(pdev->bus), pdev->bus->number,
4017 pdev->devfn);
Weidong Hanc7151a82008-12-08 22:51:37 +08004018 if (!iommu)
4019 return;
4020
4021 spin_lock_irqsave(&device_domain_lock, flags);
Yijing Wangbca2b912013-10-31 17:26:04 +08004022 list_for_each_entry_safe(info, tmp, &domain->devices, link) {
Mike Habeck8519dc42011-05-28 13:15:07 -05004023 if (info->segment == pci_domain_nr(pdev->bus) &&
4024 info->bus == pdev->bus->number &&
Weidong Hanc7151a82008-12-08 22:51:37 +08004025 info->devfn == pdev->devfn) {
David Woodhouse109b9b02012-05-25 17:43:02 +01004026 unlink_domain_info(info);
Weidong Hanc7151a82008-12-08 22:51:37 +08004027 spin_unlock_irqrestore(&device_domain_lock, flags);
4028
Yu Zhao93a23a72009-05-18 13:51:37 +08004029 iommu_disable_dev_iotlb(info);
Weidong Hanc7151a82008-12-08 22:51:37 +08004030 iommu_detach_dev(iommu, info->bus, info->devfn);
Han, Weidong3199aa62009-02-26 17:31:12 +08004031 iommu_detach_dependent_devices(iommu, pdev);
Weidong Hanc7151a82008-12-08 22:51:37 +08004032 free_devinfo_mem(info);
4033
4034 spin_lock_irqsave(&device_domain_lock, flags);
4035
4036 if (found)
4037 break;
4038 else
4039 continue;
4040 }
4041
4042 /* if there is no other devices under the same iommu
4043 * owned by this domain, clear this iommu in iommu_bmp
4044 * update iommu count and coherency
4045 */
David Woodhouse276dbf992009-04-04 01:45:37 +01004046 if (iommu == device_to_iommu(info->segment, info->bus,
4047 info->devfn))
Weidong Hanc7151a82008-12-08 22:51:37 +08004048 found = 1;
4049 }
4050
Roland Dreier3e7abe22011-07-20 06:22:21 -07004051 spin_unlock_irqrestore(&device_domain_lock, flags);
4052
Weidong Hanc7151a82008-12-08 22:51:37 +08004053 if (found == 0) {
4054 unsigned long tmp_flags;
4055 spin_lock_irqsave(&domain->iommu_lock, tmp_flags);
Mike Travis1b198bb2012-03-05 15:05:16 -08004056 clear_bit(iommu->seq_id, domain->iommu_bmp);
Weidong Hanc7151a82008-12-08 22:51:37 +08004057 domain->iommu_count--;
Sheng Yang58c610b2009-03-18 15:33:05 +08004058 domain_update_iommu_cap(domain);
Weidong Hanc7151a82008-12-08 22:51:37 +08004059 spin_unlock_irqrestore(&domain->iommu_lock, tmp_flags);
Alex Williamsona97590e2011-03-04 14:52:16 -07004060
Alex Williamson9b4554b2011-05-24 12:19:04 -04004061 if (!(domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE) &&
4062 !(domain->flags & DOMAIN_FLAG_STATIC_IDENTITY)) {
4063 spin_lock_irqsave(&iommu->lock, tmp_flags);
4064 clear_bit(domain->id, iommu->domain_ids);
4065 iommu->domains[domain->id] = NULL;
4066 spin_unlock_irqrestore(&iommu->lock, tmp_flags);
4067 }
Weidong Hanc7151a82008-12-08 22:51:37 +08004068 }
Weidong Hanc7151a82008-12-08 22:51:37 +08004069}
4070
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07004071static int md_domain_init(struct dmar_domain *domain, int guest_width)
Weidong Han5e98c4b2008-12-08 23:03:27 +08004072{
4073 int adjust_width;
4074
4075 init_iova_domain(&domain->iovad, DMA_32BIT_PFN);
Weidong Han5e98c4b2008-12-08 23:03:27 +08004076 domain_reserve_special_ranges(domain);
4077
4078 /* calculate AGAW */
4079 domain->gaw = guest_width;
4080 adjust_width = guestwidth_to_adjustwidth(guest_width);
4081 domain->agaw = width_to_agaw(adjust_width);
4082
Weidong Han5e98c4b2008-12-08 23:03:27 +08004083 domain->iommu_coherency = 0;
Sheng Yangc5b15252009-08-06 13:31:56 +08004084 domain->iommu_snooping = 0;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01004085 domain->iommu_superpage = 0;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004086 domain->max_addr = 0;
Suresh Siddha4c923d42009-10-02 11:01:24 -07004087 domain->nid = -1;
Weidong Han5e98c4b2008-12-08 23:03:27 +08004088
4089 /* always allocate the top pgd */
Suresh Siddha4c923d42009-10-02 11:01:24 -07004090 domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
Weidong Han5e98c4b2008-12-08 23:03:27 +08004091 if (!domain->pgd)
4092 return -ENOMEM;
4093 domain_flush_cache(domain, domain->pgd, PAGE_SIZE);
4094 return 0;
4095}
4096
Joerg Roedel5d450802008-12-03 14:52:32 +01004097static int intel_iommu_domain_init(struct iommu_domain *domain)
Kay, Allen M38717942008-09-09 18:37:29 +03004098{
Joerg Roedel5d450802008-12-03 14:52:32 +01004099 struct dmar_domain *dmar_domain;
Kay, Allen M38717942008-09-09 18:37:29 +03004100
Jiang Liu92d03cc2014-02-19 14:07:28 +08004101 dmar_domain = alloc_domain(true);
Joerg Roedel5d450802008-12-03 14:52:32 +01004102 if (!dmar_domain) {
Kay, Allen M38717942008-09-09 18:37:29 +03004103 printk(KERN_ERR
Joerg Roedel5d450802008-12-03 14:52:32 +01004104 "intel_iommu_domain_init: dmar_domain == NULL\n");
4105 return -ENOMEM;
Kay, Allen M38717942008-09-09 18:37:29 +03004106 }
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07004107 if (md_domain_init(dmar_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
Kay, Allen M38717942008-09-09 18:37:29 +03004108 printk(KERN_ERR
Joerg Roedel5d450802008-12-03 14:52:32 +01004109 "intel_iommu_domain_init() failed\n");
Jiang Liu92d03cc2014-02-19 14:07:28 +08004110 domain_exit(dmar_domain);
Joerg Roedel5d450802008-12-03 14:52:32 +01004111 return -ENOMEM;
Kay, Allen M38717942008-09-09 18:37:29 +03004112 }
Allen Kay8140a952011-10-14 12:32:17 -07004113 domain_update_iommu_cap(dmar_domain);
Joerg Roedel5d450802008-12-03 14:52:32 +01004114 domain->priv = dmar_domain;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004115
Joerg Roedel8a0e7152012-01-26 19:40:54 +01004116 domain->geometry.aperture_start = 0;
4117 domain->geometry.aperture_end = __DOMAIN_MAX_ADDR(dmar_domain->gaw);
4118 domain->geometry.force_aperture = true;
4119
Joerg Roedel5d450802008-12-03 14:52:32 +01004120 return 0;
Kay, Allen M38717942008-09-09 18:37:29 +03004121}
Kay, Allen M38717942008-09-09 18:37:29 +03004122
Joerg Roedel5d450802008-12-03 14:52:32 +01004123static void intel_iommu_domain_destroy(struct iommu_domain *domain)
Kay, Allen M38717942008-09-09 18:37:29 +03004124{
Joerg Roedel5d450802008-12-03 14:52:32 +01004125 struct dmar_domain *dmar_domain = domain->priv;
4126
4127 domain->priv = NULL;
Jiang Liu92d03cc2014-02-19 14:07:28 +08004128 domain_exit(dmar_domain);
Kay, Allen M38717942008-09-09 18:37:29 +03004129}
Kay, Allen M38717942008-09-09 18:37:29 +03004130
Joerg Roedel4c5478c2008-12-03 14:58:24 +01004131static int intel_iommu_attach_device(struct iommu_domain *domain,
4132 struct device *dev)
Kay, Allen M38717942008-09-09 18:37:29 +03004133{
Joerg Roedel4c5478c2008-12-03 14:58:24 +01004134 struct dmar_domain *dmar_domain = domain->priv;
4135 struct pci_dev *pdev = to_pci_dev(dev);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004136 struct intel_iommu *iommu;
4137 int addr_width;
Kay, Allen M38717942008-09-09 18:37:29 +03004138
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004139 /* normally pdev is not mapped */
4140 if (unlikely(domain_context_mapped(pdev))) {
4141 struct dmar_domain *old_domain;
4142
4143 old_domain = find_domain(pdev);
4144 if (old_domain) {
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07004145 if (dmar_domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE ||
4146 dmar_domain->flags & DOMAIN_FLAG_STATIC_IDENTITY)
4147 domain_remove_one_dev_info(old_domain, pdev);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004148 else
4149 domain_remove_dev_info(old_domain);
4150 }
4151 }
4152
David Woodhouse276dbf992009-04-04 01:45:37 +01004153 iommu = device_to_iommu(pci_domain_nr(pdev->bus), pdev->bus->number,
4154 pdev->devfn);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004155 if (!iommu)
4156 return -ENODEV;
4157
4158 /* check if this iommu agaw is sufficient for max mapped address */
4159 addr_width = agaw_to_width(iommu->agaw);
Tom Lyona99c47a2010-05-17 08:20:45 +01004160 if (addr_width > cap_mgaw(iommu->cap))
4161 addr_width = cap_mgaw(iommu->cap);
4162
4163 if (dmar_domain->max_addr > (1LL << addr_width)) {
4164 printk(KERN_ERR "%s: iommu width (%d) is not "
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004165 "sufficient for the mapped address (%llx)\n",
Tom Lyona99c47a2010-05-17 08:20:45 +01004166 __func__, addr_width, dmar_domain->max_addr);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004167 return -EFAULT;
4168 }
Tom Lyona99c47a2010-05-17 08:20:45 +01004169 dmar_domain->gaw = addr_width;
4170
4171 /*
4172 * Knock out extra levels of page tables if necessary
4173 */
4174 while (iommu->agaw < dmar_domain->agaw) {
4175 struct dma_pte *pte;
4176
4177 pte = dmar_domain->pgd;
4178 if (dma_pte_present(pte)) {
Sheng Yang25cbff12010-06-12 19:21:42 +08004179 dmar_domain->pgd = (struct dma_pte *)
4180 phys_to_virt(dma_pte_addr(pte));
Jan Kiszka7a661012010-11-02 08:05:51 +01004181 free_pgtable_page(pte);
Tom Lyona99c47a2010-05-17 08:20:45 +01004182 }
4183 dmar_domain->agaw--;
4184 }
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004185
David Woodhouse5fe60f42009-08-09 10:53:41 +01004186 return domain_add_dev_info(dmar_domain, pdev, CONTEXT_TT_MULTI_LEVEL);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004187}
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004188
Joerg Roedel4c5478c2008-12-03 14:58:24 +01004189static void intel_iommu_detach_device(struct iommu_domain *domain,
4190 struct device *dev)
Kay, Allen M38717942008-09-09 18:37:29 +03004191{
Joerg Roedel4c5478c2008-12-03 14:58:24 +01004192 struct dmar_domain *dmar_domain = domain->priv;
4193 struct pci_dev *pdev = to_pci_dev(dev);
4194
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07004195 domain_remove_one_dev_info(dmar_domain, pdev);
Kay, Allen M38717942008-09-09 18:37:29 +03004196}
Kay, Allen M38717942008-09-09 18:37:29 +03004197
Joerg Roedelb146a1c9f2010-01-20 17:17:37 +01004198static int intel_iommu_map(struct iommu_domain *domain,
4199 unsigned long iova, phys_addr_t hpa,
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02004200 size_t size, int iommu_prot)
Kay, Allen M38717942008-09-09 18:37:29 +03004201{
Joerg Roedeldde57a22008-12-03 15:04:09 +01004202 struct dmar_domain *dmar_domain = domain->priv;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004203 u64 max_addr;
Joerg Roedeldde57a22008-12-03 15:04:09 +01004204 int prot = 0;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004205 int ret;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004206
Joerg Roedeldde57a22008-12-03 15:04:09 +01004207 if (iommu_prot & IOMMU_READ)
4208 prot |= DMA_PTE_READ;
4209 if (iommu_prot & IOMMU_WRITE)
4210 prot |= DMA_PTE_WRITE;
Sheng Yang9cf066972009-03-18 15:33:07 +08004211 if ((iommu_prot & IOMMU_CACHE) && dmar_domain->iommu_snooping)
4212 prot |= DMA_PTE_SNP;
Joerg Roedeldde57a22008-12-03 15:04:09 +01004213
David Woodhouse163cc522009-06-28 00:51:17 +01004214 max_addr = iova + size;
Joerg Roedeldde57a22008-12-03 15:04:09 +01004215 if (dmar_domain->max_addr < max_addr) {
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004216 u64 end;
4217
4218 /* check if minimum agaw is sufficient for mapped address */
Tom Lyon8954da12010-05-17 08:19:52 +01004219 end = __DOMAIN_MAX_ADDR(dmar_domain->gaw) + 1;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004220 if (end < max_addr) {
Tom Lyon8954da12010-05-17 08:19:52 +01004221 printk(KERN_ERR "%s: iommu width (%d) is not "
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004222 "sufficient for the mapped address (%llx)\n",
Tom Lyon8954da12010-05-17 08:19:52 +01004223 __func__, dmar_domain->gaw, max_addr);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004224 return -EFAULT;
4225 }
Joerg Roedeldde57a22008-12-03 15:04:09 +01004226 dmar_domain->max_addr = max_addr;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004227 }
David Woodhousead051222009-06-28 14:22:28 +01004228 /* Round up size to next multiple of PAGE_SIZE, if it and
4229 the low bits of hpa would take us onto the next page */
David Woodhouse88cb6a72009-06-28 15:03:06 +01004230 size = aligned_nrpages(hpa, size);
David Woodhousead051222009-06-28 14:22:28 +01004231 ret = domain_pfn_mapping(dmar_domain, iova >> VTD_PAGE_SHIFT,
4232 hpa >> VTD_PAGE_SHIFT, size, prot);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004233 return ret;
Kay, Allen M38717942008-09-09 18:37:29 +03004234}
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004235
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02004236static size_t intel_iommu_unmap(struct iommu_domain *domain,
David Woodhouseea8ea462014-03-05 17:09:32 +00004237 unsigned long iova, size_t size)
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004238{
Joerg Roedeldde57a22008-12-03 15:04:09 +01004239 struct dmar_domain *dmar_domain = domain->priv;
David Woodhouseea8ea462014-03-05 17:09:32 +00004240 struct page *freelist = NULL;
4241 struct intel_iommu *iommu;
4242 unsigned long start_pfn, last_pfn;
4243 unsigned int npages;
4244 int iommu_id, num, ndomains, level = 0;
Sheng Yang4b99d352009-07-08 11:52:52 +01004245
David Woodhouse5cf0a762014-03-19 16:07:49 +00004246 /* Cope with horrid API which requires us to unmap more than the
4247 size argument if it happens to be a large-page mapping. */
4248 if (!pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, &level))
4249 BUG();
4250
4251 if (size < VTD_PAGE_SIZE << level_to_offset_bits(level))
4252 size = VTD_PAGE_SIZE << level_to_offset_bits(level);
4253
David Woodhouseea8ea462014-03-05 17:09:32 +00004254 start_pfn = iova >> VTD_PAGE_SHIFT;
4255 last_pfn = (iova + size - 1) >> VTD_PAGE_SHIFT;
4256
4257 freelist = domain_unmap(dmar_domain, start_pfn, last_pfn);
4258
4259 npages = last_pfn - start_pfn + 1;
4260
4261 for_each_set_bit(iommu_id, dmar_domain->iommu_bmp, g_num_of_iommus) {
4262 iommu = g_iommus[iommu_id];
4263
4264 /*
4265 * find bit position of dmar_domain
4266 */
4267 ndomains = cap_ndoms(iommu->cap);
4268 for_each_set_bit(num, iommu->domain_ids, ndomains) {
4269 if (iommu->domains[num] == dmar_domain)
4270 iommu_flush_iotlb_psi(iommu, num, start_pfn,
4271 npages, !freelist, 0);
4272 }
4273
4274 }
4275
4276 dma_free_pagelist(freelist);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004277
David Woodhouse163cc522009-06-28 00:51:17 +01004278 if (dmar_domain->max_addr == iova + size)
4279 dmar_domain->max_addr = iova;
Joerg Roedelb146a1c9f2010-01-20 17:17:37 +01004280
David Woodhouse5cf0a762014-03-19 16:07:49 +00004281 return size;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004282}
Kay, Allen M38717942008-09-09 18:37:29 +03004283
Joerg Roedeld14d6572008-12-03 15:06:57 +01004284static phys_addr_t intel_iommu_iova_to_phys(struct iommu_domain *domain,
Varun Sethibb5547ac2013-03-29 01:23:58 +05304285 dma_addr_t iova)
Kay, Allen M38717942008-09-09 18:37:29 +03004286{
Joerg Roedeld14d6572008-12-03 15:06:57 +01004287 struct dmar_domain *dmar_domain = domain->priv;
Kay, Allen M38717942008-09-09 18:37:29 +03004288 struct dma_pte *pte;
David Woodhouse5cf0a762014-03-19 16:07:49 +00004289 int level = 0;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004290 u64 phys = 0;
Kay, Allen M38717942008-09-09 18:37:29 +03004291
David Woodhouse5cf0a762014-03-19 16:07:49 +00004292 pte = pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, &level);
Kay, Allen M38717942008-09-09 18:37:29 +03004293 if (pte)
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004294 phys = dma_pte_addr(pte);
Kay, Allen M38717942008-09-09 18:37:29 +03004295
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004296 return phys;
Kay, Allen M38717942008-09-09 18:37:29 +03004297}
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01004298
Sheng Yangdbb9fd82009-03-18 15:33:06 +08004299static int intel_iommu_domain_has_cap(struct iommu_domain *domain,
4300 unsigned long cap)
4301{
4302 struct dmar_domain *dmar_domain = domain->priv;
4303
4304 if (cap == IOMMU_CAP_CACHE_COHERENCY)
4305 return dmar_domain->iommu_snooping;
Tom Lyon323f99c2010-07-02 16:56:14 -04004306 if (cap == IOMMU_CAP_INTR_REMAP)
Suresh Siddha95a02e92012-03-30 11:47:07 -07004307 return irq_remapping_enabled;
Sheng Yangdbb9fd82009-03-18 15:33:06 +08004308
4309 return 0;
4310}
4311
Alex Williamson783f1572012-05-30 14:19:43 -06004312#define REQ_ACS_FLAGS (PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF)
4313
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004314static int intel_iommu_add_device(struct device *dev)
Alex Williamson70ae6f02011-10-21 15:56:11 -04004315{
4316 struct pci_dev *pdev = to_pci_dev(dev);
Alex Williamson3da4af0a2012-11-13 10:22:03 -07004317 struct pci_dev *bridge, *dma_pdev = NULL;
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004318 struct iommu_group *group;
4319 int ret;
Alex Williamson70ae6f02011-10-21 15:56:11 -04004320
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004321 if (!device_to_iommu(pci_domain_nr(pdev->bus),
4322 pdev->bus->number, pdev->devfn))
Alex Williamson70ae6f02011-10-21 15:56:11 -04004323 return -ENODEV;
4324
4325 bridge = pci_find_upstream_pcie_bridge(pdev);
4326 if (bridge) {
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004327 if (pci_is_pcie(bridge))
4328 dma_pdev = pci_get_domain_bus_and_slot(
4329 pci_domain_nr(pdev->bus),
4330 bridge->subordinate->number, 0);
Alex Williamson3da4af0a2012-11-13 10:22:03 -07004331 if (!dma_pdev)
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004332 dma_pdev = pci_dev_get(bridge);
4333 } else
4334 dma_pdev = pci_dev_get(pdev);
4335
Alex Williamsona4ff1fc2012-08-04 12:08:55 -06004336 /* Account for quirked devices */
Alex Williamson783f1572012-05-30 14:19:43 -06004337 swap_pci_ref(&dma_pdev, pci_get_dma_source(dma_pdev));
4338
Alex Williamsona4ff1fc2012-08-04 12:08:55 -06004339 /*
4340 * If it's a multifunction device that does not support our
Alex Williamsonc14d2692013-05-30 12:39:18 -06004341 * required ACS flags, add to the same group as lowest numbered
4342 * function that also does not suport the required ACS flags.
Alex Williamsona4ff1fc2012-08-04 12:08:55 -06004343 */
Alex Williamson783f1572012-05-30 14:19:43 -06004344 if (dma_pdev->multifunction &&
Alex Williamsonc14d2692013-05-30 12:39:18 -06004345 !pci_acs_enabled(dma_pdev, REQ_ACS_FLAGS)) {
4346 u8 i, slot = PCI_SLOT(dma_pdev->devfn);
4347
4348 for (i = 0; i < 8; i++) {
4349 struct pci_dev *tmp;
4350
4351 tmp = pci_get_slot(dma_pdev->bus, PCI_DEVFN(slot, i));
4352 if (!tmp)
4353 continue;
4354
4355 if (!pci_acs_enabled(tmp, REQ_ACS_FLAGS)) {
4356 swap_pci_ref(&dma_pdev, tmp);
4357 break;
4358 }
4359 pci_dev_put(tmp);
4360 }
4361 }
Alex Williamson783f1572012-05-30 14:19:43 -06004362
Alex Williamsona4ff1fc2012-08-04 12:08:55 -06004363 /*
4364 * Devices on the root bus go through the iommu. If that's not us,
4365 * find the next upstream device and test ACS up to the root bus.
4366 * Finding the next device may require skipping virtual buses.
4367 */
Alex Williamson783f1572012-05-30 14:19:43 -06004368 while (!pci_is_root_bus(dma_pdev->bus)) {
Alex Williamsona4ff1fc2012-08-04 12:08:55 -06004369 struct pci_bus *bus = dma_pdev->bus;
4370
4371 while (!bus->self) {
4372 if (!pci_is_root_bus(bus))
4373 bus = bus->parent;
4374 else
4375 goto root_bus;
4376 }
4377
4378 if (pci_acs_path_enabled(bus->self, NULL, REQ_ACS_FLAGS))
Alex Williamson783f1572012-05-30 14:19:43 -06004379 break;
4380
Alex Williamsona4ff1fc2012-08-04 12:08:55 -06004381 swap_pci_ref(&dma_pdev, pci_dev_get(bus->self));
Alex Williamson70ae6f02011-10-21 15:56:11 -04004382 }
4383
Alex Williamsona4ff1fc2012-08-04 12:08:55 -06004384root_bus:
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004385 group = iommu_group_get(&dma_pdev->dev);
4386 pci_dev_put(dma_pdev);
4387 if (!group) {
4388 group = iommu_group_alloc();
4389 if (IS_ERR(group))
4390 return PTR_ERR(group);
4391 }
Alex Williamsonbcb71ab2011-10-21 15:56:24 -04004392
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004393 ret = iommu_group_add_device(group, dev);
Alex Williamson70ae6f02011-10-21 15:56:11 -04004394
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004395 iommu_group_put(group);
4396 return ret;
4397}
4398
4399static void intel_iommu_remove_device(struct device *dev)
4400{
4401 iommu_group_remove_device(dev);
Alex Williamson70ae6f02011-10-21 15:56:11 -04004402}
4403
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01004404static struct iommu_ops intel_iommu_ops = {
4405 .domain_init = intel_iommu_domain_init,
4406 .domain_destroy = intel_iommu_domain_destroy,
4407 .attach_dev = intel_iommu_attach_device,
4408 .detach_dev = intel_iommu_detach_device,
Joerg Roedelb146a1c9f2010-01-20 17:17:37 +01004409 .map = intel_iommu_map,
4410 .unmap = intel_iommu_unmap,
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01004411 .iova_to_phys = intel_iommu_iova_to_phys,
Sheng Yangdbb9fd82009-03-18 15:33:06 +08004412 .domain_has_cap = intel_iommu_domain_has_cap,
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004413 .add_device = intel_iommu_add_device,
4414 .remove_device = intel_iommu_remove_device,
Ohad Ben-Cohen6d1c56a2011-11-10 11:32:30 +02004415 .pgsize_bitmap = INTEL_IOMMU_PGSIZES,
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01004416};
David Woodhouse9af88142009-02-13 23:18:03 +00004417
Daniel Vetter94526182013-01-20 23:50:13 +01004418static void quirk_iommu_g4x_gfx(struct pci_dev *dev)
4419{
4420 /* G4x/GM45 integrated gfx dmar support is totally busted. */
4421 printk(KERN_INFO "DMAR: Disabling IOMMU for graphics on this chipset\n");
4422 dmar_map_gfx = 0;
4423}
4424
4425DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_g4x_gfx);
4426DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_g4x_gfx);
4427DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_g4x_gfx);
4428DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_g4x_gfx);
4429DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_g4x_gfx);
4430DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_g4x_gfx);
4431DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_g4x_gfx);
4432
Greg Kroah-Hartmand34d6512012-12-21 15:05:21 -08004433static void quirk_iommu_rwbf(struct pci_dev *dev)
David Woodhouse9af88142009-02-13 23:18:03 +00004434{
4435 /*
4436 * Mobile 4 Series Chipset neglects to set RWBF capability,
Daniel Vetter210561f2013-01-21 19:48:59 +01004437 * but needs it. Same seems to hold for the desktop versions.
David Woodhouse9af88142009-02-13 23:18:03 +00004438 */
4439 printk(KERN_INFO "DMAR: Forcing write-buffer flush capability\n");
4440 rwbf_quirk = 1;
4441}
4442
4443DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_rwbf);
Daniel Vetter210561f2013-01-21 19:48:59 +01004444DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_rwbf);
4445DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_rwbf);
4446DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_rwbf);
4447DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_rwbf);
4448DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_rwbf);
4449DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_rwbf);
David Woodhousee0fc7e02009-09-30 09:12:17 -07004450
Adam Jacksoneecfd572010-08-25 21:17:34 +01004451#define GGC 0x52
4452#define GGC_MEMORY_SIZE_MASK (0xf << 8)
4453#define GGC_MEMORY_SIZE_NONE (0x0 << 8)
4454#define GGC_MEMORY_SIZE_1M (0x1 << 8)
4455#define GGC_MEMORY_SIZE_2M (0x3 << 8)
4456#define GGC_MEMORY_VT_ENABLED (0x8 << 8)
4457#define GGC_MEMORY_SIZE_2M_VT (0x9 << 8)
4458#define GGC_MEMORY_SIZE_3M_VT (0xa << 8)
4459#define GGC_MEMORY_SIZE_4M_VT (0xb << 8)
4460
Greg Kroah-Hartmand34d6512012-12-21 15:05:21 -08004461static void quirk_calpella_no_shadow_gtt(struct pci_dev *dev)
David Woodhouse9eecabc2010-09-21 22:28:23 +01004462{
4463 unsigned short ggc;
4464
Adam Jacksoneecfd572010-08-25 21:17:34 +01004465 if (pci_read_config_word(dev, GGC, &ggc))
David Woodhouse9eecabc2010-09-21 22:28:23 +01004466 return;
4467
Adam Jacksoneecfd572010-08-25 21:17:34 +01004468 if (!(ggc & GGC_MEMORY_VT_ENABLED)) {
David Woodhouse9eecabc2010-09-21 22:28:23 +01004469 printk(KERN_INFO "DMAR: BIOS has allocated no shadow GTT; disabling IOMMU for graphics\n");
4470 dmar_map_gfx = 0;
David Woodhouse6fbcfb32011-09-25 19:11:14 -07004471 } else if (dmar_map_gfx) {
4472 /* we have to ensure the gfx device is idle before we flush */
4473 printk(KERN_INFO "DMAR: Disabling batched IOTLB flush on Ironlake\n");
4474 intel_iommu_strict = 1;
4475 }
David Woodhouse9eecabc2010-09-21 22:28:23 +01004476}
4477DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0040, quirk_calpella_no_shadow_gtt);
4478DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0044, quirk_calpella_no_shadow_gtt);
4479DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0062, quirk_calpella_no_shadow_gtt);
4480DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x006a, quirk_calpella_no_shadow_gtt);
4481
David Woodhousee0fc7e02009-09-30 09:12:17 -07004482/* On Tylersburg chipsets, some BIOSes have been known to enable the
4483 ISOCH DMAR unit for the Azalia sound device, but not give it any
4484 TLB entries, which causes it to deadlock. Check for that. We do
4485 this in a function called from init_dmars(), instead of in a PCI
4486 quirk, because we don't want to print the obnoxious "BIOS broken"
4487 message if VT-d is actually disabled.
4488*/
4489static void __init check_tylersburg_isoch(void)
4490{
4491 struct pci_dev *pdev;
4492 uint32_t vtisochctrl;
4493
4494 /* If there's no Azalia in the system anyway, forget it. */
4495 pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x3a3e, NULL);
4496 if (!pdev)
4497 return;
4498 pci_dev_put(pdev);
4499
4500 /* System Management Registers. Might be hidden, in which case
4501 we can't do the sanity check. But that's OK, because the
4502 known-broken BIOSes _don't_ actually hide it, so far. */
4503 pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x342e, NULL);
4504 if (!pdev)
4505 return;
4506
4507 if (pci_read_config_dword(pdev, 0x188, &vtisochctrl)) {
4508 pci_dev_put(pdev);
4509 return;
4510 }
4511
4512 pci_dev_put(pdev);
4513
4514 /* If Azalia DMA is routed to the non-isoch DMAR unit, fine. */
4515 if (vtisochctrl & 1)
4516 return;
4517
4518 /* Drop all bits other than the number of TLB entries */
4519 vtisochctrl &= 0x1c;
4520
4521 /* If we have the recommended number of TLB entries (16), fine. */
4522 if (vtisochctrl == 0x10)
4523 return;
4524
4525 /* Zero TLB entries? You get to ride the short bus to school. */
4526 if (!vtisochctrl) {
4527 WARN(1, "Your BIOS is broken; DMA routed to ISOCH DMAR unit but no TLB space.\n"
4528 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
4529 dmi_get_system_info(DMI_BIOS_VENDOR),
4530 dmi_get_system_info(DMI_BIOS_VERSION),
4531 dmi_get_system_info(DMI_PRODUCT_VERSION));
4532 iommu_identity_mapping |= IDENTMAP_AZALIA;
4533 return;
4534 }
4535
4536 printk(KERN_WARNING "DMAR: Recommended TLB entries for ISOCH unit is 16; your BIOS set %d\n",
4537 vtisochctrl);
4538}