blob: 42f2f83774224fb7897bf848fc6b84c4bce87380 [file] [log] [blame]
H. Peter Anvin1965aae2008-10-22 22:26:29 -07001#ifndef _ASM_X86_APIC_H
2#define _ASM_X86_APIC_H
Thomas Gleixner67c5fc52008-01-30 13:30:15 +01003
Ingo Molnare2780a62009-02-17 13:52:29 +01004#include <linux/cpumask.h>
Thomas Gleixner67c5fc52008-01-30 13:30:15 +01005#include <linux/delay.h>
Ingo Molnare2780a62009-02-17 13:52:29 +01006#include <linux/pm.h>
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +01007
8#include <asm/alternative.h>
Suresh Siddha13c88fb52008-07-10 11:16:52 -07009#include <asm/cpufeature.h>
Ingo Molnare2780a62009-02-17 13:52:29 +010010#include <asm/processor.h>
11#include <asm/apicdef.h>
12#include <asm/atomic.h>
13#include <asm/fixmap.h>
14#include <asm/mpspec.h>
15#include <asm/system.h>
Suresh Siddha13c88fb52008-07-10 11:16:52 -070016#include <asm/msr.h>
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010017
18#define ARCH_APICTIMER_STOPS_ON_C3 1
19
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010020/*
21 * Debugging macros
22 */
23#define APIC_QUIET 0
24#define APIC_VERBOSE 1
25#define APIC_DEBUG 2
26
27/*
28 * Define the default level of output to be very little
29 * This can be turned up by using apic=verbose for more
30 * information and apic=debug for _lots_ of information.
31 * apic_verbosity is defined in apic.c
32 */
33#define apic_printk(v, s, a...) do { \
34 if ((v) <= apic_verbosity) \
35 printk(s, ##a); \
36 } while (0)
37
38
Ingo Molnar160d8da2009-02-11 11:27:39 +010039#if defined(CONFIG_X86_LOCAL_APIC) && defined(CONFIG_X86_32)
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010040extern void generic_apic_probe(void);
Ingo Molnar160d8da2009-02-11 11:27:39 +010041#else
42static inline void generic_apic_probe(void)
43{
44}
45#endif
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010046
47#ifdef CONFIG_X86_LOCAL_APIC
48
Maciej W. Rozyckibaa13182008-07-14 18:44:51 +010049extern unsigned int apic_verbosity;
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010050extern int local_apic_timer_c2_ok;
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010051
Yinghai Lu3c999f12008-06-20 16:11:20 -070052extern int disable_apic;
Ingo Molnar0939e4f2009-01-28 17:16:25 +010053
54#ifdef CONFIG_SMP
55extern void __inquire_remote_apic(int apicid);
56#else /* CONFIG_SMP */
57static inline void __inquire_remote_apic(int apicid)
58{
59}
60#endif /* CONFIG_SMP */
61
62static inline void default_inquire_remote_apic(int apicid)
63{
64 if (apic_verbosity >= APIC_DEBUG)
65 __inquire_remote_apic(apicid);
66}
67
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010068/*
69 * Basic functions accessing APICs.
70 */
71#ifdef CONFIG_PARAVIRT
72#include <asm/paravirt.h>
Thomas Gleixner96a388d2007-10-11 11:20:03 +020073#else
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010074#define setup_boot_clock setup_boot_APIC_clock
75#define setup_secondary_clock setup_secondary_APIC_clock
Thomas Gleixner96a388d2007-10-11 11:20:03 +020076#endif
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010077
Ravikiran G Thirumalai70511132009-03-23 23:14:29 -070078#ifdef CONFIG_X86_64
Ravikiran G Thirumalaiaa7d8e25e2008-03-20 00:41:16 -070079extern int is_vsmp_box(void);
Yinghai Lu129d8bc2009-02-25 21:20:50 -080080#else
81static inline int is_vsmp_box(void)
82{
83 return 0;
84}
85#endif
Jaswinder Singh2b97df02008-07-23 17:13:14 +053086extern void xapic_wait_icr_idle(void);
87extern u32 safe_xapic_wait_icr_idle(void);
Jaswinder Singh2b97df02008-07-23 17:13:14 +053088extern void xapic_icr_write(u32, u32);
89extern int setup_profiling_timer(unsigned int);
Ravikiran G Thirumalaiaa7d8e25e2008-03-20 00:41:16 -070090
Suresh Siddha1b374e42008-07-10 11:16:49 -070091static inline void native_apic_mem_write(u32 reg, u32 v)
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010092{
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +010093 volatile u32 *addr = (volatile u32 *)(APIC_BASE + reg);
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010094
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +010095 alternative_io("movl %0, %1", "xchgl %0, %1", X86_FEATURE_11AP,
96 ASM_OUTPUT2("=r" (v), "=m" (*addr)),
97 ASM_OUTPUT2("0" (v), "m" (*addr)));
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010098}
99
Suresh Siddha1b374e42008-07-10 11:16:49 -0700100static inline u32 native_apic_mem_read(u32 reg)
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100101{
102 return *((volatile u32 *)(APIC_BASE + reg));
103}
104
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800105extern void native_apic_wait_icr_idle(void);
106extern u32 native_safe_apic_wait_icr_idle(void);
107extern void native_apic_icr_write(u32 low, u32 id);
108extern u64 native_apic_icr_read(void);
109
Fenghua Yub24696b2009-03-27 14:22:44 -0700110#define EIM_8BIT_APIC_ID 0
111#define EIM_32BIT_APIC_ID 1
112
Han, Weidongd0b03bd2009-04-03 17:15:50 +0800113#ifdef CONFIG_X86_X2APIC
Suresh Siddhace4e2402009-03-17 10:16:54 -0800114/*
115 * Make previous memory operations globally visible before
116 * sending the IPI through x2apic wrmsr. We need a serializing instruction or
117 * mfence for this.
118 */
119static inline void x2apic_wrmsr_fence(void)
120{
121 asm volatile("mfence" : : : "memory");
122}
123
Suresh Siddha13c88fb52008-07-10 11:16:52 -0700124static inline void native_apic_msr_write(u32 reg, u32 v)
125{
126 if (reg == APIC_DFR || reg == APIC_ID || reg == APIC_LDR ||
127 reg == APIC_LVR)
128 return;
129
130 wrmsr(APIC_BASE_MSR + (reg >> 4), v, 0);
131}
132
133static inline u32 native_apic_msr_read(u32 reg)
134{
135 u32 low, high;
136
137 if (reg == APIC_DFR)
138 return -1;
139
140 rdmsr(APIC_BASE_MSR + (reg >> 4), low, high);
141 return low;
142}
143
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800144static inline void native_x2apic_wait_icr_idle(void)
145{
146 /* no need to wait for icr idle in x2apic */
147 return;
148}
149
150static inline u32 native_safe_x2apic_wait_icr_idle(void)
151{
152 /* no need to wait for icr idle in x2apic */
153 return 0;
154}
155
156static inline void native_x2apic_icr_write(u32 low, u32 id)
157{
158 wrmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), ((__u64) id) << 32 | low);
159}
160
161static inline u64 native_x2apic_icr_read(void)
162{
163 unsigned long val;
164
165 rdmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), val);
166 return val;
167}
168
Suresh Siddhaef1f87a2009-02-21 14:23:21 -0800169extern int x2apic, x2apic_phys;
Suresh Siddha6e1cb382008-07-10 11:16:58 -0700170extern void check_x2apic(void);
171extern void enable_x2apic(void);
172extern void enable_IR_x2apic(void);
173extern void x2apic_icr_write(u32 low, u32 id);
Yinghai Lua11b5ab2008-09-03 16:58:31 -0700174static inline int x2apic_enabled(void)
175{
176 int msr, msr2;
177
178 if (!cpu_has_x2apic)
179 return 0;
180
181 rdmsr(MSR_IA32_APICBASE, msr, msr2);
182 if (msr & X2APIC_ENABLE)
183 return 1;
184 return 0;
185}
186#else
Yinghai Lu06cd9a72009-02-16 17:29:58 -0800187static inline void check_x2apic(void)
188{
189}
190static inline void enable_x2apic(void)
191{
192}
193static inline void enable_IR_x2apic(void)
194{
195}
196static inline int x2apic_enabled(void)
197{
198 return 0;
199}
Suresh Siddhacf6567f2009-03-16 17:05:00 -0700200
201#define x2apic 0
202
Yinghai Luc535b6a2008-07-11 18:41:54 -0700203#endif
Suresh Siddha1b374e42008-07-10 11:16:49 -0700204
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100205extern int get_physical_broadcast(void);
206
Yinghai Lu06cd9a72009-02-16 17:29:58 -0800207#ifdef CONFIG_X86_X2APIC
Suresh Siddha89027d32008-07-10 11:16:56 -0700208static inline void ack_x2APIC_irq(void)
209{
210 /* Docs say use 0 for future compatibility */
211 native_apic_msr_write(APIC_EOI, 0);
212}
213#endif
214
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100215extern int lapic_get_maxlvt(void);
216extern void clear_local_APIC(void);
217extern void connect_bsp_APIC(void);
218extern void disconnect_bsp_APIC(int virt_wire_setup);
219extern void disable_local_APIC(void);
220extern void lapic_shutdown(void);
221extern int verify_local_APIC(void);
222extern void cache_APIC_registers(void);
223extern void sync_Arb_IDs(void);
224extern void init_bsp_APIC(void);
225extern void setup_local_APIC(void);
Andi Kleen739f33b2008-01-30 13:30:40 +0100226extern void end_local_APIC_setup(void);
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100227extern void init_apic_mappings(void);
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100228extern void setup_boot_APIC_clock(void);
229extern void setup_secondary_APIC_clock(void);
230extern int APIC_init_uniprocessor(void);
Jan Beuliche9427102008-01-30 13:31:24 +0100231extern void enable_NMI_through_LVT0(void);
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100232
233/*
234 * On 32bit this is mach-xxx local
235 */
236#ifdef CONFIG_X86_64
Yinghai Lu8643f9d2008-02-19 03:21:06 -0800237extern void early_init_lapic_mapping(void);
Alok Kataria8fbbc4b2008-07-01 11:43:34 -0700238extern int apic_is_clustered_box(void);
239#else
240static inline int apic_is_clustered_box(void)
241{
242 return 0;
243}
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100244#endif
245
Robert Richter7b83dae2008-01-30 13:30:40 +0100246extern u8 setup_APIC_eilvt_mce(u8 vector, u8 msg_type, u8 mask);
247extern u8 setup_APIC_eilvt_ibs(u8 vector, u8 msg_type, u8 mask);
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100248
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100249
250#else /* !CONFIG_X86_LOCAL_APIC */
251static inline void lapic_shutdown(void) { }
252#define local_apic_timer_c2_ok 1
Yinghai Luf3294a32008-06-27 01:41:56 -0700253static inline void init_apic_mappings(void) { }
Ivan Vecerad3ec5ca2008-11-11 14:33:44 +0100254static inline void disable_local_APIC(void) { }
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100255
256#endif /* !CONFIG_X86_LOCAL_APIC */
257
Ingo Molnar1f75ed02009-01-28 17:36:56 +0100258#ifdef CONFIG_X86_64
259#define SET_APIC_ID(x) (apic->set_apic_id(x))
260#else
261
Ingo Molnar1f75ed02009-01-28 17:36:56 +0100262#endif
263
Ingo Molnare2780a62009-02-17 13:52:29 +0100264/*
265 * Copyright 2004 James Cleverdon, IBM.
266 * Subject to the GNU Public License, v.2
267 *
268 * Generic APIC sub-arch data struct.
269 *
270 * Hacked for x86-64 by James Cleverdon from i386 architecture code by
271 * Martin Bligh, Andi Kleen, James Bottomley, John Stultz, and
272 * James Cleverdon.
273 */
Ingo Molnarbe163a12009-02-17 16:28:46 +0100274struct apic {
Ingo Molnare2780a62009-02-17 13:52:29 +0100275 char *name;
276
277 int (*probe)(void);
278 int (*acpi_madt_oem_check)(char *oem_id, char *oem_table_id);
279 int (*apic_id_registered)(void);
280
281 u32 irq_delivery_mode;
282 u32 irq_dest_mode;
283
284 const struct cpumask *(*target_cpus)(void);
285
286 int disable_esr;
287
288 int dest_logical;
289 unsigned long (*check_apicid_used)(physid_mask_t bitmap, int apicid);
290 unsigned long (*check_apicid_present)(int apicid);
291
292 void (*vector_allocation_domain)(int cpu, struct cpumask *retmask);
293 void (*init_apic_ldr)(void);
294
295 physid_mask_t (*ioapic_phys_id_map)(physid_mask_t map);
296
297 void (*setup_apic_routing)(void);
298 int (*multi_timer_check)(int apic, int irq);
299 int (*apicid_to_node)(int logical_apicid);
300 int (*cpu_to_logical_apicid)(int cpu);
301 int (*cpu_present_to_apicid)(int mps_cpu);
302 physid_mask_t (*apicid_to_cpu_present)(int phys_apicid);
303 void (*setup_portio_remap)(void);
304 int (*check_phys_apicid_present)(int boot_cpu_physical_apicid);
305 void (*enable_apic_mode)(void);
306 int (*phys_pkg_id)(int cpuid_apic, int index_msb);
307
308 /*
Ingo Molnarbe163a12009-02-17 16:28:46 +0100309 * When one of the next two hooks returns 1 the apic
Ingo Molnare2780a62009-02-17 13:52:29 +0100310 * is switched to this. Essentially they are additional
311 * probe functions:
312 */
313 int (*mps_oem_check)(struct mpc_table *mpc, char *oem, char *productid);
314
315 unsigned int (*get_apic_id)(unsigned long x);
316 unsigned long (*set_apic_id)(unsigned int id);
317 unsigned long apic_id_mask;
318
319 unsigned int (*cpu_mask_to_apicid)(const struct cpumask *cpumask);
320 unsigned int (*cpu_mask_to_apicid_and)(const struct cpumask *cpumask,
321 const struct cpumask *andmask);
322
323 /* ipi */
324 void (*send_IPI_mask)(const struct cpumask *mask, int vector);
325 void (*send_IPI_mask_allbutself)(const struct cpumask *mask,
326 int vector);
327 void (*send_IPI_allbutself)(int vector);
328 void (*send_IPI_all)(int vector);
329 void (*send_IPI_self)(int vector);
330
331 /* wakeup_secondary_cpu */
Ingo Molnar1f5bcab2009-02-26 13:51:40 +0100332 int (*wakeup_secondary_cpu)(int apicid, unsigned long start_eip);
Ingo Molnare2780a62009-02-17 13:52:29 +0100333
334 int trampoline_phys_low;
335 int trampoline_phys_high;
336
337 void (*wait_for_init_deassert)(atomic_t *deassert);
338 void (*smp_callin_clear_local_apic)(void);
Ingo Molnare2780a62009-02-17 13:52:29 +0100339 void (*inquire_remote_apic)(int apicid);
340
341 /* apic ops */
342 u32 (*read)(u32 reg);
343 void (*write)(u32 reg, u32 v);
344 u64 (*icr_read)(void);
345 void (*icr_write)(u32 low, u32 high);
346 void (*wait_icr_idle)(void);
347 u32 (*safe_wait_icr_idle)(void);
348};
349
Ingo Molnar0917c012009-02-26 12:47:40 +0100350/*
351 * Pointer to the local APIC driver in use on this system (there's
352 * always just one such driver in use - the kernel decides via an
353 * early probing process which one it picks - and then sticks to it):
354 */
Ingo Molnarbe163a12009-02-17 16:28:46 +0100355extern struct apic *apic;
Ingo Molnar0917c012009-02-26 12:47:40 +0100356
357/*
358 * APIC functionality to boot other CPUs - only used on SMP:
359 */
360#ifdef CONFIG_SMP
Yinghai Lu2b6163b2009-02-25 20:50:49 -0800361extern atomic_t init_deasserted;
362extern int wakeup_secondary_cpu_via_nmi(int apicid, unsigned long start_eip);
Ingo Molnar0917c012009-02-26 12:47:40 +0100363#endif
Ingo Molnare2780a62009-02-17 13:52:29 +0100364
365static inline u32 apic_read(u32 reg)
366{
367 return apic->read(reg);
368}
369
370static inline void apic_write(u32 reg, u32 val)
371{
372 apic->write(reg, val);
373}
374
375static inline u64 apic_icr_read(void)
376{
377 return apic->icr_read();
378}
379
380static inline void apic_icr_write(u32 low, u32 high)
381{
382 apic->icr_write(low, high);
383}
384
385static inline void apic_wait_icr_idle(void)
386{
387 apic->wait_icr_idle();
388}
389
390static inline u32 safe_apic_wait_icr_idle(void)
391{
392 return apic->safe_wait_icr_idle();
393}
394
395
396static inline void ack_APIC_irq(void)
397{
Ingo Molnarb2b35252009-03-05 15:15:44 +0100398#ifdef CONFIG_X86_LOCAL_APIC
Ingo Molnare2780a62009-02-17 13:52:29 +0100399 /*
400 * ack_APIC_irq() actually gets compiled as a single instruction
401 * ... yummie.
402 */
403
404 /* Docs say use 0 for future compatibility */
405 apic_write(APIC_EOI, 0);
Ingo Molnarb2b35252009-03-05 15:15:44 +0100406#endif
Ingo Molnare2780a62009-02-17 13:52:29 +0100407}
408
409static inline unsigned default_get_apic_id(unsigned long x)
410{
411 unsigned int ver = GET_APIC_VERSION(apic_read(APIC_LVR));
412
413 if (APIC_XAPIC(ver))
414 return (x >> 24) & 0xFF;
415 else
416 return (x >> 24) & 0x0F;
417}
418
419/*
420 * Warm reset vector default position:
421 */
422#define DEFAULT_TRAMPOLINE_PHYS_LOW 0x467
423#define DEFAULT_TRAMPOLINE_PHYS_HIGH 0x469
424
Yinghai Lu2b6163b2009-02-25 20:50:49 -0800425#ifdef CONFIG_X86_64
Ingo Molnarbe163a12009-02-17 16:28:46 +0100426extern struct apic apic_flat;
427extern struct apic apic_physflat;
428extern struct apic apic_x2apic_cluster;
429extern struct apic apic_x2apic_phys;
Ingo Molnare2780a62009-02-17 13:52:29 +0100430extern int default_acpi_madt_oem_check(char *, char *);
431
432extern void apic_send_IPI_self(int vector);
433
Ingo Molnarbe163a12009-02-17 16:28:46 +0100434extern struct apic apic_x2apic_uv_x;
Ingo Molnare2780a62009-02-17 13:52:29 +0100435DECLARE_PER_CPU(int, x2apic_extra_bits);
436
437extern int default_cpu_present_to_apicid(int mps_cpu);
438extern int default_check_phys_apicid_present(int boot_cpu_physical_apicid);
439#endif
440
441static inline void default_wait_for_init_deassert(atomic_t *deassert)
442{
443 while (!atomic_read(deassert))
444 cpu_relax();
445 return;
446}
447
448extern void generic_bigsmp_probe(void);
449
450
451#ifdef CONFIG_X86_LOCAL_APIC
452
453#include <asm/smp.h>
454
455#define APIC_DFR_VALUE (APIC_DFR_FLAT)
456
457static inline const struct cpumask *default_target_cpus(void)
458{
459#ifdef CONFIG_SMP
460 return cpu_online_mask;
461#else
462 return cpumask_of(0);
463#endif
464}
465
466DECLARE_EARLY_PER_CPU(u16, x86_bios_cpu_apicid);
467
468
469static inline unsigned int read_apic_id(void)
470{
471 unsigned int reg;
472
473 reg = apic_read(APIC_ID);
474
475 return apic->get_apic_id(reg);
476}
477
478extern void default_setup_apic_routing(void);
479
480#ifdef CONFIG_X86_32
481/*
482 * Set up the logical destination ID.
483 *
484 * Intel recommends to set DFR, LDR and TPR before enabling
485 * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
486 * document number 292116). So here it goes...
487 */
488extern void default_init_apic_ldr(void);
489
490static inline int default_apic_id_registered(void)
491{
492 return physid_isset(read_apic_id(), phys_cpu_present_map);
493}
494
Yinghai Luf56e5032009-03-24 14:16:30 -0700495static inline int default_phys_pkg_id(int cpuid_apic, int index_msb)
496{
497 return cpuid_apic >> index_msb;
498}
499
500extern int default_apicid_to_node(int logical_apicid);
501
502#endif
503
Ingo Molnare2780a62009-02-17 13:52:29 +0100504static inline unsigned int
505default_cpu_mask_to_apicid(const struct cpumask *cpumask)
506{
Yinghai Luf56e5032009-03-24 14:16:30 -0700507 return cpumask_bits(cpumask)[0] & APIC_ALL_CPUS;
Ingo Molnare2780a62009-02-17 13:52:29 +0100508}
509
510static inline unsigned int
511default_cpu_mask_to_apicid_and(const struct cpumask *cpumask,
512 const struct cpumask *andmask)
513{
514 unsigned long mask1 = cpumask_bits(cpumask)[0];
515 unsigned long mask2 = cpumask_bits(andmask)[0];
516 unsigned long mask3 = cpumask_bits(cpu_online_mask)[0];
517
518 return (unsigned int)(mask1 & mask2 & mask3);
519}
520
Ingo Molnare2780a62009-02-17 13:52:29 +0100521static inline unsigned long default_check_apicid_used(physid_mask_t bitmap, int apicid)
522{
523 return physid_isset(apicid, bitmap);
524}
525
526static inline unsigned long default_check_apicid_present(int bit)
527{
528 return physid_isset(bit, phys_cpu_present_map);
529}
530
531static inline physid_mask_t default_ioapic_phys_id_map(physid_mask_t phys_map)
532{
533 return phys_map;
534}
535
536/* Mapping from cpu number to logical apicid */
537static inline int default_cpu_to_logical_apicid(int cpu)
538{
539 return 1 << cpu;
540}
541
542static inline int __default_cpu_present_to_apicid(int mps_cpu)
543{
544 if (mps_cpu < nr_cpu_ids && cpu_present(mps_cpu))
545 return (int)per_cpu(x86_bios_cpu_apicid, mps_cpu);
546 else
547 return BAD_APICID;
548}
549
550static inline int
551__default_check_phys_apicid_present(int boot_cpu_physical_apicid)
552{
553 return physid_isset(boot_cpu_physical_apicid, phys_cpu_present_map);
554}
555
556#ifdef CONFIG_X86_32
557static inline int default_cpu_present_to_apicid(int mps_cpu)
558{
559 return __default_cpu_present_to_apicid(mps_cpu);
560}
561
562static inline int
563default_check_phys_apicid_present(int boot_cpu_physical_apicid)
564{
565 return __default_check_phys_apicid_present(boot_cpu_physical_apicid);
566}
567#else
568extern int default_cpu_present_to_apicid(int mps_cpu);
569extern int default_check_phys_apicid_present(int boot_cpu_physical_apicid);
570#endif
571
572static inline physid_mask_t default_apicid_to_cpu_present(int phys_apicid)
573{
574 return physid_mask_of_physid(phys_apicid);
575}
576
577#endif /* CONFIG_X86_LOCAL_APIC */
578
Ingo Molnar2f205bc2009-02-17 14:45:30 +0100579#ifdef CONFIG_X86_32
580extern u8 cpu_2_logical_apicid[NR_CPUS];
581#endif
582
H. Peter Anvin1965aae2008-10-22 22:26:29 -0700583#endif /* _ASM_X86_APIC_H */