Dimitris Papastamos | 9fabe24 | 2011-09-19 14:34:00 +0100 | [diff] [blame] | 1 | /* |
| 2 | * Register cache access API |
| 3 | * |
| 4 | * Copyright 2011 Wolfson Microelectronics plc |
| 5 | * |
| 6 | * Author: Dimitris Papastamos <dp@opensource.wolfsonmicro.com> |
| 7 | * |
| 8 | * This program is free software; you can redistribute it and/or modify |
| 9 | * it under the terms of the GNU General Public License version 2 as |
| 10 | * published by the Free Software Foundation. |
| 11 | */ |
| 12 | |
Mark Brown | f094fea | 2011-10-04 22:05:47 +0100 | [diff] [blame] | 13 | #include <linux/bsearch.h> |
Xiubo Li | e39be3a | 2014-10-09 17:02:52 +0800 | [diff] [blame] | 14 | #include <linux/device.h> |
| 15 | #include <linux/export.h> |
| 16 | #include <linux/slab.h> |
Dimitris Papastamos | c08604b | 2011-10-03 10:50:14 +0100 | [diff] [blame] | 17 | #include <linux/sort.h> |
Dimitris Papastamos | 9fabe24 | 2011-09-19 14:34:00 +0100 | [diff] [blame] | 18 | |
Steven Rostedt | f58078d | 2015-03-19 17:50:47 -0400 | [diff] [blame] | 19 | #include "trace.h" |
Dimitris Papastamos | 9fabe24 | 2011-09-19 14:34:00 +0100 | [diff] [blame] | 20 | #include "internal.h" |
| 21 | |
| 22 | static const struct regcache_ops *cache_types[] = { |
Dimitris Papastamos | 28644c80 | 2011-09-19 14:34:02 +0100 | [diff] [blame] | 23 | ®cache_rbtree_ops, |
Dimitris Papastamos | 2cbbb57 | 2011-09-19 14:34:03 +0100 | [diff] [blame] | 24 | ®cache_lzo_ops, |
Mark Brown | 2ac902c | 2012-12-19 14:51:55 +0000 | [diff] [blame] | 25 | ®cache_flat_ops, |
Dimitris Papastamos | 9fabe24 | 2011-09-19 14:34:00 +0100 | [diff] [blame] | 26 | }; |
| 27 | |
| 28 | static int regcache_hw_init(struct regmap *map) |
| 29 | { |
| 30 | int i, j; |
| 31 | int ret; |
| 32 | int count; |
Mark Brown | 3245d46 | 2016-02-02 10:16:51 -0200 | [diff] [blame] | 33 | unsigned int reg, val; |
Dimitris Papastamos | 9fabe24 | 2011-09-19 14:34:00 +0100 | [diff] [blame] | 34 | void *tmp_buf; |
| 35 | |
| 36 | if (!map->num_reg_defaults_raw) |
| 37 | return -EINVAL; |
| 38 | |
Xiubo Li | fb70067 | 2014-10-09 17:02:57 +0800 | [diff] [blame] | 39 | /* calculate the size of reg_defaults */ |
| 40 | for (count = 0, i = 0; i < map->num_reg_defaults_raw; i++) |
| 41 | if (!regmap_volatile(map, i * map->reg_stride)) |
| 42 | count++; |
| 43 | |
| 44 | /* all registers are volatile, so just bypass */ |
| 45 | if (!count) { |
| 46 | map->cache_bypass = true; |
| 47 | return 0; |
| 48 | } |
| 49 | |
| 50 | map->num_reg_defaults = count; |
| 51 | map->reg_defaults = kmalloc_array(count, sizeof(struct reg_default), |
| 52 | GFP_KERNEL); |
| 53 | if (!map->reg_defaults) |
| 54 | return -ENOMEM; |
| 55 | |
Dimitris Papastamos | 9fabe24 | 2011-09-19 14:34:00 +0100 | [diff] [blame] | 56 | if (!map->reg_defaults_raw) { |
Viresh Kumar | 621a5f7 | 2015-09-26 15:04:07 -0700 | [diff] [blame] | 57 | bool cache_bypass = map->cache_bypass; |
Dimitris Papastamos | 9fabe24 | 2011-09-19 14:34:00 +0100 | [diff] [blame] | 58 | dev_warn(map->dev, "No cache defaults, reading back from HW\n"); |
Laxman Dewangan | df00c79 | 2012-02-17 18:57:26 +0530 | [diff] [blame] | 59 | |
Maciej S. Szmigiero | d51fe1f | 2016-01-13 22:41:12 +0100 | [diff] [blame] | 60 | /* Bypass the cache access till data read from HW */ |
Viresh Kumar | 621a5f7 | 2015-09-26 15:04:07 -0700 | [diff] [blame] | 61 | map->cache_bypass = true; |
Dimitris Papastamos | 9fabe24 | 2011-09-19 14:34:00 +0100 | [diff] [blame] | 62 | tmp_buf = kmalloc(map->cache_size_raw, GFP_KERNEL); |
Xiubo Li | fb70067 | 2014-10-09 17:02:57 +0800 | [diff] [blame] | 63 | if (!tmp_buf) { |
| 64 | ret = -ENOMEM; |
| 65 | goto err_free; |
| 66 | } |
Mark Brown | eb4cb76 | 2013-02-21 18:39:47 +0000 | [diff] [blame] | 67 | ret = regmap_raw_read(map, 0, tmp_buf, |
Maciej S. Szmigiero | d51fe1f | 2016-01-13 22:41:12 +0100 | [diff] [blame] | 68 | map->cache_size_raw); |
Laxman Dewangan | df00c79 | 2012-02-17 18:57:26 +0530 | [diff] [blame] | 69 | map->cache_bypass = cache_bypass; |
Mark Brown | 3245d46 | 2016-02-02 10:16:51 -0200 | [diff] [blame] | 70 | if (ret == 0) { |
| 71 | map->reg_defaults_raw = tmp_buf; |
| 72 | map->cache_free = 1; |
| 73 | } else { |
| 74 | kfree(tmp_buf); |
| 75 | } |
Dimitris Papastamos | 9fabe24 | 2011-09-19 14:34:00 +0100 | [diff] [blame] | 76 | } |
| 77 | |
Dimitris Papastamos | 9fabe24 | 2011-09-19 14:34:00 +0100 | [diff] [blame] | 78 | /* fill the reg_defaults */ |
Dimitris Papastamos | 9fabe24 | 2011-09-19 14:34:00 +0100 | [diff] [blame] | 79 | for (i = 0, j = 0; i < map->num_reg_defaults_raw; i++) { |
Mark Brown | 3245d46 | 2016-02-02 10:16:51 -0200 | [diff] [blame] | 80 | reg = i * map->reg_stride; |
| 81 | |
| 82 | if (!regmap_readable(map, reg)) |
Dimitris Papastamos | 9fabe24 | 2011-09-19 14:34:00 +0100 | [diff] [blame] | 83 | continue; |
Mark Brown | 3245d46 | 2016-02-02 10:16:51 -0200 | [diff] [blame] | 84 | |
| 85 | if (regmap_volatile(map, reg)) |
| 86 | continue; |
| 87 | |
| 88 | if (map->reg_defaults_raw) { |
| 89 | val = regcache_get_val(map, map->reg_defaults_raw, i); |
| 90 | } else { |
| 91 | bool cache_bypass = map->cache_bypass; |
| 92 | |
| 93 | map->cache_bypass = true; |
| 94 | ret = regmap_read(map, reg, &val); |
| 95 | map->cache_bypass = cache_bypass; |
| 96 | if (ret != 0) { |
| 97 | dev_err(map->dev, "Failed to read %d: %d\n", |
| 98 | reg, ret); |
| 99 | goto err_free; |
| 100 | } |
| 101 | } |
| 102 | |
| 103 | map->reg_defaults[j].reg = reg; |
Dimitris Papastamos | 9fabe24 | 2011-09-19 14:34:00 +0100 | [diff] [blame] | 104 | map->reg_defaults[j].def = val; |
| 105 | j++; |
| 106 | } |
| 107 | |
| 108 | return 0; |
Lars-Peter Clausen | 021cd61 | 2011-11-14 10:40:16 +0100 | [diff] [blame] | 109 | |
| 110 | err_free: |
Xiubo Li | fb70067 | 2014-10-09 17:02:57 +0800 | [diff] [blame] | 111 | kfree(map->reg_defaults); |
Lars-Peter Clausen | 021cd61 | 2011-11-14 10:40:16 +0100 | [diff] [blame] | 112 | |
| 113 | return ret; |
Dimitris Papastamos | 9fabe24 | 2011-09-19 14:34:00 +0100 | [diff] [blame] | 114 | } |
| 115 | |
Lars-Peter Clausen | e5e3b8a | 2011-11-16 16:28:16 +0100 | [diff] [blame] | 116 | int regcache_init(struct regmap *map, const struct regmap_config *config) |
Dimitris Papastamos | 9fabe24 | 2011-09-19 14:34:00 +0100 | [diff] [blame] | 117 | { |
| 118 | int ret; |
| 119 | int i; |
| 120 | void *tmp_buf; |
| 121 | |
Mark Brown | e7a6db3 | 2011-09-19 16:08:03 +0100 | [diff] [blame] | 122 | if (map->cache_type == REGCACHE_NONE) { |
Xiubo Li | 8cfe2fd | 2015-12-11 11:23:19 +0800 | [diff] [blame] | 123 | if (config->reg_defaults || config->num_reg_defaults_raw) |
| 124 | dev_warn(map->dev, |
| 125 | "No cache used with register defaults set!\n"); |
| 126 | |
Mark Brown | e7a6db3 | 2011-09-19 16:08:03 +0100 | [diff] [blame] | 127 | map->cache_bypass = true; |
Dimitris Papastamos | 9fabe24 | 2011-09-19 14:34:00 +0100 | [diff] [blame] | 128 | return 0; |
Mark Brown | e7a6db3 | 2011-09-19 16:08:03 +0100 | [diff] [blame] | 129 | } |
Dimitris Papastamos | 9fabe24 | 2011-09-19 14:34:00 +0100 | [diff] [blame] | 130 | |
Xiubo Li | 167f706 | 2015-12-11 11:23:20 +0800 | [diff] [blame] | 131 | if (config->reg_defaults && !config->num_reg_defaults) { |
| 132 | dev_err(map->dev, |
| 133 | "Register defaults are set without the number!\n"); |
| 134 | return -EINVAL; |
| 135 | } |
| 136 | |
Xiubo Li | 8cfe2fd | 2015-12-11 11:23:19 +0800 | [diff] [blame] | 137 | for (i = 0; i < config->num_reg_defaults; i++) |
| 138 | if (config->reg_defaults[i].reg % map->reg_stride) |
| 139 | return -EINVAL; |
| 140 | |
Dimitris Papastamos | 9fabe24 | 2011-09-19 14:34:00 +0100 | [diff] [blame] | 141 | for (i = 0; i < ARRAY_SIZE(cache_types); i++) |
| 142 | if (cache_types[i]->type == map->cache_type) |
| 143 | break; |
| 144 | |
| 145 | if (i == ARRAY_SIZE(cache_types)) { |
| 146 | dev_err(map->dev, "Could not match compress type: %d\n", |
| 147 | map->cache_type); |
| 148 | return -EINVAL; |
| 149 | } |
| 150 | |
Lars-Peter Clausen | e5e3b8a | 2011-11-16 16:28:16 +0100 | [diff] [blame] | 151 | map->num_reg_defaults = config->num_reg_defaults; |
| 152 | map->num_reg_defaults_raw = config->num_reg_defaults_raw; |
| 153 | map->reg_defaults_raw = config->reg_defaults_raw; |
Lars-Peter Clausen | 064d4db | 2011-11-16 20:34:03 +0100 | [diff] [blame] | 154 | map->cache_word_size = DIV_ROUND_UP(config->val_bits, 8); |
| 155 | map->cache_size_raw = map->cache_word_size * config->num_reg_defaults_raw; |
Lars-Peter Clausen | e5e3b8a | 2011-11-16 16:28:16 +0100 | [diff] [blame] | 156 | |
Dimitris Papastamos | 9fabe24 | 2011-09-19 14:34:00 +0100 | [diff] [blame] | 157 | map->cache = NULL; |
| 158 | map->cache_ops = cache_types[i]; |
| 159 | |
| 160 | if (!map->cache_ops->read || |
| 161 | !map->cache_ops->write || |
| 162 | !map->cache_ops->name) |
| 163 | return -EINVAL; |
| 164 | |
| 165 | /* We still need to ensure that the reg_defaults |
| 166 | * won't vanish from under us. We'll need to make |
| 167 | * a copy of it. |
| 168 | */ |
Lars-Peter Clausen | 720e461 | 2011-11-16 16:28:17 +0100 | [diff] [blame] | 169 | if (config->reg_defaults) { |
Lars-Peter Clausen | 720e461 | 2011-11-16 16:28:17 +0100 | [diff] [blame] | 170 | tmp_buf = kmemdup(config->reg_defaults, map->num_reg_defaults * |
Dimitris Papastamos | 9fabe24 | 2011-09-19 14:34:00 +0100 | [diff] [blame] | 171 | sizeof(struct reg_default), GFP_KERNEL); |
| 172 | if (!tmp_buf) |
| 173 | return -ENOMEM; |
| 174 | map->reg_defaults = tmp_buf; |
Mark Brown | 8528bdd | 2011-10-09 13:13:58 +0100 | [diff] [blame] | 175 | } else if (map->num_reg_defaults_raw) { |
Mark Brown | 5fcd256 | 2011-09-29 15:24:54 +0100 | [diff] [blame] | 176 | /* Some devices such as PMICs don't have cache defaults, |
Dimitris Papastamos | 9fabe24 | 2011-09-19 14:34:00 +0100 | [diff] [blame] | 177 | * we cope with this by reading back the HW registers and |
| 178 | * crafting the cache defaults by hand. |
| 179 | */ |
| 180 | ret = regcache_hw_init(map); |
| 181 | if (ret < 0) |
| 182 | return ret; |
Xiubo Li | fb70067 | 2014-10-09 17:02:57 +0800 | [diff] [blame] | 183 | if (map->cache_bypass) |
| 184 | return 0; |
Dimitris Papastamos | 9fabe24 | 2011-09-19 14:34:00 +0100 | [diff] [blame] | 185 | } |
| 186 | |
| 187 | if (!map->max_register) |
| 188 | map->max_register = map->num_reg_defaults_raw; |
| 189 | |
| 190 | if (map->cache_ops->init) { |
| 191 | dev_dbg(map->dev, "Initializing %s cache\n", |
| 192 | map->cache_ops->name); |
Lars-Peter Clausen | bd061c7 | 2011-11-14 10:40:17 +0100 | [diff] [blame] | 193 | ret = map->cache_ops->init(map); |
| 194 | if (ret) |
| 195 | goto err_free; |
Dimitris Papastamos | 9fabe24 | 2011-09-19 14:34:00 +0100 | [diff] [blame] | 196 | } |
| 197 | return 0; |
Lars-Peter Clausen | bd061c7 | 2011-11-14 10:40:17 +0100 | [diff] [blame] | 198 | |
| 199 | err_free: |
| 200 | kfree(map->reg_defaults); |
| 201 | if (map->cache_free) |
| 202 | kfree(map->reg_defaults_raw); |
| 203 | |
| 204 | return ret; |
Dimitris Papastamos | 9fabe24 | 2011-09-19 14:34:00 +0100 | [diff] [blame] | 205 | } |
| 206 | |
| 207 | void regcache_exit(struct regmap *map) |
| 208 | { |
| 209 | if (map->cache_type == REGCACHE_NONE) |
| 210 | return; |
| 211 | |
| 212 | BUG_ON(!map->cache_ops); |
| 213 | |
| 214 | kfree(map->reg_defaults); |
| 215 | if (map->cache_free) |
| 216 | kfree(map->reg_defaults_raw); |
| 217 | |
| 218 | if (map->cache_ops->exit) { |
| 219 | dev_dbg(map->dev, "Destroying %s cache\n", |
| 220 | map->cache_ops->name); |
| 221 | map->cache_ops->exit(map); |
| 222 | } |
| 223 | } |
| 224 | |
| 225 | /** |
| 226 | * regcache_read: Fetch the value of a given register from the cache. |
| 227 | * |
| 228 | * @map: map to configure. |
| 229 | * @reg: The register index. |
| 230 | * @value: The value to be returned. |
| 231 | * |
| 232 | * Return a negative value on failure, 0 on success. |
| 233 | */ |
| 234 | int regcache_read(struct regmap *map, |
| 235 | unsigned int reg, unsigned int *value) |
| 236 | { |
Mark Brown | bc7ee55 | 2011-11-30 14:27:08 +0000 | [diff] [blame] | 237 | int ret; |
| 238 | |
Dimitris Papastamos | 9fabe24 | 2011-09-19 14:34:00 +0100 | [diff] [blame] | 239 | if (map->cache_type == REGCACHE_NONE) |
| 240 | return -ENOSYS; |
| 241 | |
| 242 | BUG_ON(!map->cache_ops); |
| 243 | |
Mark Brown | bc7ee55 | 2011-11-30 14:27:08 +0000 | [diff] [blame] | 244 | if (!regmap_volatile(map, reg)) { |
| 245 | ret = map->cache_ops->read(map, reg, value); |
| 246 | |
| 247 | if (ret == 0) |
Philipp Zabel | c6b570d | 2015-03-09 12:20:13 +0100 | [diff] [blame] | 248 | trace_regmap_reg_read_cache(map, reg, *value); |
Mark Brown | bc7ee55 | 2011-11-30 14:27:08 +0000 | [diff] [blame] | 249 | |
| 250 | return ret; |
| 251 | } |
Dimitris Papastamos | 9fabe24 | 2011-09-19 14:34:00 +0100 | [diff] [blame] | 252 | |
| 253 | return -EINVAL; |
| 254 | } |
Dimitris Papastamos | 9fabe24 | 2011-09-19 14:34:00 +0100 | [diff] [blame] | 255 | |
| 256 | /** |
| 257 | * regcache_write: Set the value of a given register in the cache. |
| 258 | * |
| 259 | * @map: map to configure. |
| 260 | * @reg: The register index. |
| 261 | * @value: The new register value. |
| 262 | * |
| 263 | * Return a negative value on failure, 0 on success. |
| 264 | */ |
| 265 | int regcache_write(struct regmap *map, |
| 266 | unsigned int reg, unsigned int value) |
| 267 | { |
| 268 | if (map->cache_type == REGCACHE_NONE) |
| 269 | return 0; |
| 270 | |
| 271 | BUG_ON(!map->cache_ops); |
| 272 | |
Dimitris Papastamos | 9fabe24 | 2011-09-19 14:34:00 +0100 | [diff] [blame] | 273 | if (!regmap_volatile(map, reg)) |
| 274 | return map->cache_ops->write(map, reg, value); |
| 275 | |
| 276 | return 0; |
| 277 | } |
Dimitris Papastamos | 9fabe24 | 2011-09-19 14:34:00 +0100 | [diff] [blame] | 278 | |
Kevin Cernekee | 3969fa08 | 2015-05-05 15:14:13 -0700 | [diff] [blame] | 279 | static bool regcache_reg_needs_sync(struct regmap *map, unsigned int reg, |
| 280 | unsigned int val) |
| 281 | { |
| 282 | int ret; |
| 283 | |
Kevin Cernekee | 1c79771 | 2015-05-05 15:14:14 -0700 | [diff] [blame] | 284 | /* If we don't know the chip just got reset, then sync everything. */ |
| 285 | if (!map->no_sync_defaults) |
| 286 | return true; |
| 287 | |
Kevin Cernekee | 3969fa08 | 2015-05-05 15:14:13 -0700 | [diff] [blame] | 288 | /* Is this the hardware default? If so skip. */ |
| 289 | ret = regcache_lookup_reg(map, reg); |
| 290 | if (ret >= 0 && val == map->reg_defaults[ret].def) |
| 291 | return false; |
| 292 | return true; |
| 293 | } |
| 294 | |
Maarten ter Huurne | d856fce | 2013-06-03 00:15:26 +0200 | [diff] [blame] | 295 | static int regcache_default_sync(struct regmap *map, unsigned int min, |
| 296 | unsigned int max) |
| 297 | { |
| 298 | unsigned int reg; |
| 299 | |
Dylan Reid | 7561732 | 2014-03-18 13:45:08 -0700 | [diff] [blame] | 300 | for (reg = min; reg <= max; reg += map->reg_stride) { |
Maarten ter Huurne | d856fce | 2013-06-03 00:15:26 +0200 | [diff] [blame] | 301 | unsigned int val; |
| 302 | int ret; |
| 303 | |
Dylan Reid | 83f8475 | 2014-03-18 13:45:09 -0700 | [diff] [blame] | 304 | if (regmap_volatile(map, reg) || |
| 305 | !regmap_writeable(map, reg)) |
Maarten ter Huurne | d856fce | 2013-06-03 00:15:26 +0200 | [diff] [blame] | 306 | continue; |
| 307 | |
| 308 | ret = regcache_read(map, reg, &val); |
| 309 | if (ret) |
| 310 | return ret; |
| 311 | |
Kevin Cernekee | 3969fa08 | 2015-05-05 15:14:13 -0700 | [diff] [blame] | 312 | if (!regcache_reg_needs_sync(map, reg, val)) |
Maarten ter Huurne | d856fce | 2013-06-03 00:15:26 +0200 | [diff] [blame] | 313 | continue; |
| 314 | |
Viresh Kumar | 621a5f7 | 2015-09-26 15:04:07 -0700 | [diff] [blame] | 315 | map->cache_bypass = true; |
Maarten ter Huurne | d856fce | 2013-06-03 00:15:26 +0200 | [diff] [blame] | 316 | ret = _regmap_write(map, reg, val); |
Viresh Kumar | 621a5f7 | 2015-09-26 15:04:07 -0700 | [diff] [blame] | 317 | map->cache_bypass = false; |
Jarkko Nikula | f29a432 | 2014-09-16 14:04:14 +0300 | [diff] [blame] | 318 | if (ret) { |
| 319 | dev_err(map->dev, "Unable to sync register %#x. %d\n", |
| 320 | reg, ret); |
Maarten ter Huurne | d856fce | 2013-06-03 00:15:26 +0200 | [diff] [blame] | 321 | return ret; |
Jarkko Nikula | f29a432 | 2014-09-16 14:04:14 +0300 | [diff] [blame] | 322 | } |
Maarten ter Huurne | d856fce | 2013-06-03 00:15:26 +0200 | [diff] [blame] | 323 | dev_dbg(map->dev, "Synced register %#x, value %#x\n", reg, val); |
| 324 | } |
| 325 | |
| 326 | return 0; |
| 327 | } |
| 328 | |
Dimitris Papastamos | 9fabe24 | 2011-09-19 14:34:00 +0100 | [diff] [blame] | 329 | /** |
| 330 | * regcache_sync: Sync the register cache with the hardware. |
| 331 | * |
| 332 | * @map: map to configure. |
| 333 | * |
| 334 | * Any registers that should not be synced should be marked as |
| 335 | * volatile. In general drivers can choose not to use the provided |
| 336 | * syncing functionality if they so require. |
| 337 | * |
| 338 | * Return a negative value on failure, 0 on success. |
| 339 | */ |
| 340 | int regcache_sync(struct regmap *map) |
| 341 | { |
Dimitris Papastamos | 954757d | 2011-09-27 11:25:06 +0100 | [diff] [blame] | 342 | int ret = 0; |
Dimitris Papastamos | 954757d | 2011-09-27 11:25:06 +0100 | [diff] [blame] | 343 | unsigned int i; |
Dimitris Papastamos | 5936008 | 2011-09-19 14:34:04 +0100 | [diff] [blame] | 344 | const char *name; |
Viresh Kumar | 621a5f7 | 2015-09-26 15:04:07 -0700 | [diff] [blame] | 345 | bool bypass; |
Dimitris Papastamos | 5936008 | 2011-09-19 14:34:04 +0100 | [diff] [blame] | 346 | |
Maarten ter Huurne | d856fce | 2013-06-03 00:15:26 +0200 | [diff] [blame] | 347 | BUG_ON(!map->cache_ops); |
Dimitris Papastamos | 9fabe24 | 2011-09-19 14:34:00 +0100 | [diff] [blame] | 348 | |
Lars-Peter Clausen | 81485f5 | 2013-05-23 15:06:15 +0200 | [diff] [blame] | 349 | map->lock(map->lock_arg); |
Dimitris Papastamos | beb1a10 | 2011-09-29 14:36:26 +0100 | [diff] [blame] | 350 | /* Remember the initial bypass state */ |
| 351 | bypass = map->cache_bypass; |
Dimitris Papastamos | 954757d | 2011-09-27 11:25:06 +0100 | [diff] [blame] | 352 | dev_dbg(map->dev, "Syncing %s cache\n", |
| 353 | map->cache_ops->name); |
| 354 | name = map->cache_ops->name; |
Philipp Zabel | c6b570d | 2015-03-09 12:20:13 +0100 | [diff] [blame] | 355 | trace_regcache_sync(map, name, "start"); |
Mark Brown | 22f0d90 | 2012-01-21 12:01:14 +0000 | [diff] [blame] | 356 | |
Mark Brown | 8ae0d7e | 2011-10-26 10:34:22 +0200 | [diff] [blame] | 357 | if (!map->cache_dirty) |
| 358 | goto out; |
Mark Brown | d9db762 | 2012-01-25 21:06:33 +0000 | [diff] [blame] | 359 | |
Mark Brown | affbe88 | 2013-10-10 21:06:32 +0100 | [diff] [blame] | 360 | map->async = true; |
| 361 | |
Mark Brown | 22f0d90 | 2012-01-21 12:01:14 +0000 | [diff] [blame] | 362 | /* Apply any patch first */ |
Viresh Kumar | 621a5f7 | 2015-09-26 15:04:07 -0700 | [diff] [blame] | 363 | map->cache_bypass = true; |
Mark Brown | 22f0d90 | 2012-01-21 12:01:14 +0000 | [diff] [blame] | 364 | for (i = 0; i < map->patch_regs; i++) { |
| 365 | ret = _regmap_write(map, map->patch[i].reg, map->patch[i].def); |
| 366 | if (ret != 0) { |
| 367 | dev_err(map->dev, "Failed to write %x = %x: %d\n", |
| 368 | map->patch[i].reg, map->patch[i].def, ret); |
| 369 | goto out; |
| 370 | } |
| 371 | } |
Viresh Kumar | 621a5f7 | 2015-09-26 15:04:07 -0700 | [diff] [blame] | 372 | map->cache_bypass = false; |
Mark Brown | 22f0d90 | 2012-01-21 12:01:14 +0000 | [diff] [blame] | 373 | |
Maarten ter Huurne | d856fce | 2013-06-03 00:15:26 +0200 | [diff] [blame] | 374 | if (map->cache_ops->sync) |
| 375 | ret = map->cache_ops->sync(map, 0, map->max_register); |
| 376 | else |
| 377 | ret = regcache_default_sync(map, 0, map->max_register); |
Dimitris Papastamos | 954757d | 2011-09-27 11:25:06 +0100 | [diff] [blame] | 378 | |
Mark Brown | 6ff7373 | 2012-02-23 22:05:59 +0000 | [diff] [blame] | 379 | if (ret == 0) |
| 380 | map->cache_dirty = false; |
| 381 | |
Dimitris Papastamos | 954757d | 2011-09-27 11:25:06 +0100 | [diff] [blame] | 382 | out: |
Dimitris Papastamos | beb1a10 | 2011-09-29 14:36:26 +0100 | [diff] [blame] | 383 | /* Restore the bypass state */ |
Mark Brown | affbe88 | 2013-10-10 21:06:32 +0100 | [diff] [blame] | 384 | map->async = false; |
Dimitris Papastamos | beb1a10 | 2011-09-29 14:36:26 +0100 | [diff] [blame] | 385 | map->cache_bypass = bypass; |
Kevin Cernekee | 1c79771 | 2015-05-05 15:14:14 -0700 | [diff] [blame] | 386 | map->no_sync_defaults = false; |
Lars-Peter Clausen | 81485f5 | 2013-05-23 15:06:15 +0200 | [diff] [blame] | 387 | map->unlock(map->lock_arg); |
Dimitris Papastamos | 954757d | 2011-09-27 11:25:06 +0100 | [diff] [blame] | 388 | |
Mark Brown | affbe88 | 2013-10-10 21:06:32 +0100 | [diff] [blame] | 389 | regmap_async_complete(map); |
| 390 | |
Philipp Zabel | c6b570d | 2015-03-09 12:20:13 +0100 | [diff] [blame] | 391 | trace_regcache_sync(map, name, "stop"); |
Mark Brown | affbe88 | 2013-10-10 21:06:32 +0100 | [diff] [blame] | 392 | |
Dimitris Papastamos | 954757d | 2011-09-27 11:25:06 +0100 | [diff] [blame] | 393 | return ret; |
Dimitris Papastamos | 9fabe24 | 2011-09-19 14:34:00 +0100 | [diff] [blame] | 394 | } |
| 395 | EXPORT_SYMBOL_GPL(regcache_sync); |
| 396 | |
Mark Brown | 92afb28 | 2011-09-19 18:22:14 +0100 | [diff] [blame] | 397 | /** |
Mark Brown | 4d4cfd1 | 2012-02-23 20:53:37 +0000 | [diff] [blame] | 398 | * regcache_sync_region: Sync part of the register cache with the hardware. |
| 399 | * |
| 400 | * @map: map to sync. |
| 401 | * @min: first register to sync |
| 402 | * @max: last register to sync |
| 403 | * |
| 404 | * Write all non-default register values in the specified region to |
| 405 | * the hardware. |
| 406 | * |
| 407 | * Return a negative value on failure, 0 on success. |
| 408 | */ |
| 409 | int regcache_sync_region(struct regmap *map, unsigned int min, |
| 410 | unsigned int max) |
| 411 | { |
| 412 | int ret = 0; |
| 413 | const char *name; |
Viresh Kumar | 621a5f7 | 2015-09-26 15:04:07 -0700 | [diff] [blame] | 414 | bool bypass; |
Mark Brown | 4d4cfd1 | 2012-02-23 20:53:37 +0000 | [diff] [blame] | 415 | |
Maarten ter Huurne | d856fce | 2013-06-03 00:15:26 +0200 | [diff] [blame] | 416 | BUG_ON(!map->cache_ops); |
Mark Brown | 4d4cfd1 | 2012-02-23 20:53:37 +0000 | [diff] [blame] | 417 | |
Lars-Peter Clausen | 81485f5 | 2013-05-23 15:06:15 +0200 | [diff] [blame] | 418 | map->lock(map->lock_arg); |
Mark Brown | 4d4cfd1 | 2012-02-23 20:53:37 +0000 | [diff] [blame] | 419 | |
| 420 | /* Remember the initial bypass state */ |
| 421 | bypass = map->cache_bypass; |
| 422 | |
| 423 | name = map->cache_ops->name; |
| 424 | dev_dbg(map->dev, "Syncing %s cache from %d-%d\n", name, min, max); |
| 425 | |
Philipp Zabel | c6b570d | 2015-03-09 12:20:13 +0100 | [diff] [blame] | 426 | trace_regcache_sync(map, name, "start region"); |
Mark Brown | 4d4cfd1 | 2012-02-23 20:53:37 +0000 | [diff] [blame] | 427 | |
| 428 | if (!map->cache_dirty) |
| 429 | goto out; |
| 430 | |
Mark Brown | affbe88 | 2013-10-10 21:06:32 +0100 | [diff] [blame] | 431 | map->async = true; |
| 432 | |
Maarten ter Huurne | d856fce | 2013-06-03 00:15:26 +0200 | [diff] [blame] | 433 | if (map->cache_ops->sync) |
| 434 | ret = map->cache_ops->sync(map, min, max); |
| 435 | else |
| 436 | ret = regcache_default_sync(map, min, max); |
Mark Brown | 4d4cfd1 | 2012-02-23 20:53:37 +0000 | [diff] [blame] | 437 | |
| 438 | out: |
Mark Brown | 4d4cfd1 | 2012-02-23 20:53:37 +0000 | [diff] [blame] | 439 | /* Restore the bypass state */ |
| 440 | map->cache_bypass = bypass; |
Mark Brown | affbe88 | 2013-10-10 21:06:32 +0100 | [diff] [blame] | 441 | map->async = false; |
Kevin Cernekee | 1c79771 | 2015-05-05 15:14:14 -0700 | [diff] [blame] | 442 | map->no_sync_defaults = false; |
Lars-Peter Clausen | 81485f5 | 2013-05-23 15:06:15 +0200 | [diff] [blame] | 443 | map->unlock(map->lock_arg); |
Mark Brown | 4d4cfd1 | 2012-02-23 20:53:37 +0000 | [diff] [blame] | 444 | |
Mark Brown | affbe88 | 2013-10-10 21:06:32 +0100 | [diff] [blame] | 445 | regmap_async_complete(map); |
| 446 | |
Philipp Zabel | c6b570d | 2015-03-09 12:20:13 +0100 | [diff] [blame] | 447 | trace_regcache_sync(map, name, "stop region"); |
Mark Brown | affbe88 | 2013-10-10 21:06:32 +0100 | [diff] [blame] | 448 | |
Mark Brown | 4d4cfd1 | 2012-02-23 20:53:37 +0000 | [diff] [blame] | 449 | return ret; |
| 450 | } |
Mark Brown | e466de0 | 2012-04-03 13:08:53 +0100 | [diff] [blame] | 451 | EXPORT_SYMBOL_GPL(regcache_sync_region); |
Mark Brown | 4d4cfd1 | 2012-02-23 20:53:37 +0000 | [diff] [blame] | 452 | |
| 453 | /** |
Mark Brown | 697e85b | 2013-05-08 13:55:22 +0100 | [diff] [blame] | 454 | * regcache_drop_region: Discard part of the register cache |
| 455 | * |
| 456 | * @map: map to operate on |
| 457 | * @min: first register to discard |
| 458 | * @max: last register to discard |
| 459 | * |
| 460 | * Discard part of the register cache. |
| 461 | * |
| 462 | * Return a negative value on failure, 0 on success. |
| 463 | */ |
| 464 | int regcache_drop_region(struct regmap *map, unsigned int min, |
| 465 | unsigned int max) |
| 466 | { |
Mark Brown | 697e85b | 2013-05-08 13:55:22 +0100 | [diff] [blame] | 467 | int ret = 0; |
| 468 | |
Lars-Peter Clausen | 3f4ff56 | 2013-08-29 10:26:34 +0200 | [diff] [blame] | 469 | if (!map->cache_ops || !map->cache_ops->drop) |
Mark Brown | 697e85b | 2013-05-08 13:55:22 +0100 | [diff] [blame] | 470 | return -EINVAL; |
| 471 | |
Lars-Peter Clausen | 81485f5 | 2013-05-23 15:06:15 +0200 | [diff] [blame] | 472 | map->lock(map->lock_arg); |
Mark Brown | 697e85b | 2013-05-08 13:55:22 +0100 | [diff] [blame] | 473 | |
Philipp Zabel | c6b570d | 2015-03-09 12:20:13 +0100 | [diff] [blame] | 474 | trace_regcache_drop_region(map, min, max); |
Mark Brown | 697e85b | 2013-05-08 13:55:22 +0100 | [diff] [blame] | 475 | |
Lars-Peter Clausen | 3f4ff56 | 2013-08-29 10:26:34 +0200 | [diff] [blame] | 476 | ret = map->cache_ops->drop(map, min, max); |
Mark Brown | 697e85b | 2013-05-08 13:55:22 +0100 | [diff] [blame] | 477 | |
Lars-Peter Clausen | 81485f5 | 2013-05-23 15:06:15 +0200 | [diff] [blame] | 478 | map->unlock(map->lock_arg); |
Mark Brown | 697e85b | 2013-05-08 13:55:22 +0100 | [diff] [blame] | 479 | |
| 480 | return ret; |
| 481 | } |
| 482 | EXPORT_SYMBOL_GPL(regcache_drop_region); |
| 483 | |
| 484 | /** |
Mark Brown | 92afb28 | 2011-09-19 18:22:14 +0100 | [diff] [blame] | 485 | * regcache_cache_only: Put a register map into cache only mode |
| 486 | * |
| 487 | * @map: map to configure |
| 488 | * @cache_only: flag if changes should be written to the hardware |
| 489 | * |
| 490 | * When a register map is marked as cache only writes to the register |
| 491 | * map API will only update the register cache, they will not cause |
| 492 | * any hardware changes. This is useful for allowing portions of |
| 493 | * drivers to act as though the device were functioning as normal when |
| 494 | * it is disabled for power saving reasons. |
| 495 | */ |
| 496 | void regcache_cache_only(struct regmap *map, bool enable) |
| 497 | { |
Lars-Peter Clausen | 81485f5 | 2013-05-23 15:06:15 +0200 | [diff] [blame] | 498 | map->lock(map->lock_arg); |
Dimitris Papastamos | ac77a76 | 2011-09-29 14:36:28 +0100 | [diff] [blame] | 499 | WARN_ON(map->cache_bypass && enable); |
Mark Brown | 92afb28 | 2011-09-19 18:22:14 +0100 | [diff] [blame] | 500 | map->cache_only = enable; |
Philipp Zabel | c6b570d | 2015-03-09 12:20:13 +0100 | [diff] [blame] | 501 | trace_regmap_cache_only(map, enable); |
Lars-Peter Clausen | 81485f5 | 2013-05-23 15:06:15 +0200 | [diff] [blame] | 502 | map->unlock(map->lock_arg); |
Mark Brown | 92afb28 | 2011-09-19 18:22:14 +0100 | [diff] [blame] | 503 | } |
| 504 | EXPORT_SYMBOL_GPL(regcache_cache_only); |
| 505 | |
Dimitris Papastamos | 6eb0f5e | 2011-09-29 14:36:27 +0100 | [diff] [blame] | 506 | /** |
Kevin Cernekee | 1c79771 | 2015-05-05 15:14:14 -0700 | [diff] [blame] | 507 | * regcache_mark_dirty: Indicate that HW registers were reset to default values |
Mark Brown | 8ae0d7e | 2011-10-26 10:34:22 +0200 | [diff] [blame] | 508 | * |
| 509 | * @map: map to mark |
| 510 | * |
Kevin Cernekee | 1c79771 | 2015-05-05 15:14:14 -0700 | [diff] [blame] | 511 | * Inform regcache that the device has been powered down or reset, so that |
| 512 | * on resume, regcache_sync() knows to write out all non-default values |
| 513 | * stored in the cache. |
| 514 | * |
| 515 | * If this function is not called, regcache_sync() will assume that |
| 516 | * the hardware state still matches the cache state, modulo any writes that |
| 517 | * happened when cache_only was true. |
Mark Brown | 8ae0d7e | 2011-10-26 10:34:22 +0200 | [diff] [blame] | 518 | */ |
| 519 | void regcache_mark_dirty(struct regmap *map) |
| 520 | { |
Lars-Peter Clausen | 81485f5 | 2013-05-23 15:06:15 +0200 | [diff] [blame] | 521 | map->lock(map->lock_arg); |
Mark Brown | 8ae0d7e | 2011-10-26 10:34:22 +0200 | [diff] [blame] | 522 | map->cache_dirty = true; |
Kevin Cernekee | 1c79771 | 2015-05-05 15:14:14 -0700 | [diff] [blame] | 523 | map->no_sync_defaults = true; |
Lars-Peter Clausen | 81485f5 | 2013-05-23 15:06:15 +0200 | [diff] [blame] | 524 | map->unlock(map->lock_arg); |
Mark Brown | 8ae0d7e | 2011-10-26 10:34:22 +0200 | [diff] [blame] | 525 | } |
| 526 | EXPORT_SYMBOL_GPL(regcache_mark_dirty); |
| 527 | |
| 528 | /** |
Dimitris Papastamos | 6eb0f5e | 2011-09-29 14:36:27 +0100 | [diff] [blame] | 529 | * regcache_cache_bypass: Put a register map into cache bypass mode |
| 530 | * |
| 531 | * @map: map to configure |
Andrew F. Davis | 267c858 | 2016-03-23 09:26:33 -0500 | [diff] [blame] | 532 | * @cache_bypass: flag if changes should not be written to the cache |
Dimitris Papastamos | 6eb0f5e | 2011-09-29 14:36:27 +0100 | [diff] [blame] | 533 | * |
| 534 | * When a register map is marked with the cache bypass option, writes |
| 535 | * to the register map API will only update the hardware and not the |
| 536 | * the cache directly. This is useful when syncing the cache back to |
| 537 | * the hardware. |
| 538 | */ |
| 539 | void regcache_cache_bypass(struct regmap *map, bool enable) |
| 540 | { |
Lars-Peter Clausen | 81485f5 | 2013-05-23 15:06:15 +0200 | [diff] [blame] | 541 | map->lock(map->lock_arg); |
Dimitris Papastamos | ac77a76 | 2011-09-29 14:36:28 +0100 | [diff] [blame] | 542 | WARN_ON(map->cache_only && enable); |
Dimitris Papastamos | 6eb0f5e | 2011-09-29 14:36:27 +0100 | [diff] [blame] | 543 | map->cache_bypass = enable; |
Philipp Zabel | c6b570d | 2015-03-09 12:20:13 +0100 | [diff] [blame] | 544 | trace_regmap_cache_bypass(map, enable); |
Lars-Peter Clausen | 81485f5 | 2013-05-23 15:06:15 +0200 | [diff] [blame] | 545 | map->unlock(map->lock_arg); |
Dimitris Papastamos | 6eb0f5e | 2011-09-29 14:36:27 +0100 | [diff] [blame] | 546 | } |
| 547 | EXPORT_SYMBOL_GPL(regcache_cache_bypass); |
| 548 | |
Mark Brown | 879082c | 2013-02-21 18:03:13 +0000 | [diff] [blame] | 549 | bool regcache_set_val(struct regmap *map, void *base, unsigned int idx, |
| 550 | unsigned int val) |
Dimitris Papastamos | 9fabe24 | 2011-09-19 14:34:00 +0100 | [diff] [blame] | 551 | { |
Mark Brown | 325acab | 2013-02-21 18:07:01 +0000 | [diff] [blame] | 552 | if (regcache_get_val(map, base, idx) == val) |
| 553 | return true; |
| 554 | |
Mark Brown | eb4cb76 | 2013-02-21 18:39:47 +0000 | [diff] [blame] | 555 | /* Use device native format if possible */ |
| 556 | if (map->format.format_val) { |
| 557 | map->format.format_val(base + (map->cache_word_size * idx), |
| 558 | val, 0); |
| 559 | return false; |
| 560 | } |
| 561 | |
Mark Brown | 879082c | 2013-02-21 18:03:13 +0000 | [diff] [blame] | 562 | switch (map->cache_word_size) { |
Dimitris Papastamos | 9fabe24 | 2011-09-19 14:34:00 +0100 | [diff] [blame] | 563 | case 1: { |
| 564 | u8 *cache = base; |
Xiubo Li | 2fd6902 | 2015-12-09 13:09:06 +0800 | [diff] [blame] | 565 | |
Dimitris Papastamos | 9fabe24 | 2011-09-19 14:34:00 +0100 | [diff] [blame] | 566 | cache[idx] = val; |
| 567 | break; |
| 568 | } |
| 569 | case 2: { |
| 570 | u16 *cache = base; |
Xiubo Li | 2fd6902 | 2015-12-09 13:09:06 +0800 | [diff] [blame] | 571 | |
Dimitris Papastamos | 9fabe24 | 2011-09-19 14:34:00 +0100 | [diff] [blame] | 572 | cache[idx] = val; |
| 573 | break; |
| 574 | } |
Mark Brown | 7d5e525 | 2012-02-17 15:58:25 -0800 | [diff] [blame] | 575 | case 4: { |
| 576 | u32 *cache = base; |
Xiubo Li | 2fd6902 | 2015-12-09 13:09:06 +0800 | [diff] [blame] | 577 | |
Mark Brown | 7d5e525 | 2012-02-17 15:58:25 -0800 | [diff] [blame] | 578 | cache[idx] = val; |
| 579 | break; |
| 580 | } |
Xiubo Li | 8b7663d | 2015-12-09 13:09:07 +0800 | [diff] [blame] | 581 | #ifdef CONFIG_64BIT |
| 582 | case 8: { |
| 583 | u64 *cache = base; |
| 584 | |
| 585 | cache[idx] = val; |
| 586 | break; |
| 587 | } |
| 588 | #endif |
Dimitris Papastamos | 9fabe24 | 2011-09-19 14:34:00 +0100 | [diff] [blame] | 589 | default: |
| 590 | BUG(); |
| 591 | } |
Dimitris Papastamos | 9fabe24 | 2011-09-19 14:34:00 +0100 | [diff] [blame] | 592 | return false; |
| 593 | } |
| 594 | |
Mark Brown | 879082c | 2013-02-21 18:03:13 +0000 | [diff] [blame] | 595 | unsigned int regcache_get_val(struct regmap *map, const void *base, |
| 596 | unsigned int idx) |
Dimitris Papastamos | 9fabe24 | 2011-09-19 14:34:00 +0100 | [diff] [blame] | 597 | { |
| 598 | if (!base) |
| 599 | return -EINVAL; |
| 600 | |
Mark Brown | eb4cb76 | 2013-02-21 18:39:47 +0000 | [diff] [blame] | 601 | /* Use device native format if possible */ |
| 602 | if (map->format.parse_val) |
Mark Brown | 8817796 | 2013-03-13 19:29:36 +0000 | [diff] [blame] | 603 | return map->format.parse_val(regcache_get_val_addr(map, base, |
| 604 | idx)); |
Mark Brown | eb4cb76 | 2013-02-21 18:39:47 +0000 | [diff] [blame] | 605 | |
Mark Brown | 879082c | 2013-02-21 18:03:13 +0000 | [diff] [blame] | 606 | switch (map->cache_word_size) { |
Dimitris Papastamos | 9fabe24 | 2011-09-19 14:34:00 +0100 | [diff] [blame] | 607 | case 1: { |
| 608 | const u8 *cache = base; |
Xiubo Li | 2fd6902 | 2015-12-09 13:09:06 +0800 | [diff] [blame] | 609 | |
Dimitris Papastamos | 9fabe24 | 2011-09-19 14:34:00 +0100 | [diff] [blame] | 610 | return cache[idx]; |
| 611 | } |
| 612 | case 2: { |
| 613 | const u16 *cache = base; |
Xiubo Li | 2fd6902 | 2015-12-09 13:09:06 +0800 | [diff] [blame] | 614 | |
Dimitris Papastamos | 9fabe24 | 2011-09-19 14:34:00 +0100 | [diff] [blame] | 615 | return cache[idx]; |
| 616 | } |
Mark Brown | 7d5e525 | 2012-02-17 15:58:25 -0800 | [diff] [blame] | 617 | case 4: { |
| 618 | const u32 *cache = base; |
Xiubo Li | 2fd6902 | 2015-12-09 13:09:06 +0800 | [diff] [blame] | 619 | |
Mark Brown | 7d5e525 | 2012-02-17 15:58:25 -0800 | [diff] [blame] | 620 | return cache[idx]; |
| 621 | } |
Xiubo Li | 8b7663d | 2015-12-09 13:09:07 +0800 | [diff] [blame] | 622 | #ifdef CONFIG_64BIT |
| 623 | case 8: { |
| 624 | const u64 *cache = base; |
| 625 | |
| 626 | return cache[idx]; |
| 627 | } |
| 628 | #endif |
Dimitris Papastamos | 9fabe24 | 2011-09-19 14:34:00 +0100 | [diff] [blame] | 629 | default: |
| 630 | BUG(); |
| 631 | } |
| 632 | /* unreachable */ |
| 633 | return -1; |
| 634 | } |
| 635 | |
Mark Brown | f094fea | 2011-10-04 22:05:47 +0100 | [diff] [blame] | 636 | static int regcache_default_cmp(const void *a, const void *b) |
Dimitris Papastamos | c08604b | 2011-10-03 10:50:14 +0100 | [diff] [blame] | 637 | { |
| 638 | const struct reg_default *_a = a; |
| 639 | const struct reg_default *_b = b; |
| 640 | |
| 641 | return _a->reg - _b->reg; |
| 642 | } |
| 643 | |
Mark Brown | f094fea | 2011-10-04 22:05:47 +0100 | [diff] [blame] | 644 | int regcache_lookup_reg(struct regmap *map, unsigned int reg) |
| 645 | { |
| 646 | struct reg_default key; |
| 647 | struct reg_default *r; |
| 648 | |
| 649 | key.reg = reg; |
| 650 | key.def = 0; |
| 651 | |
| 652 | r = bsearch(&key, map->reg_defaults, map->num_reg_defaults, |
| 653 | sizeof(struct reg_default), regcache_default_cmp); |
| 654 | |
| 655 | if (r) |
| 656 | return r - map->reg_defaults; |
| 657 | else |
Mark Brown | 6e6ace0 | 2011-10-09 13:23:31 +0100 | [diff] [blame] | 658 | return -ENOENT; |
Mark Brown | f094fea | 2011-10-04 22:05:47 +0100 | [diff] [blame] | 659 | } |
Mark Brown | f8bd822 | 2013-03-29 19:32:28 +0000 | [diff] [blame] | 660 | |
Lars-Peter Clausen | 3f4ff56 | 2013-08-29 10:26:34 +0200 | [diff] [blame] | 661 | static bool regcache_reg_present(unsigned long *cache_present, unsigned int idx) |
| 662 | { |
| 663 | if (!cache_present) |
| 664 | return true; |
| 665 | |
| 666 | return test_bit(idx, cache_present); |
| 667 | } |
| 668 | |
Mark Brown | cfdeb8c | 2013-03-29 20:12:21 +0000 | [diff] [blame] | 669 | static int regcache_sync_block_single(struct regmap *map, void *block, |
Lars-Peter Clausen | 3f4ff56 | 2013-08-29 10:26:34 +0200 | [diff] [blame] | 670 | unsigned long *cache_present, |
Mark Brown | cfdeb8c | 2013-03-29 20:12:21 +0000 | [diff] [blame] | 671 | unsigned int block_base, |
| 672 | unsigned int start, unsigned int end) |
| 673 | { |
| 674 | unsigned int i, regtmp, val; |
| 675 | int ret; |
| 676 | |
| 677 | for (i = start; i < end; i++) { |
| 678 | regtmp = block_base + (i * map->reg_stride); |
| 679 | |
Takashi Iwai | 4ceba98 | 2015-03-04 15:29:17 +0100 | [diff] [blame] | 680 | if (!regcache_reg_present(cache_present, i) || |
| 681 | !regmap_writeable(map, regtmp)) |
Mark Brown | cfdeb8c | 2013-03-29 20:12:21 +0000 | [diff] [blame] | 682 | continue; |
| 683 | |
| 684 | val = regcache_get_val(map, block, i); |
Kevin Cernekee | 3969fa08 | 2015-05-05 15:14:13 -0700 | [diff] [blame] | 685 | if (!regcache_reg_needs_sync(map, regtmp, val)) |
Mark Brown | cfdeb8c | 2013-03-29 20:12:21 +0000 | [diff] [blame] | 686 | continue; |
| 687 | |
Viresh Kumar | 621a5f7 | 2015-09-26 15:04:07 -0700 | [diff] [blame] | 688 | map->cache_bypass = true; |
Mark Brown | cfdeb8c | 2013-03-29 20:12:21 +0000 | [diff] [blame] | 689 | |
| 690 | ret = _regmap_write(map, regtmp, val); |
| 691 | |
Viresh Kumar | 621a5f7 | 2015-09-26 15:04:07 -0700 | [diff] [blame] | 692 | map->cache_bypass = false; |
Jarkko Nikula | f29a432 | 2014-09-16 14:04:14 +0300 | [diff] [blame] | 693 | if (ret != 0) { |
| 694 | dev_err(map->dev, "Unable to sync register %#x. %d\n", |
| 695 | regtmp, ret); |
Mark Brown | cfdeb8c | 2013-03-29 20:12:21 +0000 | [diff] [blame] | 696 | return ret; |
Jarkko Nikula | f29a432 | 2014-09-16 14:04:14 +0300 | [diff] [blame] | 697 | } |
Mark Brown | cfdeb8c | 2013-03-29 20:12:21 +0000 | [diff] [blame] | 698 | dev_dbg(map->dev, "Synced register %#x, value %#x\n", |
| 699 | regtmp, val); |
| 700 | } |
| 701 | |
| 702 | return 0; |
| 703 | } |
| 704 | |
Mark Brown | 75a5f89 | 2013-03-29 20:50:07 +0000 | [diff] [blame] | 705 | static int regcache_sync_block_raw_flush(struct regmap *map, const void **data, |
| 706 | unsigned int base, unsigned int cur) |
| 707 | { |
| 708 | size_t val_bytes = map->format.val_bytes; |
| 709 | int ret, count; |
| 710 | |
| 711 | if (*data == NULL) |
| 712 | return 0; |
| 713 | |
Dylan Reid | 78ba73e | 2014-01-24 15:40:39 -0800 | [diff] [blame] | 714 | count = (cur - base) / map->reg_stride; |
Mark Brown | 75a5f89 | 2013-03-29 20:50:07 +0000 | [diff] [blame] | 715 | |
Stratos Karafotis | 9659293 | 2013-04-04 19:40:45 +0300 | [diff] [blame] | 716 | dev_dbg(map->dev, "Writing %zu bytes for %d registers from 0x%x-0x%x\n", |
Dylan Reid | 78ba73e | 2014-01-24 15:40:39 -0800 | [diff] [blame] | 717 | count * val_bytes, count, base, cur - map->reg_stride); |
Mark Brown | 75a5f89 | 2013-03-29 20:50:07 +0000 | [diff] [blame] | 718 | |
Viresh Kumar | 621a5f7 | 2015-09-26 15:04:07 -0700 | [diff] [blame] | 719 | map->cache_bypass = true; |
Mark Brown | 75a5f89 | 2013-03-29 20:50:07 +0000 | [diff] [blame] | 720 | |
Mark Brown | 0a81980 | 2013-10-09 12:28:52 +0100 | [diff] [blame] | 721 | ret = _regmap_raw_write(map, base, *data, count * val_bytes); |
Jarkko Nikula | f29a432 | 2014-09-16 14:04:14 +0300 | [diff] [blame] | 722 | if (ret) |
| 723 | dev_err(map->dev, "Unable to sync registers %#x-%#x. %d\n", |
| 724 | base, cur - map->reg_stride, ret); |
Mark Brown | 75a5f89 | 2013-03-29 20:50:07 +0000 | [diff] [blame] | 725 | |
Viresh Kumar | 621a5f7 | 2015-09-26 15:04:07 -0700 | [diff] [blame] | 726 | map->cache_bypass = false; |
Mark Brown | 75a5f89 | 2013-03-29 20:50:07 +0000 | [diff] [blame] | 727 | |
| 728 | *data = NULL; |
| 729 | |
| 730 | return ret; |
| 731 | } |
| 732 | |
Sachin Kamat | f52687a | 2013-04-04 14:36:18 +0530 | [diff] [blame] | 733 | static int regcache_sync_block_raw(struct regmap *map, void *block, |
Lars-Peter Clausen | 3f4ff56 | 2013-08-29 10:26:34 +0200 | [diff] [blame] | 734 | unsigned long *cache_present, |
Mark Brown | cfdeb8c | 2013-03-29 20:12:21 +0000 | [diff] [blame] | 735 | unsigned int block_base, unsigned int start, |
| 736 | unsigned int end) |
Mark Brown | f8bd822 | 2013-03-29 19:32:28 +0000 | [diff] [blame] | 737 | { |
Mark Brown | 75a5f89 | 2013-03-29 20:50:07 +0000 | [diff] [blame] | 738 | unsigned int i, val; |
| 739 | unsigned int regtmp = 0; |
| 740 | unsigned int base = 0; |
| 741 | const void *data = NULL; |
Mark Brown | f8bd822 | 2013-03-29 19:32:28 +0000 | [diff] [blame] | 742 | int ret; |
| 743 | |
| 744 | for (i = start; i < end; i++) { |
| 745 | regtmp = block_base + (i * map->reg_stride); |
| 746 | |
Takashi Iwai | 4ceba98 | 2015-03-04 15:29:17 +0100 | [diff] [blame] | 747 | if (!regcache_reg_present(cache_present, i) || |
| 748 | !regmap_writeable(map, regtmp)) { |
Mark Brown | 75a5f89 | 2013-03-29 20:50:07 +0000 | [diff] [blame] | 749 | ret = regcache_sync_block_raw_flush(map, &data, |
| 750 | base, regtmp); |
| 751 | if (ret != 0) |
| 752 | return ret; |
Mark Brown | f8bd822 | 2013-03-29 19:32:28 +0000 | [diff] [blame] | 753 | continue; |
Mark Brown | 75a5f89 | 2013-03-29 20:50:07 +0000 | [diff] [blame] | 754 | } |
Mark Brown | f8bd822 | 2013-03-29 19:32:28 +0000 | [diff] [blame] | 755 | |
| 756 | val = regcache_get_val(map, block, i); |
Kevin Cernekee | 3969fa08 | 2015-05-05 15:14:13 -0700 | [diff] [blame] | 757 | if (!regcache_reg_needs_sync(map, regtmp, val)) { |
Mark Brown | 75a5f89 | 2013-03-29 20:50:07 +0000 | [diff] [blame] | 758 | ret = regcache_sync_block_raw_flush(map, &data, |
| 759 | base, regtmp); |
| 760 | if (ret != 0) |
| 761 | return ret; |
Mark Brown | f8bd822 | 2013-03-29 19:32:28 +0000 | [diff] [blame] | 762 | continue; |
Mark Brown | 75a5f89 | 2013-03-29 20:50:07 +0000 | [diff] [blame] | 763 | } |
Mark Brown | f8bd822 | 2013-03-29 19:32:28 +0000 | [diff] [blame] | 764 | |
Mark Brown | 75a5f89 | 2013-03-29 20:50:07 +0000 | [diff] [blame] | 765 | if (!data) { |
| 766 | data = regcache_get_val_addr(map, block, i); |
| 767 | base = regtmp; |
| 768 | } |
Mark Brown | f8bd822 | 2013-03-29 19:32:28 +0000 | [diff] [blame] | 769 | } |
| 770 | |
Lars-Peter Clausen | 2d49b59 | 2013-08-05 11:21:29 +0200 | [diff] [blame] | 771 | return regcache_sync_block_raw_flush(map, &data, base, regtmp + |
| 772 | map->reg_stride); |
Mark Brown | f8bd822 | 2013-03-29 19:32:28 +0000 | [diff] [blame] | 773 | } |
Mark Brown | cfdeb8c | 2013-03-29 20:12:21 +0000 | [diff] [blame] | 774 | |
| 775 | int regcache_sync_block(struct regmap *map, void *block, |
Lars-Peter Clausen | 3f4ff56 | 2013-08-29 10:26:34 +0200 | [diff] [blame] | 776 | unsigned long *cache_present, |
Mark Brown | cfdeb8c | 2013-03-29 20:12:21 +0000 | [diff] [blame] | 777 | unsigned int block_base, unsigned int start, |
| 778 | unsigned int end) |
| 779 | { |
Markus Pargmann | 67921a1 | 2015-08-21 10:26:42 +0200 | [diff] [blame] | 780 | if (regmap_can_raw_write(map) && !map->use_single_write) |
Lars-Peter Clausen | 3f4ff56 | 2013-08-29 10:26:34 +0200 | [diff] [blame] | 781 | return regcache_sync_block_raw(map, block, cache_present, |
| 782 | block_base, start, end); |
Mark Brown | cfdeb8c | 2013-03-29 20:12:21 +0000 | [diff] [blame] | 783 | else |
Lars-Peter Clausen | 3f4ff56 | 2013-08-29 10:26:34 +0200 | [diff] [blame] | 784 | return regcache_sync_block_single(map, block, cache_present, |
| 785 | block_base, start, end); |
Mark Brown | cfdeb8c | 2013-03-29 20:12:21 +0000 | [diff] [blame] | 786 | } |