blob: df7ff72908216f5d7a97f03af3f06ae4fd5adefd [file] [log] [blame]
Dimitris Papastamos9fabe242011-09-19 14:34:00 +01001/*
2 * Register cache access API
3 *
4 * Copyright 2011 Wolfson Microelectronics plc
5 *
6 * Author: Dimitris Papastamos <dp@opensource.wolfsonmicro.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
12
Mark Brownf094fea2011-10-04 22:05:47 +010013#include <linux/bsearch.h>
Xiubo Lie39be3a2014-10-09 17:02:52 +080014#include <linux/device.h>
15#include <linux/export.h>
16#include <linux/slab.h>
Dimitris Papastamosc08604b2011-10-03 10:50:14 +010017#include <linux/sort.h>
Dimitris Papastamos9fabe242011-09-19 14:34:00 +010018
Steven Rostedtf58078d2015-03-19 17:50:47 -040019#include "trace.h"
Dimitris Papastamos9fabe242011-09-19 14:34:00 +010020#include "internal.h"
21
22static const struct regcache_ops *cache_types[] = {
Dimitris Papastamos28644c802011-09-19 14:34:02 +010023 &regcache_rbtree_ops,
Dimitris Papastamos2cbbb572011-09-19 14:34:03 +010024 &regcache_lzo_ops,
Mark Brown2ac902c2012-12-19 14:51:55 +000025 &regcache_flat_ops,
Dimitris Papastamos9fabe242011-09-19 14:34:00 +010026};
27
28static int regcache_hw_init(struct regmap *map)
29{
30 int i, j;
31 int ret;
32 int count;
Mark Brown3245d462016-02-02 10:16:51 -020033 unsigned int reg, val;
Dimitris Papastamos9fabe242011-09-19 14:34:00 +010034 void *tmp_buf;
35
36 if (!map->num_reg_defaults_raw)
37 return -EINVAL;
38
Xiubo Lifb700672014-10-09 17:02:57 +080039 /* calculate the size of reg_defaults */
40 for (count = 0, i = 0; i < map->num_reg_defaults_raw; i++)
41 if (!regmap_volatile(map, i * map->reg_stride))
42 count++;
43
44 /* all registers are volatile, so just bypass */
45 if (!count) {
46 map->cache_bypass = true;
47 return 0;
48 }
49
50 map->num_reg_defaults = count;
51 map->reg_defaults = kmalloc_array(count, sizeof(struct reg_default),
52 GFP_KERNEL);
53 if (!map->reg_defaults)
54 return -ENOMEM;
55
Dimitris Papastamos9fabe242011-09-19 14:34:00 +010056 if (!map->reg_defaults_raw) {
Viresh Kumar621a5f72015-09-26 15:04:07 -070057 bool cache_bypass = map->cache_bypass;
Dimitris Papastamos9fabe242011-09-19 14:34:00 +010058 dev_warn(map->dev, "No cache defaults, reading back from HW\n");
Laxman Dewangandf00c792012-02-17 18:57:26 +053059
Maciej S. Szmigierod51fe1f2016-01-13 22:41:12 +010060 /* Bypass the cache access till data read from HW */
Viresh Kumar621a5f72015-09-26 15:04:07 -070061 map->cache_bypass = true;
Dimitris Papastamos9fabe242011-09-19 14:34:00 +010062 tmp_buf = kmalloc(map->cache_size_raw, GFP_KERNEL);
Xiubo Lifb700672014-10-09 17:02:57 +080063 if (!tmp_buf) {
64 ret = -ENOMEM;
65 goto err_free;
66 }
Mark Browneb4cb762013-02-21 18:39:47 +000067 ret = regmap_raw_read(map, 0, tmp_buf,
Maciej S. Szmigierod51fe1f2016-01-13 22:41:12 +010068 map->cache_size_raw);
Laxman Dewangandf00c792012-02-17 18:57:26 +053069 map->cache_bypass = cache_bypass;
Mark Brown3245d462016-02-02 10:16:51 -020070 if (ret == 0) {
71 map->reg_defaults_raw = tmp_buf;
72 map->cache_free = 1;
73 } else {
74 kfree(tmp_buf);
75 }
Dimitris Papastamos9fabe242011-09-19 14:34:00 +010076 }
77
Dimitris Papastamos9fabe242011-09-19 14:34:00 +010078 /* fill the reg_defaults */
Dimitris Papastamos9fabe242011-09-19 14:34:00 +010079 for (i = 0, j = 0; i < map->num_reg_defaults_raw; i++) {
Mark Brown3245d462016-02-02 10:16:51 -020080 reg = i * map->reg_stride;
81
82 if (!regmap_readable(map, reg))
Dimitris Papastamos9fabe242011-09-19 14:34:00 +010083 continue;
Mark Brown3245d462016-02-02 10:16:51 -020084
85 if (regmap_volatile(map, reg))
86 continue;
87
88 if (map->reg_defaults_raw) {
89 val = regcache_get_val(map, map->reg_defaults_raw, i);
90 } else {
91 bool cache_bypass = map->cache_bypass;
92
93 map->cache_bypass = true;
94 ret = regmap_read(map, reg, &val);
95 map->cache_bypass = cache_bypass;
96 if (ret != 0) {
97 dev_err(map->dev, "Failed to read %d: %d\n",
98 reg, ret);
99 goto err_free;
100 }
101 }
102
103 map->reg_defaults[j].reg = reg;
Dimitris Papastamos9fabe242011-09-19 14:34:00 +0100104 map->reg_defaults[j].def = val;
105 j++;
106 }
107
108 return 0;
Lars-Peter Clausen021cd612011-11-14 10:40:16 +0100109
110err_free:
Xiubo Lifb700672014-10-09 17:02:57 +0800111 kfree(map->reg_defaults);
Lars-Peter Clausen021cd612011-11-14 10:40:16 +0100112
113 return ret;
Dimitris Papastamos9fabe242011-09-19 14:34:00 +0100114}
115
Lars-Peter Clausene5e3b8a2011-11-16 16:28:16 +0100116int regcache_init(struct regmap *map, const struct regmap_config *config)
Dimitris Papastamos9fabe242011-09-19 14:34:00 +0100117{
118 int ret;
119 int i;
120 void *tmp_buf;
121
Mark Browne7a6db32011-09-19 16:08:03 +0100122 if (map->cache_type == REGCACHE_NONE) {
Xiubo Li8cfe2fd2015-12-11 11:23:19 +0800123 if (config->reg_defaults || config->num_reg_defaults_raw)
124 dev_warn(map->dev,
125 "No cache used with register defaults set!\n");
126
Mark Browne7a6db32011-09-19 16:08:03 +0100127 map->cache_bypass = true;
Dimitris Papastamos9fabe242011-09-19 14:34:00 +0100128 return 0;
Mark Browne7a6db32011-09-19 16:08:03 +0100129 }
Dimitris Papastamos9fabe242011-09-19 14:34:00 +0100130
Xiubo Li167f7062015-12-11 11:23:20 +0800131 if (config->reg_defaults && !config->num_reg_defaults) {
132 dev_err(map->dev,
133 "Register defaults are set without the number!\n");
134 return -EINVAL;
135 }
136
Xiubo Li8cfe2fd2015-12-11 11:23:19 +0800137 for (i = 0; i < config->num_reg_defaults; i++)
138 if (config->reg_defaults[i].reg % map->reg_stride)
139 return -EINVAL;
140
Dimitris Papastamos9fabe242011-09-19 14:34:00 +0100141 for (i = 0; i < ARRAY_SIZE(cache_types); i++)
142 if (cache_types[i]->type == map->cache_type)
143 break;
144
145 if (i == ARRAY_SIZE(cache_types)) {
146 dev_err(map->dev, "Could not match compress type: %d\n",
147 map->cache_type);
148 return -EINVAL;
149 }
150
Lars-Peter Clausene5e3b8a2011-11-16 16:28:16 +0100151 map->num_reg_defaults = config->num_reg_defaults;
152 map->num_reg_defaults_raw = config->num_reg_defaults_raw;
153 map->reg_defaults_raw = config->reg_defaults_raw;
Lars-Peter Clausen064d4db2011-11-16 20:34:03 +0100154 map->cache_word_size = DIV_ROUND_UP(config->val_bits, 8);
155 map->cache_size_raw = map->cache_word_size * config->num_reg_defaults_raw;
Lars-Peter Clausene5e3b8a2011-11-16 16:28:16 +0100156
Dimitris Papastamos9fabe242011-09-19 14:34:00 +0100157 map->cache = NULL;
158 map->cache_ops = cache_types[i];
159
160 if (!map->cache_ops->read ||
161 !map->cache_ops->write ||
162 !map->cache_ops->name)
163 return -EINVAL;
164
165 /* We still need to ensure that the reg_defaults
166 * won't vanish from under us. We'll need to make
167 * a copy of it.
168 */
Lars-Peter Clausen720e4612011-11-16 16:28:17 +0100169 if (config->reg_defaults) {
Lars-Peter Clausen720e4612011-11-16 16:28:17 +0100170 tmp_buf = kmemdup(config->reg_defaults, map->num_reg_defaults *
Dimitris Papastamos9fabe242011-09-19 14:34:00 +0100171 sizeof(struct reg_default), GFP_KERNEL);
172 if (!tmp_buf)
173 return -ENOMEM;
174 map->reg_defaults = tmp_buf;
Mark Brown8528bdd2011-10-09 13:13:58 +0100175 } else if (map->num_reg_defaults_raw) {
Mark Brown5fcd2562011-09-29 15:24:54 +0100176 /* Some devices such as PMICs don't have cache defaults,
Dimitris Papastamos9fabe242011-09-19 14:34:00 +0100177 * we cope with this by reading back the HW registers and
178 * crafting the cache defaults by hand.
179 */
180 ret = regcache_hw_init(map);
181 if (ret < 0)
182 return ret;
Xiubo Lifb700672014-10-09 17:02:57 +0800183 if (map->cache_bypass)
184 return 0;
Dimitris Papastamos9fabe242011-09-19 14:34:00 +0100185 }
186
187 if (!map->max_register)
188 map->max_register = map->num_reg_defaults_raw;
189
190 if (map->cache_ops->init) {
191 dev_dbg(map->dev, "Initializing %s cache\n",
192 map->cache_ops->name);
Lars-Peter Clausenbd061c72011-11-14 10:40:17 +0100193 ret = map->cache_ops->init(map);
194 if (ret)
195 goto err_free;
Dimitris Papastamos9fabe242011-09-19 14:34:00 +0100196 }
197 return 0;
Lars-Peter Clausenbd061c72011-11-14 10:40:17 +0100198
199err_free:
200 kfree(map->reg_defaults);
201 if (map->cache_free)
202 kfree(map->reg_defaults_raw);
203
204 return ret;
Dimitris Papastamos9fabe242011-09-19 14:34:00 +0100205}
206
207void regcache_exit(struct regmap *map)
208{
209 if (map->cache_type == REGCACHE_NONE)
210 return;
211
212 BUG_ON(!map->cache_ops);
213
214 kfree(map->reg_defaults);
215 if (map->cache_free)
216 kfree(map->reg_defaults_raw);
217
218 if (map->cache_ops->exit) {
219 dev_dbg(map->dev, "Destroying %s cache\n",
220 map->cache_ops->name);
221 map->cache_ops->exit(map);
222 }
223}
224
225/**
226 * regcache_read: Fetch the value of a given register from the cache.
227 *
228 * @map: map to configure.
229 * @reg: The register index.
230 * @value: The value to be returned.
231 *
232 * Return a negative value on failure, 0 on success.
233 */
234int regcache_read(struct regmap *map,
235 unsigned int reg, unsigned int *value)
236{
Mark Brownbc7ee552011-11-30 14:27:08 +0000237 int ret;
238
Dimitris Papastamos9fabe242011-09-19 14:34:00 +0100239 if (map->cache_type == REGCACHE_NONE)
240 return -ENOSYS;
241
242 BUG_ON(!map->cache_ops);
243
Mark Brownbc7ee552011-11-30 14:27:08 +0000244 if (!regmap_volatile(map, reg)) {
245 ret = map->cache_ops->read(map, reg, value);
246
247 if (ret == 0)
Philipp Zabelc6b570d2015-03-09 12:20:13 +0100248 trace_regmap_reg_read_cache(map, reg, *value);
Mark Brownbc7ee552011-11-30 14:27:08 +0000249
250 return ret;
251 }
Dimitris Papastamos9fabe242011-09-19 14:34:00 +0100252
253 return -EINVAL;
254}
Dimitris Papastamos9fabe242011-09-19 14:34:00 +0100255
256/**
257 * regcache_write: Set the value of a given register in the cache.
258 *
259 * @map: map to configure.
260 * @reg: The register index.
261 * @value: The new register value.
262 *
263 * Return a negative value on failure, 0 on success.
264 */
265int regcache_write(struct regmap *map,
266 unsigned int reg, unsigned int value)
267{
268 if (map->cache_type == REGCACHE_NONE)
269 return 0;
270
271 BUG_ON(!map->cache_ops);
272
Dimitris Papastamos9fabe242011-09-19 14:34:00 +0100273 if (!regmap_volatile(map, reg))
274 return map->cache_ops->write(map, reg, value);
275
276 return 0;
277}
Dimitris Papastamos9fabe242011-09-19 14:34:00 +0100278
Kevin Cernekee3969fa082015-05-05 15:14:13 -0700279static bool regcache_reg_needs_sync(struct regmap *map, unsigned int reg,
280 unsigned int val)
281{
282 int ret;
283
Kevin Cernekee1c797712015-05-05 15:14:14 -0700284 /* If we don't know the chip just got reset, then sync everything. */
285 if (!map->no_sync_defaults)
286 return true;
287
Kevin Cernekee3969fa082015-05-05 15:14:13 -0700288 /* Is this the hardware default? If so skip. */
289 ret = regcache_lookup_reg(map, reg);
290 if (ret >= 0 && val == map->reg_defaults[ret].def)
291 return false;
292 return true;
293}
294
Maarten ter Huurned856fce2013-06-03 00:15:26 +0200295static int regcache_default_sync(struct regmap *map, unsigned int min,
296 unsigned int max)
297{
298 unsigned int reg;
299
Dylan Reid75617322014-03-18 13:45:08 -0700300 for (reg = min; reg <= max; reg += map->reg_stride) {
Maarten ter Huurned856fce2013-06-03 00:15:26 +0200301 unsigned int val;
302 int ret;
303
Dylan Reid83f84752014-03-18 13:45:09 -0700304 if (regmap_volatile(map, reg) ||
305 !regmap_writeable(map, reg))
Maarten ter Huurned856fce2013-06-03 00:15:26 +0200306 continue;
307
308 ret = regcache_read(map, reg, &val);
309 if (ret)
310 return ret;
311
Kevin Cernekee3969fa082015-05-05 15:14:13 -0700312 if (!regcache_reg_needs_sync(map, reg, val))
Maarten ter Huurned856fce2013-06-03 00:15:26 +0200313 continue;
314
Viresh Kumar621a5f72015-09-26 15:04:07 -0700315 map->cache_bypass = true;
Maarten ter Huurned856fce2013-06-03 00:15:26 +0200316 ret = _regmap_write(map, reg, val);
Viresh Kumar621a5f72015-09-26 15:04:07 -0700317 map->cache_bypass = false;
Jarkko Nikulaf29a4322014-09-16 14:04:14 +0300318 if (ret) {
319 dev_err(map->dev, "Unable to sync register %#x. %d\n",
320 reg, ret);
Maarten ter Huurned856fce2013-06-03 00:15:26 +0200321 return ret;
Jarkko Nikulaf29a4322014-09-16 14:04:14 +0300322 }
Maarten ter Huurned856fce2013-06-03 00:15:26 +0200323 dev_dbg(map->dev, "Synced register %#x, value %#x\n", reg, val);
324 }
325
326 return 0;
327}
328
Dimitris Papastamos9fabe242011-09-19 14:34:00 +0100329/**
330 * regcache_sync: Sync the register cache with the hardware.
331 *
332 * @map: map to configure.
333 *
334 * Any registers that should not be synced should be marked as
335 * volatile. In general drivers can choose not to use the provided
336 * syncing functionality if they so require.
337 *
338 * Return a negative value on failure, 0 on success.
339 */
340int regcache_sync(struct regmap *map)
341{
Dimitris Papastamos954757d2011-09-27 11:25:06 +0100342 int ret = 0;
Dimitris Papastamos954757d2011-09-27 11:25:06 +0100343 unsigned int i;
Dimitris Papastamos59360082011-09-19 14:34:04 +0100344 const char *name;
Viresh Kumar621a5f72015-09-26 15:04:07 -0700345 bool bypass;
Dimitris Papastamos59360082011-09-19 14:34:04 +0100346
Maarten ter Huurned856fce2013-06-03 00:15:26 +0200347 BUG_ON(!map->cache_ops);
Dimitris Papastamos9fabe242011-09-19 14:34:00 +0100348
Lars-Peter Clausen81485f52013-05-23 15:06:15 +0200349 map->lock(map->lock_arg);
Dimitris Papastamosbeb1a102011-09-29 14:36:26 +0100350 /* Remember the initial bypass state */
351 bypass = map->cache_bypass;
Dimitris Papastamos954757d2011-09-27 11:25:06 +0100352 dev_dbg(map->dev, "Syncing %s cache\n",
353 map->cache_ops->name);
354 name = map->cache_ops->name;
Philipp Zabelc6b570d2015-03-09 12:20:13 +0100355 trace_regcache_sync(map, name, "start");
Mark Brown22f0d902012-01-21 12:01:14 +0000356
Mark Brown8ae0d7e2011-10-26 10:34:22 +0200357 if (!map->cache_dirty)
358 goto out;
Mark Brownd9db7622012-01-25 21:06:33 +0000359
Mark Brownaffbe882013-10-10 21:06:32 +0100360 map->async = true;
361
Mark Brown22f0d902012-01-21 12:01:14 +0000362 /* Apply any patch first */
Viresh Kumar621a5f72015-09-26 15:04:07 -0700363 map->cache_bypass = true;
Mark Brown22f0d902012-01-21 12:01:14 +0000364 for (i = 0; i < map->patch_regs; i++) {
365 ret = _regmap_write(map, map->patch[i].reg, map->patch[i].def);
366 if (ret != 0) {
367 dev_err(map->dev, "Failed to write %x = %x: %d\n",
368 map->patch[i].reg, map->patch[i].def, ret);
369 goto out;
370 }
371 }
Viresh Kumar621a5f72015-09-26 15:04:07 -0700372 map->cache_bypass = false;
Mark Brown22f0d902012-01-21 12:01:14 +0000373
Maarten ter Huurned856fce2013-06-03 00:15:26 +0200374 if (map->cache_ops->sync)
375 ret = map->cache_ops->sync(map, 0, map->max_register);
376 else
377 ret = regcache_default_sync(map, 0, map->max_register);
Dimitris Papastamos954757d2011-09-27 11:25:06 +0100378
Mark Brown6ff73732012-02-23 22:05:59 +0000379 if (ret == 0)
380 map->cache_dirty = false;
381
Dimitris Papastamos954757d2011-09-27 11:25:06 +0100382out:
Dimitris Papastamosbeb1a102011-09-29 14:36:26 +0100383 /* Restore the bypass state */
Mark Brownaffbe882013-10-10 21:06:32 +0100384 map->async = false;
Dimitris Papastamosbeb1a102011-09-29 14:36:26 +0100385 map->cache_bypass = bypass;
Kevin Cernekee1c797712015-05-05 15:14:14 -0700386 map->no_sync_defaults = false;
Lars-Peter Clausen81485f52013-05-23 15:06:15 +0200387 map->unlock(map->lock_arg);
Dimitris Papastamos954757d2011-09-27 11:25:06 +0100388
Mark Brownaffbe882013-10-10 21:06:32 +0100389 regmap_async_complete(map);
390
Philipp Zabelc6b570d2015-03-09 12:20:13 +0100391 trace_regcache_sync(map, name, "stop");
Mark Brownaffbe882013-10-10 21:06:32 +0100392
Dimitris Papastamos954757d2011-09-27 11:25:06 +0100393 return ret;
Dimitris Papastamos9fabe242011-09-19 14:34:00 +0100394}
395EXPORT_SYMBOL_GPL(regcache_sync);
396
Mark Brown92afb282011-09-19 18:22:14 +0100397/**
Mark Brown4d4cfd12012-02-23 20:53:37 +0000398 * regcache_sync_region: Sync part of the register cache with the hardware.
399 *
400 * @map: map to sync.
401 * @min: first register to sync
402 * @max: last register to sync
403 *
404 * Write all non-default register values in the specified region to
405 * the hardware.
406 *
407 * Return a negative value on failure, 0 on success.
408 */
409int regcache_sync_region(struct regmap *map, unsigned int min,
410 unsigned int max)
411{
412 int ret = 0;
413 const char *name;
Viresh Kumar621a5f72015-09-26 15:04:07 -0700414 bool bypass;
Mark Brown4d4cfd12012-02-23 20:53:37 +0000415
Maarten ter Huurned856fce2013-06-03 00:15:26 +0200416 BUG_ON(!map->cache_ops);
Mark Brown4d4cfd12012-02-23 20:53:37 +0000417
Lars-Peter Clausen81485f52013-05-23 15:06:15 +0200418 map->lock(map->lock_arg);
Mark Brown4d4cfd12012-02-23 20:53:37 +0000419
420 /* Remember the initial bypass state */
421 bypass = map->cache_bypass;
422
423 name = map->cache_ops->name;
424 dev_dbg(map->dev, "Syncing %s cache from %d-%d\n", name, min, max);
425
Philipp Zabelc6b570d2015-03-09 12:20:13 +0100426 trace_regcache_sync(map, name, "start region");
Mark Brown4d4cfd12012-02-23 20:53:37 +0000427
428 if (!map->cache_dirty)
429 goto out;
430
Mark Brownaffbe882013-10-10 21:06:32 +0100431 map->async = true;
432
Maarten ter Huurned856fce2013-06-03 00:15:26 +0200433 if (map->cache_ops->sync)
434 ret = map->cache_ops->sync(map, min, max);
435 else
436 ret = regcache_default_sync(map, min, max);
Mark Brown4d4cfd12012-02-23 20:53:37 +0000437
438out:
Mark Brown4d4cfd12012-02-23 20:53:37 +0000439 /* Restore the bypass state */
440 map->cache_bypass = bypass;
Mark Brownaffbe882013-10-10 21:06:32 +0100441 map->async = false;
Kevin Cernekee1c797712015-05-05 15:14:14 -0700442 map->no_sync_defaults = false;
Lars-Peter Clausen81485f52013-05-23 15:06:15 +0200443 map->unlock(map->lock_arg);
Mark Brown4d4cfd12012-02-23 20:53:37 +0000444
Mark Brownaffbe882013-10-10 21:06:32 +0100445 regmap_async_complete(map);
446
Philipp Zabelc6b570d2015-03-09 12:20:13 +0100447 trace_regcache_sync(map, name, "stop region");
Mark Brownaffbe882013-10-10 21:06:32 +0100448
Mark Brown4d4cfd12012-02-23 20:53:37 +0000449 return ret;
450}
Mark Browne466de02012-04-03 13:08:53 +0100451EXPORT_SYMBOL_GPL(regcache_sync_region);
Mark Brown4d4cfd12012-02-23 20:53:37 +0000452
453/**
Mark Brown697e85b2013-05-08 13:55:22 +0100454 * regcache_drop_region: Discard part of the register cache
455 *
456 * @map: map to operate on
457 * @min: first register to discard
458 * @max: last register to discard
459 *
460 * Discard part of the register cache.
461 *
462 * Return a negative value on failure, 0 on success.
463 */
464int regcache_drop_region(struct regmap *map, unsigned int min,
465 unsigned int max)
466{
Mark Brown697e85b2013-05-08 13:55:22 +0100467 int ret = 0;
468
Lars-Peter Clausen3f4ff562013-08-29 10:26:34 +0200469 if (!map->cache_ops || !map->cache_ops->drop)
Mark Brown697e85b2013-05-08 13:55:22 +0100470 return -EINVAL;
471
Lars-Peter Clausen81485f52013-05-23 15:06:15 +0200472 map->lock(map->lock_arg);
Mark Brown697e85b2013-05-08 13:55:22 +0100473
Philipp Zabelc6b570d2015-03-09 12:20:13 +0100474 trace_regcache_drop_region(map, min, max);
Mark Brown697e85b2013-05-08 13:55:22 +0100475
Lars-Peter Clausen3f4ff562013-08-29 10:26:34 +0200476 ret = map->cache_ops->drop(map, min, max);
Mark Brown697e85b2013-05-08 13:55:22 +0100477
Lars-Peter Clausen81485f52013-05-23 15:06:15 +0200478 map->unlock(map->lock_arg);
Mark Brown697e85b2013-05-08 13:55:22 +0100479
480 return ret;
481}
482EXPORT_SYMBOL_GPL(regcache_drop_region);
483
484/**
Mark Brown92afb282011-09-19 18:22:14 +0100485 * regcache_cache_only: Put a register map into cache only mode
486 *
487 * @map: map to configure
488 * @cache_only: flag if changes should be written to the hardware
489 *
490 * When a register map is marked as cache only writes to the register
491 * map API will only update the register cache, they will not cause
492 * any hardware changes. This is useful for allowing portions of
493 * drivers to act as though the device were functioning as normal when
494 * it is disabled for power saving reasons.
495 */
496void regcache_cache_only(struct regmap *map, bool enable)
497{
Lars-Peter Clausen81485f52013-05-23 15:06:15 +0200498 map->lock(map->lock_arg);
Dimitris Papastamosac77a762011-09-29 14:36:28 +0100499 WARN_ON(map->cache_bypass && enable);
Mark Brown92afb282011-09-19 18:22:14 +0100500 map->cache_only = enable;
Philipp Zabelc6b570d2015-03-09 12:20:13 +0100501 trace_regmap_cache_only(map, enable);
Lars-Peter Clausen81485f52013-05-23 15:06:15 +0200502 map->unlock(map->lock_arg);
Mark Brown92afb282011-09-19 18:22:14 +0100503}
504EXPORT_SYMBOL_GPL(regcache_cache_only);
505
Dimitris Papastamos6eb0f5e2011-09-29 14:36:27 +0100506/**
Kevin Cernekee1c797712015-05-05 15:14:14 -0700507 * regcache_mark_dirty: Indicate that HW registers were reset to default values
Mark Brown8ae0d7e2011-10-26 10:34:22 +0200508 *
509 * @map: map to mark
510 *
Kevin Cernekee1c797712015-05-05 15:14:14 -0700511 * Inform regcache that the device has been powered down or reset, so that
512 * on resume, regcache_sync() knows to write out all non-default values
513 * stored in the cache.
514 *
515 * If this function is not called, regcache_sync() will assume that
516 * the hardware state still matches the cache state, modulo any writes that
517 * happened when cache_only was true.
Mark Brown8ae0d7e2011-10-26 10:34:22 +0200518 */
519void regcache_mark_dirty(struct regmap *map)
520{
Lars-Peter Clausen81485f52013-05-23 15:06:15 +0200521 map->lock(map->lock_arg);
Mark Brown8ae0d7e2011-10-26 10:34:22 +0200522 map->cache_dirty = true;
Kevin Cernekee1c797712015-05-05 15:14:14 -0700523 map->no_sync_defaults = true;
Lars-Peter Clausen81485f52013-05-23 15:06:15 +0200524 map->unlock(map->lock_arg);
Mark Brown8ae0d7e2011-10-26 10:34:22 +0200525}
526EXPORT_SYMBOL_GPL(regcache_mark_dirty);
527
528/**
Dimitris Papastamos6eb0f5e2011-09-29 14:36:27 +0100529 * regcache_cache_bypass: Put a register map into cache bypass mode
530 *
531 * @map: map to configure
Andrew F. Davis267c8582016-03-23 09:26:33 -0500532 * @cache_bypass: flag if changes should not be written to the cache
Dimitris Papastamos6eb0f5e2011-09-29 14:36:27 +0100533 *
534 * When a register map is marked with the cache bypass option, writes
535 * to the register map API will only update the hardware and not the
536 * the cache directly. This is useful when syncing the cache back to
537 * the hardware.
538 */
539void regcache_cache_bypass(struct regmap *map, bool enable)
540{
Lars-Peter Clausen81485f52013-05-23 15:06:15 +0200541 map->lock(map->lock_arg);
Dimitris Papastamosac77a762011-09-29 14:36:28 +0100542 WARN_ON(map->cache_only && enable);
Dimitris Papastamos6eb0f5e2011-09-29 14:36:27 +0100543 map->cache_bypass = enable;
Philipp Zabelc6b570d2015-03-09 12:20:13 +0100544 trace_regmap_cache_bypass(map, enable);
Lars-Peter Clausen81485f52013-05-23 15:06:15 +0200545 map->unlock(map->lock_arg);
Dimitris Papastamos6eb0f5e2011-09-29 14:36:27 +0100546}
547EXPORT_SYMBOL_GPL(regcache_cache_bypass);
548
Mark Brown879082c2013-02-21 18:03:13 +0000549bool regcache_set_val(struct regmap *map, void *base, unsigned int idx,
550 unsigned int val)
Dimitris Papastamos9fabe242011-09-19 14:34:00 +0100551{
Mark Brown325acab2013-02-21 18:07:01 +0000552 if (regcache_get_val(map, base, idx) == val)
553 return true;
554
Mark Browneb4cb762013-02-21 18:39:47 +0000555 /* Use device native format if possible */
556 if (map->format.format_val) {
557 map->format.format_val(base + (map->cache_word_size * idx),
558 val, 0);
559 return false;
560 }
561
Mark Brown879082c2013-02-21 18:03:13 +0000562 switch (map->cache_word_size) {
Dimitris Papastamos9fabe242011-09-19 14:34:00 +0100563 case 1: {
564 u8 *cache = base;
Xiubo Li2fd69022015-12-09 13:09:06 +0800565
Dimitris Papastamos9fabe242011-09-19 14:34:00 +0100566 cache[idx] = val;
567 break;
568 }
569 case 2: {
570 u16 *cache = base;
Xiubo Li2fd69022015-12-09 13:09:06 +0800571
Dimitris Papastamos9fabe242011-09-19 14:34:00 +0100572 cache[idx] = val;
573 break;
574 }
Mark Brown7d5e5252012-02-17 15:58:25 -0800575 case 4: {
576 u32 *cache = base;
Xiubo Li2fd69022015-12-09 13:09:06 +0800577
Mark Brown7d5e5252012-02-17 15:58:25 -0800578 cache[idx] = val;
579 break;
580 }
Xiubo Li8b7663d2015-12-09 13:09:07 +0800581#ifdef CONFIG_64BIT
582 case 8: {
583 u64 *cache = base;
584
585 cache[idx] = val;
586 break;
587 }
588#endif
Dimitris Papastamos9fabe242011-09-19 14:34:00 +0100589 default:
590 BUG();
591 }
Dimitris Papastamos9fabe242011-09-19 14:34:00 +0100592 return false;
593}
594
Mark Brown879082c2013-02-21 18:03:13 +0000595unsigned int regcache_get_val(struct regmap *map, const void *base,
596 unsigned int idx)
Dimitris Papastamos9fabe242011-09-19 14:34:00 +0100597{
598 if (!base)
599 return -EINVAL;
600
Mark Browneb4cb762013-02-21 18:39:47 +0000601 /* Use device native format if possible */
602 if (map->format.parse_val)
Mark Brown88177962013-03-13 19:29:36 +0000603 return map->format.parse_val(regcache_get_val_addr(map, base,
604 idx));
Mark Browneb4cb762013-02-21 18:39:47 +0000605
Mark Brown879082c2013-02-21 18:03:13 +0000606 switch (map->cache_word_size) {
Dimitris Papastamos9fabe242011-09-19 14:34:00 +0100607 case 1: {
608 const u8 *cache = base;
Xiubo Li2fd69022015-12-09 13:09:06 +0800609
Dimitris Papastamos9fabe242011-09-19 14:34:00 +0100610 return cache[idx];
611 }
612 case 2: {
613 const u16 *cache = base;
Xiubo Li2fd69022015-12-09 13:09:06 +0800614
Dimitris Papastamos9fabe242011-09-19 14:34:00 +0100615 return cache[idx];
616 }
Mark Brown7d5e5252012-02-17 15:58:25 -0800617 case 4: {
618 const u32 *cache = base;
Xiubo Li2fd69022015-12-09 13:09:06 +0800619
Mark Brown7d5e5252012-02-17 15:58:25 -0800620 return cache[idx];
621 }
Xiubo Li8b7663d2015-12-09 13:09:07 +0800622#ifdef CONFIG_64BIT
623 case 8: {
624 const u64 *cache = base;
625
626 return cache[idx];
627 }
628#endif
Dimitris Papastamos9fabe242011-09-19 14:34:00 +0100629 default:
630 BUG();
631 }
632 /* unreachable */
633 return -1;
634}
635
Mark Brownf094fea2011-10-04 22:05:47 +0100636static int regcache_default_cmp(const void *a, const void *b)
Dimitris Papastamosc08604b2011-10-03 10:50:14 +0100637{
638 const struct reg_default *_a = a;
639 const struct reg_default *_b = b;
640
641 return _a->reg - _b->reg;
642}
643
Mark Brownf094fea2011-10-04 22:05:47 +0100644int regcache_lookup_reg(struct regmap *map, unsigned int reg)
645{
646 struct reg_default key;
647 struct reg_default *r;
648
649 key.reg = reg;
650 key.def = 0;
651
652 r = bsearch(&key, map->reg_defaults, map->num_reg_defaults,
653 sizeof(struct reg_default), regcache_default_cmp);
654
655 if (r)
656 return r - map->reg_defaults;
657 else
Mark Brown6e6ace02011-10-09 13:23:31 +0100658 return -ENOENT;
Mark Brownf094fea2011-10-04 22:05:47 +0100659}
Mark Brownf8bd8222013-03-29 19:32:28 +0000660
Lars-Peter Clausen3f4ff562013-08-29 10:26:34 +0200661static bool regcache_reg_present(unsigned long *cache_present, unsigned int idx)
662{
663 if (!cache_present)
664 return true;
665
666 return test_bit(idx, cache_present);
667}
668
Mark Browncfdeb8c2013-03-29 20:12:21 +0000669static int regcache_sync_block_single(struct regmap *map, void *block,
Lars-Peter Clausen3f4ff562013-08-29 10:26:34 +0200670 unsigned long *cache_present,
Mark Browncfdeb8c2013-03-29 20:12:21 +0000671 unsigned int block_base,
672 unsigned int start, unsigned int end)
673{
674 unsigned int i, regtmp, val;
675 int ret;
676
677 for (i = start; i < end; i++) {
678 regtmp = block_base + (i * map->reg_stride);
679
Takashi Iwai4ceba982015-03-04 15:29:17 +0100680 if (!regcache_reg_present(cache_present, i) ||
681 !regmap_writeable(map, regtmp))
Mark Browncfdeb8c2013-03-29 20:12:21 +0000682 continue;
683
684 val = regcache_get_val(map, block, i);
Kevin Cernekee3969fa082015-05-05 15:14:13 -0700685 if (!regcache_reg_needs_sync(map, regtmp, val))
Mark Browncfdeb8c2013-03-29 20:12:21 +0000686 continue;
687
Viresh Kumar621a5f72015-09-26 15:04:07 -0700688 map->cache_bypass = true;
Mark Browncfdeb8c2013-03-29 20:12:21 +0000689
690 ret = _regmap_write(map, regtmp, val);
691
Viresh Kumar621a5f72015-09-26 15:04:07 -0700692 map->cache_bypass = false;
Jarkko Nikulaf29a4322014-09-16 14:04:14 +0300693 if (ret != 0) {
694 dev_err(map->dev, "Unable to sync register %#x. %d\n",
695 regtmp, ret);
Mark Browncfdeb8c2013-03-29 20:12:21 +0000696 return ret;
Jarkko Nikulaf29a4322014-09-16 14:04:14 +0300697 }
Mark Browncfdeb8c2013-03-29 20:12:21 +0000698 dev_dbg(map->dev, "Synced register %#x, value %#x\n",
699 regtmp, val);
700 }
701
702 return 0;
703}
704
Mark Brown75a5f892013-03-29 20:50:07 +0000705static int regcache_sync_block_raw_flush(struct regmap *map, const void **data,
706 unsigned int base, unsigned int cur)
707{
708 size_t val_bytes = map->format.val_bytes;
709 int ret, count;
710
711 if (*data == NULL)
712 return 0;
713
Dylan Reid78ba73e2014-01-24 15:40:39 -0800714 count = (cur - base) / map->reg_stride;
Mark Brown75a5f892013-03-29 20:50:07 +0000715
Stratos Karafotis96592932013-04-04 19:40:45 +0300716 dev_dbg(map->dev, "Writing %zu bytes for %d registers from 0x%x-0x%x\n",
Dylan Reid78ba73e2014-01-24 15:40:39 -0800717 count * val_bytes, count, base, cur - map->reg_stride);
Mark Brown75a5f892013-03-29 20:50:07 +0000718
Viresh Kumar621a5f72015-09-26 15:04:07 -0700719 map->cache_bypass = true;
Mark Brown75a5f892013-03-29 20:50:07 +0000720
Mark Brown0a819802013-10-09 12:28:52 +0100721 ret = _regmap_raw_write(map, base, *data, count * val_bytes);
Jarkko Nikulaf29a4322014-09-16 14:04:14 +0300722 if (ret)
723 dev_err(map->dev, "Unable to sync registers %#x-%#x. %d\n",
724 base, cur - map->reg_stride, ret);
Mark Brown75a5f892013-03-29 20:50:07 +0000725
Viresh Kumar621a5f72015-09-26 15:04:07 -0700726 map->cache_bypass = false;
Mark Brown75a5f892013-03-29 20:50:07 +0000727
728 *data = NULL;
729
730 return ret;
731}
732
Sachin Kamatf52687a2013-04-04 14:36:18 +0530733static int regcache_sync_block_raw(struct regmap *map, void *block,
Lars-Peter Clausen3f4ff562013-08-29 10:26:34 +0200734 unsigned long *cache_present,
Mark Browncfdeb8c2013-03-29 20:12:21 +0000735 unsigned int block_base, unsigned int start,
736 unsigned int end)
Mark Brownf8bd8222013-03-29 19:32:28 +0000737{
Mark Brown75a5f892013-03-29 20:50:07 +0000738 unsigned int i, val;
739 unsigned int regtmp = 0;
740 unsigned int base = 0;
741 const void *data = NULL;
Mark Brownf8bd8222013-03-29 19:32:28 +0000742 int ret;
743
744 for (i = start; i < end; i++) {
745 regtmp = block_base + (i * map->reg_stride);
746
Takashi Iwai4ceba982015-03-04 15:29:17 +0100747 if (!regcache_reg_present(cache_present, i) ||
748 !regmap_writeable(map, regtmp)) {
Mark Brown75a5f892013-03-29 20:50:07 +0000749 ret = regcache_sync_block_raw_flush(map, &data,
750 base, regtmp);
751 if (ret != 0)
752 return ret;
Mark Brownf8bd8222013-03-29 19:32:28 +0000753 continue;
Mark Brown75a5f892013-03-29 20:50:07 +0000754 }
Mark Brownf8bd8222013-03-29 19:32:28 +0000755
756 val = regcache_get_val(map, block, i);
Kevin Cernekee3969fa082015-05-05 15:14:13 -0700757 if (!regcache_reg_needs_sync(map, regtmp, val)) {
Mark Brown75a5f892013-03-29 20:50:07 +0000758 ret = regcache_sync_block_raw_flush(map, &data,
759 base, regtmp);
760 if (ret != 0)
761 return ret;
Mark Brownf8bd8222013-03-29 19:32:28 +0000762 continue;
Mark Brown75a5f892013-03-29 20:50:07 +0000763 }
Mark Brownf8bd8222013-03-29 19:32:28 +0000764
Mark Brown75a5f892013-03-29 20:50:07 +0000765 if (!data) {
766 data = regcache_get_val_addr(map, block, i);
767 base = regtmp;
768 }
Mark Brownf8bd8222013-03-29 19:32:28 +0000769 }
770
Lars-Peter Clausen2d49b592013-08-05 11:21:29 +0200771 return regcache_sync_block_raw_flush(map, &data, base, regtmp +
772 map->reg_stride);
Mark Brownf8bd8222013-03-29 19:32:28 +0000773}
Mark Browncfdeb8c2013-03-29 20:12:21 +0000774
775int regcache_sync_block(struct regmap *map, void *block,
Lars-Peter Clausen3f4ff562013-08-29 10:26:34 +0200776 unsigned long *cache_present,
Mark Browncfdeb8c2013-03-29 20:12:21 +0000777 unsigned int block_base, unsigned int start,
778 unsigned int end)
779{
Markus Pargmann67921a12015-08-21 10:26:42 +0200780 if (regmap_can_raw_write(map) && !map->use_single_write)
Lars-Peter Clausen3f4ff562013-08-29 10:26:34 +0200781 return regcache_sync_block_raw(map, block, cache_present,
782 block_base, start, end);
Mark Browncfdeb8c2013-03-29 20:12:21 +0000783 else
Lars-Peter Clausen3f4ff562013-08-29 10:26:34 +0200784 return regcache_sync_block_single(map, block, cache_present,
785 block_base, start, end);
Mark Browncfdeb8c2013-03-29 20:12:21 +0000786}