Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 1 | /* |
Alan Cox | c343a83 | 2007-05-25 20:39:30 +0100 | [diff] [blame] | 2 | * pata_it821x.c - IT821x PATA for new ATA layer |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 3 | * (C) 2005 Red Hat Inc |
Alan Cox | ab77163 | 2008-10-27 15:09:10 +0000 | [diff] [blame] | 4 | * Alan Cox <alan@lxorguk.ukuu.org.uk> |
Bartlomiej Zolnierkiewicz | 374abf2 | 2007-06-11 11:40:07 +0200 | [diff] [blame] | 5 | * (C) 2007 Bartlomiej Zolnierkiewicz |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 6 | * |
| 7 | * based upon |
| 8 | * |
| 9 | * it821x.c |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 10 | * |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 11 | * linux/drivers/ide/pci/it821x.c Version 0.09 December 2004 |
| 12 | * |
Alan Cox | ab77163 | 2008-10-27 15:09:10 +0000 | [diff] [blame] | 13 | * Copyright (C) 2004 Red Hat |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 14 | * |
| 15 | * May be copied or modified under the terms of the GNU General Public License |
| 16 | * Based in part on the ITE vendor provided SCSI driver. |
| 17 | * |
Justin P. Mattock | 631dd1a | 2010-10-18 11:03:14 +0200 | [diff] [blame] | 18 | * Documentation available from IT8212F_V04.pdf |
| 19 | * http://www.ite.com.tw/EN/products_more.aspx?CategoryID=3&ID=5,91 |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 20 | * Some other documents are NDA. |
| 21 | * |
| 22 | * The ITE8212 isn't exactly a standard IDE controller. It has two |
| 23 | * modes. In pass through mode then it is an IDE controller. In its smart |
| 24 | * mode its actually quite a capable hardware raid controller disguised |
| 25 | * as an IDE controller. Smart mode only understands DMA read/write and |
| 26 | * identify, none of the fancier commands apply. The IT8211 is identical |
| 27 | * in other respects but lacks the raid mode. |
| 28 | * |
| 29 | * Errata: |
| 30 | * o Rev 0x10 also requires master/slave hold the same DMA timings and |
| 31 | * cannot do ATAPI MWDMA. |
| 32 | * o The identify data for raid volumes lacks CHS info (technically ok) |
| 33 | * but also fails to set the LBA28 and other bits. We fix these in |
| 34 | * the IDE probe quirk code. |
| 35 | * o If you write LBA48 sized I/O's (ie > 256 sector) in smart mode |
| 36 | * raid then the controller firmware dies |
| 37 | * o Smart mode without RAID doesn't clear all the necessary identify |
| 38 | * bits to reduce the command set to the one used |
| 39 | * |
| 40 | * This has a few impacts on the driver |
| 41 | * - In pass through mode we do all the work you would expect |
| 42 | * - In smart mode the clocking set up is done by the controller generally |
| 43 | * but we must watch the other limits and filter. |
| 44 | * - There are a few extra vendor commands that actually talk to the |
| 45 | * controller but only work PIO with no IRQ. |
| 46 | * |
| 47 | * Vendor areas of the identify block in smart mode are used for the |
| 48 | * timing and policy set up. Each HDD in raid mode also has a serial |
| 49 | * block on the disk. The hardware extra commands are get/set chip status, |
| 50 | * rebuild, get rebuild status. |
| 51 | * |
| 52 | * In Linux the driver supports pass through mode as if the device was |
| 53 | * just another IDE controller. If the smart mode is running then |
| 54 | * volumes are managed by the controller firmware and each IDE "disk" |
| 55 | * is a raid volume. Even more cute - the controller can do automated |
| 56 | * hotplug and rebuild. |
| 57 | * |
| 58 | * The pass through controller itself is a little demented. It has a |
| 59 | * flaw that it has a single set of PIO/MWDMA timings per channel so |
| 60 | * non UDMA devices restrict each others performance. It also has a |
| 61 | * single clock source per channel so mixed UDMA100/133 performance |
| 62 | * isn't perfect and we have to pick a clock. Thankfully none of this |
| 63 | * matters in smart mode. ATAPI DMA is not currently supported. |
| 64 | * |
| 65 | * It seems the smart mode is a win for RAID1/RAID10 but otherwise not. |
| 66 | * |
| 67 | * TODO |
| 68 | * - ATAPI and other speed filtering |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 69 | * - RAID configuration ioctls |
| 70 | */ |
| 71 | |
| 72 | #include <linux/kernel.h> |
| 73 | #include <linux/module.h> |
| 74 | #include <linux/pci.h> |
| 75 | #include <linux/init.h> |
| 76 | #include <linux/blkdev.h> |
| 77 | #include <linux/delay.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 78 | #include <linux/slab.h> |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 79 | #include <scsi/scsi_host.h> |
| 80 | #include <linux/libata.h> |
| 81 | |
| 82 | |
| 83 | #define DRV_NAME "pata_it821x" |
Alan Cox | 4a99d95 | 2009-01-11 19:51:08 +0000 | [diff] [blame] | 84 | #define DRV_VERSION "0.4.2" |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 85 | |
| 86 | struct it821x_dev |
| 87 | { |
| 88 | unsigned int smart:1, /* Are we in smart raid mode */ |
| 89 | timing10:1; /* Rev 0x10 */ |
| 90 | u8 clock_mode; /* 0, ATA_50 or ATA_66 */ |
| 91 | u8 want[2][2]; /* Mode/Pri log for master slave */ |
| 92 | /* We need these for switching the clock when DMA goes on/off |
| 93 | The high byte is the 66Mhz timing */ |
| 94 | u16 pio[2]; /* Cached PIO values */ |
| 95 | u16 mwdma[2]; /* Cached MWDMA values */ |
| 96 | u16 udma[2]; /* Cached UDMA values (per drive) */ |
| 97 | u16 last_device; /* Master or slave loaded ? */ |
| 98 | }; |
| 99 | |
| 100 | #define ATA_66 0 |
| 101 | #define ATA_50 1 |
| 102 | #define ATA_ANY 2 |
| 103 | |
| 104 | #define UDMA_OFF 0 |
| 105 | #define MWDMA_OFF 0 |
| 106 | |
| 107 | /* |
| 108 | * We allow users to force the card into non raid mode without |
Robert P. J. Day | 3a4fa0a | 2007-10-19 23:10:43 +0200 | [diff] [blame] | 109 | * flashing the alternative BIOS. This is also necessary right now |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 110 | * for embedded platforms that cannot run a PC BIOS but are using this |
| 111 | * device. |
| 112 | */ |
| 113 | |
| 114 | static int it8212_noraid; |
| 115 | |
| 116 | /** |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 117 | * it821x_program - program the PIO/MWDMA registers |
| 118 | * @ap: ATA port |
| 119 | * @adev: Device to program |
| 120 | * @timing: Timing value (66Mhz in top 8bits, 50 in the low 8) |
| 121 | * |
| 122 | * Program the PIO/MWDMA timing for this channel according to the |
| 123 | * current clock. These share the same register so are managed by |
| 124 | * the DMA start/stop sequence as with the old driver. |
| 125 | */ |
| 126 | |
| 127 | static void it821x_program(struct ata_port *ap, struct ata_device *adev, u16 timing) |
| 128 | { |
| 129 | struct pci_dev *pdev = to_pci_dev(ap->host->dev); |
| 130 | struct it821x_dev *itdev = ap->private_data; |
| 131 | int channel = ap->port_no; |
| 132 | u8 conf; |
| 133 | |
| 134 | /* Program PIO/MWDMA timing bits */ |
| 135 | if (itdev->clock_mode == ATA_66) |
| 136 | conf = timing >> 8; |
| 137 | else |
| 138 | conf = timing & 0xFF; |
| 139 | pci_write_config_byte(pdev, 0x54 + 4 * channel, conf); |
| 140 | } |
| 141 | |
| 142 | |
| 143 | /** |
| 144 | * it821x_program_udma - program the UDMA registers |
| 145 | * @ap: ATA port |
| 146 | * @adev: ATA device to update |
| 147 | * @timing: Timing bits. Top 8 are for 66Mhz bottom for 50Mhz |
| 148 | * |
| 149 | * Program the UDMA timing for this drive according to the |
| 150 | * current clock. Handles the dual clocks and also knows about |
| 151 | * the errata on the 0x10 revision. The UDMA errata is partly handled |
| 152 | * here and partly in start_dma. |
| 153 | */ |
| 154 | |
| 155 | static void it821x_program_udma(struct ata_port *ap, struct ata_device *adev, u16 timing) |
| 156 | { |
| 157 | struct it821x_dev *itdev = ap->private_data; |
| 158 | struct pci_dev *pdev = to_pci_dev(ap->host->dev); |
| 159 | int channel = ap->port_no; |
| 160 | int unit = adev->devno; |
| 161 | u8 conf; |
| 162 | |
| 163 | /* Program UDMA timing bits */ |
| 164 | if (itdev->clock_mode == ATA_66) |
| 165 | conf = timing >> 8; |
| 166 | else |
| 167 | conf = timing & 0xFF; |
| 168 | if (itdev->timing10 == 0) |
| 169 | pci_write_config_byte(pdev, 0x56 + 4 * channel + unit, conf); |
| 170 | else { |
| 171 | /* Early revision must be programmed for both together */ |
| 172 | pci_write_config_byte(pdev, 0x56 + 4 * channel, conf); |
| 173 | pci_write_config_byte(pdev, 0x56 + 4 * channel + 1, conf); |
| 174 | } |
| 175 | } |
| 176 | |
| 177 | /** |
| 178 | * it821x_clock_strategy |
| 179 | * @ap: ATA interface |
| 180 | * @adev: ATA device being updated |
| 181 | * |
| 182 | * Select between the 50 and 66Mhz base clocks to get the best |
| 183 | * results for this interface. |
| 184 | */ |
| 185 | |
| 186 | static void it821x_clock_strategy(struct ata_port *ap, struct ata_device *adev) |
| 187 | { |
| 188 | struct pci_dev *pdev = to_pci_dev(ap->host->dev); |
| 189 | struct it821x_dev *itdev = ap->private_data; |
| 190 | u8 unit = adev->devno; |
| 191 | struct ata_device *pair = ata_dev_pair(adev); |
| 192 | |
| 193 | int clock, altclock; |
| 194 | u8 v; |
| 195 | int sel = 0; |
| 196 | |
| 197 | /* Look for the most wanted clocking */ |
| 198 | if (itdev->want[0][0] > itdev->want[1][0]) { |
| 199 | clock = itdev->want[0][1]; |
| 200 | altclock = itdev->want[1][1]; |
| 201 | } else { |
| 202 | clock = itdev->want[1][1]; |
| 203 | altclock = itdev->want[0][1]; |
| 204 | } |
| 205 | |
| 206 | /* Master doesn't care does the slave ? */ |
| 207 | if (clock == ATA_ANY) |
| 208 | clock = altclock; |
| 209 | |
| 210 | /* Nobody cares - keep the same clock */ |
| 211 | if (clock == ATA_ANY) |
| 212 | return; |
| 213 | /* No change */ |
| 214 | if (clock == itdev->clock_mode) |
| 215 | return; |
| 216 | |
| 217 | /* Load this into the controller */ |
| 218 | if (clock == ATA_66) |
| 219 | itdev->clock_mode = ATA_66; |
| 220 | else { |
| 221 | itdev->clock_mode = ATA_50; |
| 222 | sel = 1; |
| 223 | } |
| 224 | pci_read_config_byte(pdev, 0x50, &v); |
| 225 | v &= ~(1 << (1 + ap->port_no)); |
| 226 | v |= sel << (1 + ap->port_no); |
| 227 | pci_write_config_byte(pdev, 0x50, v); |
| 228 | |
| 229 | /* |
| 230 | * Reprogram the UDMA/PIO of the pair drive for the switch |
| 231 | * MWDMA will be dealt with by the dma switcher |
| 232 | */ |
| 233 | if (pair && itdev->udma[1-unit] != UDMA_OFF) { |
| 234 | it821x_program_udma(ap, pair, itdev->udma[1-unit]); |
| 235 | it821x_program(ap, pair, itdev->pio[1-unit]); |
| 236 | } |
| 237 | /* |
| 238 | * Reprogram the UDMA/PIO of our drive for the switch. |
| 239 | * MWDMA will be dealt with by the dma switcher |
| 240 | */ |
| 241 | if (itdev->udma[unit] != UDMA_OFF) { |
| 242 | it821x_program_udma(ap, adev, itdev->udma[unit]); |
| 243 | it821x_program(ap, adev, itdev->pio[unit]); |
| 244 | } |
| 245 | } |
| 246 | |
| 247 | /** |
| 248 | * it821x_passthru_set_piomode - set PIO mode data |
| 249 | * @ap: ATA interface |
| 250 | * @adev: ATA device |
| 251 | * |
| 252 | * Configure for PIO mode. This is complicated as the register is |
| 253 | * shared by PIO and MWDMA and for both channels. |
| 254 | */ |
| 255 | |
| 256 | static void it821x_passthru_set_piomode(struct ata_port *ap, struct ata_device *adev) |
| 257 | { |
| 258 | /* Spec says 89 ref driver uses 88 */ |
| 259 | static const u16 pio[] = { 0xAA88, 0xA382, 0xA181, 0x3332, 0x3121 }; |
| 260 | static const u8 pio_want[] = { ATA_66, ATA_66, ATA_66, ATA_66, ATA_ANY }; |
| 261 | |
| 262 | struct it821x_dev *itdev = ap->private_data; |
| 263 | int unit = adev->devno; |
| 264 | int mode_wanted = adev->pio_mode - XFER_PIO_0; |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 265 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 266 | /* We prefer 66Mhz clock for PIO 0-3, don't care for PIO4 */ |
| 267 | itdev->want[unit][1] = pio_want[mode_wanted]; |
| 268 | itdev->want[unit][0] = 1; /* PIO is lowest priority */ |
| 269 | itdev->pio[unit] = pio[mode_wanted]; |
| 270 | it821x_clock_strategy(ap, adev); |
| 271 | it821x_program(ap, adev, itdev->pio[unit]); |
| 272 | } |
| 273 | |
| 274 | /** |
| 275 | * it821x_passthru_set_dmamode - set initial DMA mode data |
| 276 | * @ap: ATA interface |
| 277 | * @adev: ATA device |
| 278 | * |
| 279 | * Set up the DMA modes. The actions taken depend heavily on the mode |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 280 | * to use. If UDMA is used as is hopefully the usual case then the |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 281 | * timing register is private and we need only consider the clock. If |
| 282 | * we are using MWDMA then we have to manage the setting ourself as |
| 283 | * we switch devices and mode. |
| 284 | */ |
| 285 | |
| 286 | static void it821x_passthru_set_dmamode(struct ata_port *ap, struct ata_device *adev) |
| 287 | { |
| 288 | static const u16 dma[] = { 0x8866, 0x3222, 0x3121 }; |
| 289 | static const u8 mwdma_want[] = { ATA_ANY, ATA_66, ATA_ANY }; |
| 290 | static const u16 udma[] = { 0x4433, 0x4231, 0x3121, 0x2121, 0x1111, 0x2211, 0x1111 }; |
| 291 | static const u8 udma_want[] = { ATA_ANY, ATA_50, ATA_ANY, ATA_66, ATA_66, ATA_50, ATA_66 }; |
| 292 | |
| 293 | struct pci_dev *pdev = to_pci_dev(ap->host->dev); |
| 294 | struct it821x_dev *itdev = ap->private_data; |
| 295 | int channel = ap->port_no; |
| 296 | int unit = adev->devno; |
| 297 | u8 conf; |
| 298 | |
| 299 | if (adev->dma_mode >= XFER_UDMA_0) { |
| 300 | int mode_wanted = adev->dma_mode - XFER_UDMA_0; |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 301 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 302 | itdev->want[unit][1] = udma_want[mode_wanted]; |
| 303 | itdev->want[unit][0] = 3; /* UDMA is high priority */ |
| 304 | itdev->mwdma[unit] = MWDMA_OFF; |
| 305 | itdev->udma[unit] = udma[mode_wanted]; |
| 306 | if (mode_wanted >= 5) |
| 307 | itdev->udma[unit] |= 0x8080; /* UDMA 5/6 select on */ |
| 308 | |
| 309 | /* UDMA on. Again revision 0x10 must do the pair */ |
| 310 | pci_read_config_byte(pdev, 0x50, &conf); |
| 311 | if (itdev->timing10) |
| 312 | conf &= channel ? 0x9F: 0xE7; |
| 313 | else |
| 314 | conf &= ~ (1 << (3 + 2 * channel + unit)); |
| 315 | pci_write_config_byte(pdev, 0x50, conf); |
| 316 | it821x_clock_strategy(ap, adev); |
| 317 | it821x_program_udma(ap, adev, itdev->udma[unit]); |
| 318 | } else { |
| 319 | int mode_wanted = adev->dma_mode - XFER_MW_DMA_0; |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 320 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 321 | itdev->want[unit][1] = mwdma_want[mode_wanted]; |
| 322 | itdev->want[unit][0] = 2; /* MWDMA is low priority */ |
| 323 | itdev->mwdma[unit] = dma[mode_wanted]; |
| 324 | itdev->udma[unit] = UDMA_OFF; |
| 325 | |
| 326 | /* UDMA bits off - Revision 0x10 do them in pairs */ |
| 327 | pci_read_config_byte(pdev, 0x50, &conf); |
| 328 | if (itdev->timing10) |
| 329 | conf |= channel ? 0x60: 0x18; |
| 330 | else |
| 331 | conf |= 1 << (3 + 2 * channel + unit); |
| 332 | pci_write_config_byte(pdev, 0x50, conf); |
| 333 | it821x_clock_strategy(ap, adev); |
| 334 | } |
| 335 | } |
| 336 | |
| 337 | /** |
| 338 | * it821x_passthru_dma_start - DMA start callback |
| 339 | * @qc: Command in progress |
| 340 | * |
| 341 | * Usually drivers set the DMA timing at the point the set_dmamode call |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 342 | * is made. IT821x however requires we load new timings on the |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 343 | * transitions in some cases. |
| 344 | */ |
| 345 | |
| 346 | static void it821x_passthru_bmdma_start(struct ata_queued_cmd *qc) |
| 347 | { |
| 348 | struct ata_port *ap = qc->ap; |
| 349 | struct ata_device *adev = qc->dev; |
| 350 | struct it821x_dev *itdev = ap->private_data; |
| 351 | int unit = adev->devno; |
| 352 | |
| 353 | if (itdev->mwdma[unit] != MWDMA_OFF) |
| 354 | it821x_program(ap, adev, itdev->mwdma[unit]); |
| 355 | else if (itdev->udma[unit] != UDMA_OFF && itdev->timing10) |
| 356 | it821x_program_udma(ap, adev, itdev->udma[unit]); |
| 357 | ata_bmdma_start(qc); |
| 358 | } |
| 359 | |
| 360 | /** |
| 361 | * it821x_passthru_dma_stop - DMA stop callback |
| 362 | * @qc: ATA command |
| 363 | * |
| 364 | * We loaded new timings in dma_start, as a result we need to restore |
| 365 | * the PIO timings in dma_stop so that the next command issue gets the |
| 366 | * right clock values. |
| 367 | */ |
| 368 | |
| 369 | static void it821x_passthru_bmdma_stop(struct ata_queued_cmd *qc) |
| 370 | { |
| 371 | struct ata_port *ap = qc->ap; |
| 372 | struct ata_device *adev = qc->dev; |
| 373 | struct it821x_dev *itdev = ap->private_data; |
| 374 | int unit = adev->devno; |
| 375 | |
| 376 | ata_bmdma_stop(qc); |
| 377 | if (itdev->mwdma[unit] != MWDMA_OFF) |
| 378 | it821x_program(ap, adev, itdev->pio[unit]); |
| 379 | } |
| 380 | |
| 381 | |
| 382 | /** |
| 383 | * it821x_passthru_dev_select - Select master/slave |
| 384 | * @ap: ATA port |
| 385 | * @device: Device number (not pointer) |
| 386 | * |
Robert P. J. Day | 3a4fa0a | 2007-10-19 23:10:43 +0200 | [diff] [blame] | 387 | * Device selection hook. If necessary perform clock switching |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 388 | */ |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 389 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 390 | static void it821x_passthru_dev_select(struct ata_port *ap, |
| 391 | unsigned int device) |
| 392 | { |
| 393 | struct it821x_dev *itdev = ap->private_data; |
| 394 | if (itdev && device != itdev->last_device) { |
Tejun Heo | 9af5c9c | 2007-08-06 18:36:22 +0900 | [diff] [blame] | 395 | struct ata_device *adev = &ap->link.device[device]; |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 396 | it821x_program(ap, adev, itdev->pio[adev->devno]); |
| 397 | itdev->last_device = device; |
| 398 | } |
Tejun Heo | 9363c38 | 2008-04-07 22:47:16 +0900 | [diff] [blame] | 399 | ata_sff_dev_select(ap, device); |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 400 | } |
| 401 | |
| 402 | /** |
Tejun Heo | 9363c38 | 2008-04-07 22:47:16 +0900 | [diff] [blame] | 403 | * it821x_smart_qc_issue - wrap qc issue prot |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 404 | * @qc: command |
| 405 | * |
| 406 | * Wrap the command issue sequence for the IT821x. We need to |
| 407 | * perform out own device selection timing loads before the |
| 408 | * usual happenings kick off |
| 409 | */ |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 410 | |
Tejun Heo | 9363c38 | 2008-04-07 22:47:16 +0900 | [diff] [blame] | 411 | static unsigned int it821x_smart_qc_issue(struct ata_queued_cmd *qc) |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 412 | { |
| 413 | switch(qc->tf.command) |
| 414 | { |
| 415 | /* Commands the firmware supports */ |
| 416 | case ATA_CMD_READ: |
| 417 | case ATA_CMD_READ_EXT: |
| 418 | case ATA_CMD_WRITE: |
| 419 | case ATA_CMD_WRITE_EXT: |
| 420 | case ATA_CMD_PIO_READ: |
| 421 | case ATA_CMD_PIO_READ_EXT: |
| 422 | case ATA_CMD_PIO_WRITE: |
| 423 | case ATA_CMD_PIO_WRITE_EXT: |
| 424 | case ATA_CMD_READ_MULTI: |
| 425 | case ATA_CMD_READ_MULTI_EXT: |
| 426 | case ATA_CMD_WRITE_MULTI: |
| 427 | case ATA_CMD_WRITE_MULTI_EXT: |
| 428 | case ATA_CMD_ID_ATA: |
Alan Cox | 963e497 | 2008-07-24 17:16:06 +0100 | [diff] [blame] | 429 | case ATA_CMD_INIT_DEV_PARAMS: |
| 430 | case 0xFC: /* Internal 'report rebuild state' */ |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 431 | /* Arguably should just no-op this one */ |
| 432 | case ATA_CMD_SET_FEATURES: |
Tejun Heo | 360ff78 | 2010-05-10 21:41:42 +0200 | [diff] [blame] | 433 | return ata_bmdma_qc_issue(qc); |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 434 | } |
| 435 | printk(KERN_DEBUG "it821x: can't process command 0x%02X\n", qc->tf.command); |
Alan Cox | c5038fc | 2007-10-25 14:21:16 +0100 | [diff] [blame] | 436 | return AC_ERR_DEV; |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 437 | } |
| 438 | |
| 439 | /** |
Tejun Heo | 9363c38 | 2008-04-07 22:47:16 +0900 | [diff] [blame] | 440 | * it821x_passthru_qc_issue - wrap qc issue prot |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 441 | * @qc: command |
| 442 | * |
| 443 | * Wrap the command issue sequence for the IT821x. We need to |
| 444 | * perform out own device selection timing loads before the |
| 445 | * usual happenings kick off |
| 446 | */ |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 447 | |
Tejun Heo | 9363c38 | 2008-04-07 22:47:16 +0900 | [diff] [blame] | 448 | static unsigned int it821x_passthru_qc_issue(struct ata_queued_cmd *qc) |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 449 | { |
| 450 | it821x_passthru_dev_select(qc->ap, qc->dev->devno); |
Tejun Heo | 360ff78 | 2010-05-10 21:41:42 +0200 | [diff] [blame] | 451 | return ata_bmdma_qc_issue(qc); |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 452 | } |
| 453 | |
| 454 | /** |
| 455 | * it821x_smart_set_mode - mode setting |
Tejun Heo | 0260731 | 2007-08-06 18:36:23 +0900 | [diff] [blame] | 456 | * @link: interface to set up |
Alan | b229a7b | 2007-01-24 11:47:07 +0000 | [diff] [blame] | 457 | * @unused: device that failed (error only) |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 458 | * |
| 459 | * Use a non standard set_mode function. We don't want to be tuned. |
| 460 | * The BIOS configured everything. Our job is not to fiddle. We |
| 461 | * read the dma enabled bits from the PCI configuration of the device |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 462 | * and respect them. |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 463 | */ |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 464 | |
Tejun Heo | 0260731 | 2007-08-06 18:36:23 +0900 | [diff] [blame] | 465 | static int it821x_smart_set_mode(struct ata_link *link, struct ata_device **unused) |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 466 | { |
Tejun Heo | f58229f | 2007-08-06 18:36:23 +0900 | [diff] [blame] | 467 | struct ata_device *dev; |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 468 | |
Tejun Heo | 1eca436 | 2008-11-03 20:03:17 +0900 | [diff] [blame] | 469 | ata_for_each_dev(dev, link, ENABLED) { |
| 470 | /* We don't really care */ |
| 471 | dev->pio_mode = XFER_PIO_0; |
| 472 | dev->dma_mode = XFER_MW_DMA_0; |
| 473 | /* We do need the right mode information for DMA or PIO |
| 474 | and this comes from the current configuration flags */ |
| 475 | if (ata_id_has_dma(dev->id)) { |
Joe Perches | a9a79df | 2011-04-15 15:51:59 -0700 | [diff] [blame] | 476 | ata_dev_info(dev, "configured for DMA\n"); |
Tejun Heo | 1eca436 | 2008-11-03 20:03:17 +0900 | [diff] [blame] | 477 | dev->xfer_mode = XFER_MW_DMA_0; |
| 478 | dev->xfer_shift = ATA_SHIFT_MWDMA; |
| 479 | dev->flags &= ~ATA_DFLAG_PIO; |
| 480 | } else { |
Joe Perches | a9a79df | 2011-04-15 15:51:59 -0700 | [diff] [blame] | 481 | ata_dev_info(dev, "configured for PIO\n"); |
Tejun Heo | 1eca436 | 2008-11-03 20:03:17 +0900 | [diff] [blame] | 482 | dev->xfer_mode = XFER_PIO_0; |
| 483 | dev->xfer_shift = ATA_SHIFT_PIO; |
| 484 | dev->flags |= ATA_DFLAG_PIO; |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 485 | } |
| 486 | } |
Alan | b229a7b | 2007-01-24 11:47:07 +0000 | [diff] [blame] | 487 | return 0; |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 488 | } |
| 489 | |
| 490 | /** |
| 491 | * it821x_dev_config - Called each device identify |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 492 | * @adev: Device that has just been identified |
| 493 | * |
| 494 | * Perform the initial setup needed for each device that is chip |
| 495 | * special. In our case we need to lock the sector count to avoid |
| 496 | * blowing the brains out of the firmware with large LBA48 requests |
| 497 | * |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 498 | */ |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 499 | |
Alan | cd0d3bb | 2007-03-02 00:56:15 +0000 | [diff] [blame] | 500 | static void it821x_dev_config(struct ata_device *adev) |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 501 | { |
Tejun Heo | 8bfa79f | 2007-01-02 20:19:40 +0900 | [diff] [blame] | 502 | unsigned char model_num[ATA_ID_PROD_LEN + 1]; |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 503 | |
Tejun Heo | 8bfa79f | 2007-01-02 20:19:40 +0900 | [diff] [blame] | 504 | ata_id_c_string(adev->id, model_num, ATA_ID_PROD, sizeof(model_num)); |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 505 | |
| 506 | if (adev->max_sectors > 255) |
| 507 | adev->max_sectors = 255; |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 508 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 509 | if (strstr(model_num, "Integrated Technology Express")) { |
| 510 | /* RAID mode */ |
Joe Perches | a9a79df | 2011-04-15 15:51:59 -0700 | [diff] [blame] | 511 | ata_dev_info(adev, "%sRAID%d volume", |
| 512 | adev->id[147] ? "Bootable " : "", |
| 513 | adev->id[129]); |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 514 | if (adev->id[129] != 1) |
Joe Perches | a9a79df | 2011-04-15 15:51:59 -0700 | [diff] [blame] | 515 | pr_cont("(%dK stripe)", adev->id[146]); |
| 516 | pr_cont("\n"); |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 517 | } |
Alan Cox | c5038fc | 2007-10-25 14:21:16 +0100 | [diff] [blame] | 518 | /* This is a controller firmware triggered funny, don't |
| 519 | report the drive faulty! */ |
| 520 | adev->horkage &= ~ATA_HORKAGE_DIAGNOSTIC; |
Alan Cox | 963e497 | 2008-07-24 17:16:06 +0100 | [diff] [blame] | 521 | /* No HPA in 'smart' mode */ |
| 522 | adev->horkage |= ATA_HORKAGE_BROKEN_HPA; |
Alan Cox | c5038fc | 2007-10-25 14:21:16 +0100 | [diff] [blame] | 523 | } |
| 524 | |
| 525 | /** |
Alan Cox | 963e497 | 2008-07-24 17:16:06 +0100 | [diff] [blame] | 526 | * it821x_read_id - Hack identify data up |
| 527 | * @adev: device to read |
| 528 | * @tf: proposed taskfile |
| 529 | * @id: buffer for returned ident data |
Alan Cox | c5038fc | 2007-10-25 14:21:16 +0100 | [diff] [blame] | 530 | * |
Alan Cox | 963e497 | 2008-07-24 17:16:06 +0100 | [diff] [blame] | 531 | * Query the devices on this firmware driven port and slightly |
Alan Cox | c5038fc | 2007-10-25 14:21:16 +0100 | [diff] [blame] | 532 | * mash the identify data to stop us and common tools trying to |
| 533 | * use features not firmware supported. The firmware itself does |
| 534 | * some masking (eg SMART) but not enough. |
Alan Cox | c5038fc | 2007-10-25 14:21:16 +0100 | [diff] [blame] | 535 | */ |
| 536 | |
Alan Cox | 963e497 | 2008-07-24 17:16:06 +0100 | [diff] [blame] | 537 | static unsigned int it821x_read_id(struct ata_device *adev, |
| 538 | struct ata_taskfile *tf, u16 *id) |
Alan Cox | c5038fc | 2007-10-25 14:21:16 +0100 | [diff] [blame] | 539 | { |
Alan Cox | 963e497 | 2008-07-24 17:16:06 +0100 | [diff] [blame] | 540 | unsigned int err_mask; |
| 541 | unsigned char model_num[ATA_ID_PROD_LEN + 1]; |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 542 | |
Alan Cox | 963e497 | 2008-07-24 17:16:06 +0100 | [diff] [blame] | 543 | err_mask = ata_do_dev_read_id(adev, tf, id); |
| 544 | if (err_mask) |
| 545 | return err_mask; |
| 546 | ata_id_c_string(id, model_num, ATA_ID_PROD, sizeof(model_num)); |
| 547 | |
| 548 | id[83] &= ~(1 << 12); /* Cache flush is firmware handled */ |
| 549 | id[83] &= ~(1 << 13); /* Ditto for LBA48 flushes */ |
| 550 | id[84] &= ~(1 << 6); /* No FUA */ |
| 551 | id[85] &= ~(1 << 10); /* No HPA */ |
| 552 | id[76] = 0; /* No NCQ/AN etc */ |
| 553 | |
| 554 | if (strstr(model_num, "Integrated Technology Express")) { |
| 555 | /* Set feature bits the firmware neglects */ |
| 556 | id[49] |= 0x0300; /* LBA, DMA */ |
Alan Cox | 963e497 | 2008-07-24 17:16:06 +0100 | [diff] [blame] | 557 | id[83] &= 0x7FFF; |
Ondrej Zary | 054e5f6 | 2008-10-26 18:10:19 -0400 | [diff] [blame] | 558 | id[83] |= 0x4400; /* Word 83 is valid and LBA48 */ |
Alan Cox | 963e497 | 2008-07-24 17:16:06 +0100 | [diff] [blame] | 559 | id[86] |= 0x0400; /* LBA48 on */ |
| 560 | id[ATA_ID_MAJOR_VER] |= 0x1F; |
Ondrej Zary | 7ba07d1 | 2009-02-11 13:08:43 -0800 | [diff] [blame] | 561 | /* Clear the serial number because it's different each boot |
| 562 | which breaks validation on resume */ |
| 563 | memset(&id[ATA_ID_SERNO], 0x20, ATA_ID_SERNO_LEN); |
Alan Cox | 963e497 | 2008-07-24 17:16:06 +0100 | [diff] [blame] | 564 | } |
| 565 | return err_mask; |
| 566 | } |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 567 | |
| 568 | /** |
| 569 | * it821x_check_atapi_dma - ATAPI DMA handler |
| 570 | * @qc: Command we are about to issue |
| 571 | * |
| 572 | * Decide if this ATAPI command can be issued by DMA on this |
| 573 | * controller. Return 0 if it can be. |
| 574 | */ |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 575 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 576 | static int it821x_check_atapi_dma(struct ata_queued_cmd *qc) |
| 577 | { |
| 578 | struct ata_port *ap = qc->ap; |
| 579 | struct it821x_dev *itdev = ap->private_data; |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 580 | |
Jeff Norden | bce7d5e | 2007-09-04 11:07:20 -0500 | [diff] [blame] | 581 | /* Only use dma for transfers to/from the media. */ |
Tejun Heo | b63b133 | 2008-03-18 17:56:12 +0900 | [diff] [blame] | 582 | if (ata_qc_raw_nbytes(qc) < 2048) |
Jeff Norden | bce7d5e | 2007-09-04 11:07:20 -0500 | [diff] [blame] | 583 | return -EOPNOTSUPP; |
| 584 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 585 | /* No ATAPI DMA in smart mode */ |
| 586 | if (itdev->smart) |
| 587 | return -EOPNOTSUPP; |
| 588 | /* No ATAPI DMA on rev 10 */ |
| 589 | if (itdev->timing10) |
| 590 | return -EOPNOTSUPP; |
| 591 | /* Cool */ |
| 592 | return 0; |
| 593 | } |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 594 | |
Alan Cox | 963e497 | 2008-07-24 17:16:06 +0100 | [diff] [blame] | 595 | /** |
| 596 | * it821x_display_disk - display disk setup |
| 597 | * @n: Device number |
| 598 | * @buf: Buffer block from firmware |
| 599 | * |
| 600 | * Produce a nice informative display of the device setup as provided |
| 601 | * by the firmware. |
| 602 | */ |
| 603 | |
| 604 | static void it821x_display_disk(int n, u8 *buf) |
| 605 | { |
| 606 | unsigned char id[41]; |
| 607 | int mode = 0; |
Jeff Garzik | 4ef2818 | 2008-08-22 02:33:23 -0400 | [diff] [blame] | 608 | char *mtype = ""; |
Alan Cox | 963e497 | 2008-07-24 17:16:06 +0100 | [diff] [blame] | 609 | char mbuf[8]; |
| 610 | char *cbl = "(40 wire cable)"; |
| 611 | |
| 612 | static const char *types[5] = { |
Jean Delvare | 1c30c02 | 2011-07-04 15:33:24 +0200 | [diff] [blame] | 613 | "RAID0", "RAID1", "RAID 0+1", "JBOD", "DISK" |
Alan Cox | 963e497 | 2008-07-24 17:16:06 +0100 | [diff] [blame] | 614 | }; |
| 615 | |
| 616 | if (buf[52] > 4) /* No Disk */ |
| 617 | return; |
| 618 | |
Jeff Garzik | 4fca377 | 2011-02-15 01:13:24 -0500 | [diff] [blame] | 619 | ata_id_c_string((u16 *)buf, id, 0, 41); |
Alan Cox | 963e497 | 2008-07-24 17:16:06 +0100 | [diff] [blame] | 620 | |
| 621 | if (buf[51]) { |
| 622 | mode = ffs(buf[51]); |
| 623 | mtype = "UDMA"; |
| 624 | } else if (buf[49]) { |
| 625 | mode = ffs(buf[49]); |
| 626 | mtype = "MWDMA"; |
| 627 | } |
| 628 | |
| 629 | if (buf[76]) |
| 630 | cbl = ""; |
| 631 | |
| 632 | if (mode) |
| 633 | snprintf(mbuf, 8, "%5s%d", mtype, mode - 1); |
| 634 | else |
| 635 | strcpy(mbuf, "PIO"); |
| 636 | if (buf[52] == 4) |
| 637 | printk(KERN_INFO "%d: %-6s %-8s %s %s\n", |
| 638 | n, mbuf, types[buf[52]], id, cbl); |
| 639 | else |
| 640 | printk(KERN_INFO "%d: %-6s %-8s Volume: %1d %s %s\n", |
| 641 | n, mbuf, types[buf[52]], buf[53], id, cbl); |
| 642 | if (buf[125] < 100) |
| 643 | printk(KERN_INFO "%d: Rebuilding: %d%%\n", n, buf[125]); |
| 644 | } |
| 645 | |
| 646 | /** |
| 647 | * it821x_firmware_command - issue firmware command |
| 648 | * @ap: IT821x port to interrogate |
| 649 | * @cmd: command |
| 650 | * @len: length |
| 651 | * |
| 652 | * Issue firmware commands expecting data back from the controller. We |
| 653 | * use this to issue commands that do not go via the normal paths. Other |
| 654 | * commands such as 0xFC can be issued normally. |
| 655 | */ |
| 656 | |
| 657 | static u8 *it821x_firmware_command(struct ata_port *ap, u8 cmd, int len) |
| 658 | { |
| 659 | u8 status; |
| 660 | int n = 0; |
| 661 | u16 *buf = kmalloc(len, GFP_KERNEL); |
| 662 | if (buf == NULL) { |
| 663 | printk(KERN_ERR "it821x_firmware_command: Out of memory\n"); |
| 664 | return NULL; |
| 665 | } |
| 666 | /* This isn't quite a normal ATA command as we are talking to the |
| 667 | firmware not the drives */ |
| 668 | ap->ctl |= ATA_NIEN; |
| 669 | iowrite8(ap->ctl, ap->ioaddr.ctl_addr); |
| 670 | ata_wait_idle(ap); |
| 671 | iowrite8(ATA_DEVICE_OBS, ap->ioaddr.device_addr); |
| 672 | iowrite8(cmd, ap->ioaddr.command_addr); |
| 673 | udelay(1); |
| 674 | /* This should be almost immediate but a little paranoia goes a long |
| 675 | way. */ |
| 676 | while(n++ < 10) { |
| 677 | status = ioread8(ap->ioaddr.status_addr); |
| 678 | if (status & ATA_ERR) { |
| 679 | kfree(buf); |
| 680 | printk(KERN_ERR "it821x_firmware_command: rejected\n"); |
| 681 | return NULL; |
| 682 | } |
| 683 | if (status & ATA_DRQ) { |
| 684 | ioread16_rep(ap->ioaddr.data_addr, buf, len/2); |
| 685 | return (u8 *)buf; |
| 686 | } |
| 687 | mdelay(1); |
| 688 | } |
| 689 | kfree(buf); |
| 690 | printk(KERN_ERR "it821x_firmware_command: timeout\n"); |
| 691 | return NULL; |
| 692 | } |
| 693 | |
| 694 | /** |
| 695 | * it821x_probe_firmware - firmware reporting/setup |
| 696 | * @ap: IT821x port being probed |
| 697 | * |
| 698 | * Probe the firmware of the controller by issuing firmware command |
| 699 | * 0xFA and analysing the returned data. |
| 700 | */ |
| 701 | |
| 702 | static void it821x_probe_firmware(struct ata_port *ap) |
| 703 | { |
| 704 | u8 *buf; |
| 705 | int i; |
| 706 | |
| 707 | /* This is a bit ugly as we can't just issue a task file to a device |
| 708 | as this is controller magic */ |
| 709 | |
| 710 | buf = it821x_firmware_command(ap, 0xFA, 512); |
| 711 | |
| 712 | if (buf != NULL) { |
| 713 | printk(KERN_INFO "pata_it821x: Firmware %02X/%02X/%02X%02X\n", |
| 714 | buf[505], |
| 715 | buf[506], |
| 716 | buf[507], |
| 717 | buf[508]); |
| 718 | for (i = 0; i < 4; i++) |
| 719 | it821x_display_disk(i, buf + 128 * i); |
| 720 | kfree(buf); |
| 721 | } |
| 722 | } |
| 723 | |
| 724 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 725 | |
| 726 | /** |
| 727 | * it821x_port_start - port setup |
| 728 | * @ap: ATA port being set up |
| 729 | * |
| 730 | * The it821x needs to maintain private data structures and also to |
| 731 | * use the standard PCI interface which lacks support for this |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 732 | * functionality. We instead set up the private data on the port |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 733 | * start hook, and tear it down on port stop |
| 734 | */ |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 735 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 736 | static int it821x_port_start(struct ata_port *ap) |
| 737 | { |
| 738 | struct pci_dev *pdev = to_pci_dev(ap->host->dev); |
| 739 | struct it821x_dev *itdev; |
| 740 | u8 conf; |
| 741 | |
Tejun Heo | c708765 | 2010-05-10 21:41:34 +0200 | [diff] [blame] | 742 | int ret = ata_bmdma_port_start(ap); |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 743 | if (ret < 0) |
| 744 | return ret; |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 745 | |
Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 746 | itdev = devm_kzalloc(&pdev->dev, sizeof(struct it821x_dev), GFP_KERNEL); |
| 747 | if (itdev == NULL) |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 748 | return -ENOMEM; |
Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 749 | ap->private_data = itdev; |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 750 | |
| 751 | pci_read_config_byte(pdev, 0x50, &conf); |
| 752 | |
| 753 | if (conf & 1) { |
| 754 | itdev->smart = 1; |
| 755 | /* Long I/O's although allowed in LBA48 space cause the |
| 756 | onboard firmware to enter the twighlight zone */ |
| 757 | /* No ATAPI DMA in this mode either */ |
Alan Cox | 963e497 | 2008-07-24 17:16:06 +0100 | [diff] [blame] | 758 | if (ap->port_no == 0) |
| 759 | it821x_probe_firmware(ap); |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 760 | } |
| 761 | /* Pull the current clocks from 0x50 */ |
| 762 | if (conf & (1 << (1 + ap->port_no))) |
| 763 | itdev->clock_mode = ATA_50; |
| 764 | else |
| 765 | itdev->clock_mode = ATA_66; |
| 766 | |
| 767 | itdev->want[0][1] = ATA_ANY; |
| 768 | itdev->want[1][1] = ATA_ANY; |
| 769 | itdev->last_device = -1; |
| 770 | |
Alan Cox | 604de6e | 2007-08-23 20:18:55 +0100 | [diff] [blame] | 771 | if (pdev->revision == 0x10) { |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 772 | itdev->timing10 = 1; |
| 773 | /* Need to disable ATAPI DMA for this case */ |
| 774 | if (!itdev->smart) |
| 775 | printk(KERN_WARNING DRV_NAME": Revision 0x10, workarounds activated.\n"); |
| 776 | } |
| 777 | |
| 778 | return 0; |
| 779 | } |
| 780 | |
Alan Cox | 963e497 | 2008-07-24 17:16:06 +0100 | [diff] [blame] | 781 | /** |
| 782 | * it821x_rdc_cable - Cable detect for RDC1010 |
| 783 | * @ap: port we are checking |
| 784 | * |
| 785 | * Return the RDC1010 cable type. Unlike the IT821x we know how to do |
| 786 | * this and can do host side cable detect |
| 787 | */ |
| 788 | |
| 789 | static int it821x_rdc_cable(struct ata_port *ap) |
| 790 | { |
| 791 | u16 r40; |
| 792 | struct pci_dev *pdev = to_pci_dev(ap->host->dev); |
| 793 | |
| 794 | pci_read_config_word(pdev, 0x40, &r40); |
| 795 | if (r40 & (1 << (2 + ap->port_no))) |
| 796 | return ATA_CBL_PATA40; |
| 797 | return ATA_CBL_PATA80; |
| 798 | } |
| 799 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 800 | static struct scsi_host_template it821x_sht = { |
Tejun Heo | 68d1d07 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 801 | ATA_BMDMA_SHT(DRV_NAME), |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 802 | }; |
| 803 | |
| 804 | static struct ata_port_operations it821x_smart_port_ops = { |
Tejun Heo | 029cfd6 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 805 | .inherits = &ata_bmdma_port_ops, |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 806 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 807 | .check_atapi_dma= it821x_check_atapi_dma, |
Tejun Heo | 9363c38 | 2008-04-07 22:47:16 +0900 | [diff] [blame] | 808 | .qc_issue = it821x_smart_qc_issue, |
Jeff Garzik | bda3028 | 2006-09-27 05:41:13 -0400 | [diff] [blame] | 809 | |
Alan Cox | 963e497 | 2008-07-24 17:16:06 +0100 | [diff] [blame] | 810 | .cable_detect = ata_cable_80wire, |
Tejun Heo | 029cfd6 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 811 | .set_mode = it821x_smart_set_mode, |
| 812 | .dev_config = it821x_dev_config, |
Alan Cox | 963e497 | 2008-07-24 17:16:06 +0100 | [diff] [blame] | 813 | .read_id = it821x_read_id, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 814 | |
| 815 | .port_start = it821x_port_start, |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 816 | }; |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 817 | |
| 818 | static struct ata_port_operations it821x_passthru_port_ops = { |
Tejun Heo | 029cfd6 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 819 | .inherits = &ata_bmdma_port_ops, |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 820 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 821 | .check_atapi_dma= it821x_check_atapi_dma, |
Tejun Heo | 5682ed3 | 2008-04-07 22:47:16 +0900 | [diff] [blame] | 822 | .sff_dev_select = it821x_passthru_dev_select, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 823 | .bmdma_start = it821x_passthru_bmdma_start, |
| 824 | .bmdma_stop = it821x_passthru_bmdma_stop, |
Tejun Heo | 9363c38 | 2008-04-07 22:47:16 +0900 | [diff] [blame] | 825 | .qc_issue = it821x_passthru_qc_issue, |
Jeff Garzik | bda3028 | 2006-09-27 05:41:13 -0400 | [diff] [blame] | 826 | |
Tejun Heo | 029cfd6 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 827 | .cable_detect = ata_cable_unknown, |
| 828 | .set_piomode = it821x_passthru_set_piomode, |
| 829 | .set_dmamode = it821x_passthru_set_dmamode, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 830 | |
| 831 | .port_start = it821x_port_start, |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 832 | }; |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 833 | |
Alan Cox | 963e497 | 2008-07-24 17:16:06 +0100 | [diff] [blame] | 834 | static struct ata_port_operations it821x_rdc_port_ops = { |
| 835 | .inherits = &ata_bmdma_port_ops, |
| 836 | |
| 837 | .check_atapi_dma= it821x_check_atapi_dma, |
| 838 | .sff_dev_select = it821x_passthru_dev_select, |
| 839 | .bmdma_start = it821x_passthru_bmdma_start, |
| 840 | .bmdma_stop = it821x_passthru_bmdma_stop, |
| 841 | .qc_issue = it821x_passthru_qc_issue, |
| 842 | |
| 843 | .cable_detect = it821x_rdc_cable, |
| 844 | .set_piomode = it821x_passthru_set_piomode, |
| 845 | .set_dmamode = it821x_passthru_set_dmamode, |
| 846 | |
| 847 | .port_start = it821x_port_start, |
| 848 | }; |
| 849 | |
Randy Dunlap | 112cc2b | 2007-06-25 10:42:22 -0700 | [diff] [blame] | 850 | static void it821x_disable_raid(struct pci_dev *pdev) |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 851 | { |
Alan Cox | 963e497 | 2008-07-24 17:16:06 +0100 | [diff] [blame] | 852 | /* Neither the RDC nor the IT8211 */ |
| 853 | if (pdev->vendor != PCI_VENDOR_ID_ITE || |
| 854 | pdev->device != PCI_DEVICE_ID_ITE_8212) |
| 855 | return; |
| 856 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 857 | /* Reset local CPU, and set BIOS not ready */ |
| 858 | pci_write_config_byte(pdev, 0x5E, 0x01); |
| 859 | |
| 860 | /* Set to bypass mode, and reset PCI bus */ |
| 861 | pci_write_config_byte(pdev, 0x50, 0x00); |
| 862 | pci_write_config_word(pdev, PCI_COMMAND, |
| 863 | PCI_COMMAND_PARITY | PCI_COMMAND_IO | |
| 864 | PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER); |
| 865 | pci_write_config_word(pdev, 0x40, 0xA0F3); |
| 866 | |
| 867 | pci_write_config_dword(pdev,0x4C, 0x02040204); |
| 868 | pci_write_config_byte(pdev, 0x42, 0x36); |
| 869 | pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0x20); |
| 870 | } |
| 871 | |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 872 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 873 | static int it821x_init_one(struct pci_dev *pdev, const struct pci_device_id *id) |
| 874 | { |
| 875 | u8 conf; |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 876 | |
Tejun Heo | 1626aeb | 2007-05-04 12:43:58 +0200 | [diff] [blame] | 877 | static const struct ata_port_info info_smart = { |
Jeff Garzik | 1d2808f | 2007-05-28 06:59:48 -0400 | [diff] [blame] | 878 | .flags = ATA_FLAG_SLAVE_POSS, |
Erik Inge Bolsø | 14bdef9 | 2009-03-14 21:38:24 +0100 | [diff] [blame] | 879 | .pio_mask = ATA_PIO4, |
| 880 | .mwdma_mask = ATA_MWDMA2, |
Alan Cox | 963e497 | 2008-07-24 17:16:06 +0100 | [diff] [blame] | 881 | .udma_mask = ATA_UDMA6, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 882 | .port_ops = &it821x_smart_port_ops |
| 883 | }; |
Tejun Heo | 1626aeb | 2007-05-04 12:43:58 +0200 | [diff] [blame] | 884 | static const struct ata_port_info info_passthru = { |
Jeff Garzik | 1d2808f | 2007-05-28 06:59:48 -0400 | [diff] [blame] | 885 | .flags = ATA_FLAG_SLAVE_POSS, |
Erik Inge Bolsø | 14bdef9 | 2009-03-14 21:38:24 +0100 | [diff] [blame] | 886 | .pio_mask = ATA_PIO4, |
| 887 | .mwdma_mask = ATA_MWDMA2, |
Jeff Garzik | bf6263a | 2007-07-09 12:16:50 -0400 | [diff] [blame] | 888 | .udma_mask = ATA_UDMA6, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 889 | .port_ops = &it821x_passthru_port_ops |
| 890 | }; |
Alan Cox | 963e497 | 2008-07-24 17:16:06 +0100 | [diff] [blame] | 891 | static const struct ata_port_info info_rdc = { |
| 892 | .flags = ATA_FLAG_SLAVE_POSS, |
Erik Inge Bolsø | 14bdef9 | 2009-03-14 21:38:24 +0100 | [diff] [blame] | 893 | .pio_mask = ATA_PIO4, |
| 894 | .mwdma_mask = ATA_MWDMA2, |
Alan Cox | 4a99d95 | 2009-01-11 19:51:08 +0000 | [diff] [blame] | 895 | .udma_mask = ATA_UDMA6, |
| 896 | .port_ops = &it821x_rdc_port_ops |
| 897 | }; |
| 898 | static const struct ata_port_info info_rdc_11 = { |
| 899 | .flags = ATA_FLAG_SLAVE_POSS, |
Erik Inge Bolsø | 14bdef9 | 2009-03-14 21:38:24 +0100 | [diff] [blame] | 900 | .pio_mask = ATA_PIO4, |
| 901 | .mwdma_mask = ATA_MWDMA2, |
Alan Cox | 963e497 | 2008-07-24 17:16:06 +0100 | [diff] [blame] | 902 | /* No UDMA */ |
| 903 | .port_ops = &it821x_rdc_port_ops |
| 904 | }; |
Jeff Garzik | 85cd725 | 2006-08-31 00:03:49 -0400 | [diff] [blame] | 905 | |
Tejun Heo | 1626aeb | 2007-05-04 12:43:58 +0200 | [diff] [blame] | 906 | const struct ata_port_info *ppi[] = { NULL, NULL }; |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 907 | static char *mode[2] = { "pass through", "smart" }; |
Tejun Heo | f08048e | 2008-03-25 12:22:47 +0900 | [diff] [blame] | 908 | int rc; |
| 909 | |
| 910 | rc = pcim_enable_device(pdev); |
| 911 | if (rc) |
| 912 | return rc; |
Jeff Garzik | 4fca377 | 2011-02-15 01:13:24 -0500 | [diff] [blame] | 913 | |
Alan Cox | 963e497 | 2008-07-24 17:16:06 +0100 | [diff] [blame] | 914 | if (pdev->vendor == PCI_VENDOR_ID_RDC) { |
Alan Cox | 4a99d95 | 2009-01-11 19:51:08 +0000 | [diff] [blame] | 915 | /* Deal with Vortex86SX */ |
| 916 | if (pdev->revision == 0x11) |
| 917 | ppi[0] = &info_rdc_11; |
| 918 | else |
| 919 | ppi[0] = &info_rdc; |
Alan Cox | 963e497 | 2008-07-24 17:16:06 +0100 | [diff] [blame] | 920 | } else { |
| 921 | /* Force the card into bypass mode if so requested */ |
| 922 | if (it8212_noraid) { |
| 923 | printk(KERN_INFO DRV_NAME ": forcing bypass mode.\n"); |
| 924 | it821x_disable_raid(pdev); |
| 925 | } |
| 926 | pci_read_config_byte(pdev, 0x50, &conf); |
| 927 | conf &= 1; |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 928 | |
Alan Cox | 963e497 | 2008-07-24 17:16:06 +0100 | [diff] [blame] | 929 | printk(KERN_INFO DRV_NAME": controller in %s mode.\n", |
| 930 | mode[conf]); |
| 931 | if (conf == 0) |
| 932 | ppi[0] = &info_passthru; |
| 933 | else |
| 934 | ppi[0] = &info_smart; |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 935 | } |
Tejun Heo | 1c5afdf | 2010-05-19 22:10:22 +0200 | [diff] [blame] | 936 | return ata_pci_bmdma_init_one(pdev, ppi, &it821x_sht, NULL, 0); |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 937 | } |
| 938 | |
Tejun Heo | 438ac6d | 2007-03-02 17:31:26 +0900 | [diff] [blame] | 939 | #ifdef CONFIG_PM |
Alan | f535d53 | 2006-11-27 16:14:36 +0000 | [diff] [blame] | 940 | static int it821x_reinit_one(struct pci_dev *pdev) |
| 941 | { |
Tejun Heo | f08048e | 2008-03-25 12:22:47 +0900 | [diff] [blame] | 942 | struct ata_host *host = dev_get_drvdata(&pdev->dev); |
| 943 | int rc; |
| 944 | |
| 945 | rc = ata_pci_device_do_resume(pdev); |
| 946 | if (rc) |
| 947 | return rc; |
Alan | f535d53 | 2006-11-27 16:14:36 +0000 | [diff] [blame] | 948 | /* Resume - turn raid back off if need be */ |
| 949 | if (it8212_noraid) |
| 950 | it821x_disable_raid(pdev); |
Tejun Heo | f08048e | 2008-03-25 12:22:47 +0900 | [diff] [blame] | 951 | ata_host_resume(host); |
| 952 | return rc; |
Alan | f535d53 | 2006-11-27 16:14:36 +0000 | [diff] [blame] | 953 | } |
Tejun Heo | 438ac6d | 2007-03-02 17:31:26 +0900 | [diff] [blame] | 954 | #endif |
Alan | f535d53 | 2006-11-27 16:14:36 +0000 | [diff] [blame] | 955 | |
Jeff Garzik | 2d2744f | 2006-09-28 20:21:59 -0400 | [diff] [blame] | 956 | static const struct pci_device_id it821x[] = { |
| 957 | { PCI_VDEVICE(ITE, PCI_DEVICE_ID_ITE_8211), }, |
| 958 | { PCI_VDEVICE(ITE, PCI_DEVICE_ID_ITE_8212), }, |
Otavio Salvador | 4192be6 | 2009-11-17 11:11:16 -0200 | [diff] [blame] | 959 | { PCI_VDEVICE(RDC, PCI_DEVICE_ID_RDC_D1010), }, |
Jeff Garzik | 2d2744f | 2006-09-28 20:21:59 -0400 | [diff] [blame] | 960 | |
| 961 | { }, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 962 | }; |
| 963 | |
| 964 | static struct pci_driver it821x_pci_driver = { |
Jeff Garzik | 2d2744f | 2006-09-28 20:21:59 -0400 | [diff] [blame] | 965 | .name = DRV_NAME, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 966 | .id_table = it821x, |
| 967 | .probe = it821x_init_one, |
Alan | f535d53 | 2006-11-27 16:14:36 +0000 | [diff] [blame] | 968 | .remove = ata_pci_remove_one, |
Tejun Heo | 438ac6d | 2007-03-02 17:31:26 +0900 | [diff] [blame] | 969 | #ifdef CONFIG_PM |
Alan | f535d53 | 2006-11-27 16:14:36 +0000 | [diff] [blame] | 970 | .suspend = ata_pci_device_suspend, |
| 971 | .resume = it821x_reinit_one, |
Tejun Heo | 438ac6d | 2007-03-02 17:31:26 +0900 | [diff] [blame] | 972 | #endif |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 973 | }; |
| 974 | |
Axel Lin | 2fc75da | 2012-04-19 13:43:05 +0800 | [diff] [blame] | 975 | module_pci_driver(it821x_pci_driver); |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 976 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 977 | MODULE_AUTHOR("Alan Cox"); |
| 978 | MODULE_DESCRIPTION("low-level driver for the IT8211/IT8212 IDE RAID controller"); |
| 979 | MODULE_LICENSE("GPL"); |
| 980 | MODULE_DEVICE_TABLE(pci, it821x); |
| 981 | MODULE_VERSION(DRV_VERSION); |
| 982 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 983 | module_param_named(noraid, it8212_noraid, int, S_IRUGO); |
Stas Sergeev | 5fe675e | 2007-06-20 22:42:13 +0400 | [diff] [blame] | 984 | MODULE_PARM_DESC(noraid, "Force card into bypass mode"); |