blob: c88f164aa710b6b05de0de42f2782d95745c9436 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*------------------------------------------------------------------------
2 . smc91x.h - macros for SMSC's 91C9x/91C1xx single-chip Ethernet device.
3 .
4 . Copyright (C) 1996 by Erik Stahlman
5 . Copyright (C) 2001 Standard Microsystems Corporation
6 . Developed by Simple Network Magic Corporation
7 . Copyright (C) 2003 Monta Vista Software, Inc.
8 . Unified SMC91x driver by Nicolas Pitre
9 .
10 . This program is free software; you can redistribute it and/or modify
11 . it under the terms of the GNU General Public License as published by
12 . the Free Software Foundation; either version 2 of the License, or
13 . (at your option) any later version.
14 .
15 . This program is distributed in the hope that it will be useful,
16 . but WITHOUT ANY WARRANTY; without even the implied warranty of
17 . MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 . GNU General Public License for more details.
19 .
20 . You should have received a copy of the GNU General Public License
21 . along with this program; if not, write to the Free Software
22 . Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
23 .
24 . Information contained in this file was obtained from the LAN91C111
25 . manual from SMC. To get a copy, if you really want one, you can find
26 . information under www.smsc.com.
27 .
28 . Authors
29 . Erik Stahlman <erik@vt.edu>
30 . Daris A Nevil <dnevil@snmc.com>
31 . Nicolas Pitre <nico@cam.org>
32 .
33 ---------------------------------------------------------------------------*/
34#ifndef _SMC91X_H_
35#define _SMC91X_H_
36
37
38/*
39 * Define your architecture specific bus configuration parameters here.
40 */
41
42#if defined(CONFIG_ARCH_LUBBOCK)
43
44/* We can only do 16-bit reads and writes in the static memory space. */
45#define SMC_CAN_USE_8BIT 0
46#define SMC_CAN_USE_16BIT 1
47#define SMC_CAN_USE_32BIT 0
48#define SMC_NOWAIT 1
49
50/* The first two address lines aren't connected... */
51#define SMC_IO_SHIFT 2
52
53#define SMC_inw(a, r) readw((a) + (r))
54#define SMC_outw(v, a, r) writew(v, (a) + (r))
55#define SMC_insw(a, r, p, l) readsw((a) + (r), p, l)
56#define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l)
57
58#elif defined(CONFIG_REDWOOD_5) || defined(CONFIG_REDWOOD_6)
59
60/* We can only do 16-bit reads and writes in the static memory space. */
61#define SMC_CAN_USE_8BIT 0
62#define SMC_CAN_USE_16BIT 1
63#define SMC_CAN_USE_32BIT 0
64#define SMC_NOWAIT 1
65
66#define SMC_IO_SHIFT 0
67
68#define SMC_inw(a, r) in_be16((volatile u16 *)((a) + (r)))
69#define SMC_outw(v, a, r) out_be16((volatile u16 *)((a) + (r)), v)
70#define SMC_insw(a, r, p, l) \
71 do { \
72 unsigned long __port = (a) + (r); \
73 u16 *__p = (u16 *)(p); \
74 int __l = (l); \
75 insw(__port, __p, __l); \
76 while (__l > 0) { \
77 *__p = swab16(*__p); \
78 __p++; \
79 __l--; \
80 } \
81 } while (0)
82#define SMC_outsw(a, r, p, l) \
83 do { \
84 unsigned long __port = (a) + (r); \
85 u16 *__p = (u16 *)(p); \
86 int __l = (l); \
87 while (__l > 0) { \
88 /* Believe it or not, the swab isn't needed. */ \
89 outw( /* swab16 */ (*__p++), __port); \
90 __l--; \
91 } \
92 } while (0)
Russell King9ded96f2006-01-08 01:02:07 -080093#define SMC_IRQ_FLAGS (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070094
95#elif defined(CONFIG_SA1100_PLEB)
96/* We can only do 16-bit reads and writes in the static memory space. */
97#define SMC_CAN_USE_8BIT 1
98#define SMC_CAN_USE_16BIT 1
99#define SMC_CAN_USE_32BIT 0
100#define SMC_IO_SHIFT 0
101#define SMC_NOWAIT 1
102
Russell King1cf99be2005-11-12 21:49:36 +0000103#define SMC_inb(a, r) readb((a) + (r))
104#define SMC_insb(a, r, p, l) readsb((a) + (r), p, (l))
105#define SMC_inw(a, r) readw((a) + (r))
106#define SMC_insw(a, r, p, l) readsw((a) + (r), p, l)
107#define SMC_outb(v, a, r) writeb(v, (a) + (r))
108#define SMC_outsb(a, r, p, l) writesb((a) + (r), p, (l))
109#define SMC_outw(v, a, r) writew(v, (a) + (r))
110#define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700111
Russell King9ded96f2006-01-08 01:02:07 -0800112#define SMC_IRQ_FLAGS (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113
114#elif defined(CONFIG_SA1100_ASSABET)
115
116#include <asm/arch/neponset.h>
117
118/* We can only do 8-bit reads and writes in the static memory space. */
119#define SMC_CAN_USE_8BIT 1
120#define SMC_CAN_USE_16BIT 0
121#define SMC_CAN_USE_32BIT 0
122#define SMC_NOWAIT 1
123
124/* The first two address lines aren't connected... */
125#define SMC_IO_SHIFT 2
126
127#define SMC_inb(a, r) readb((a) + (r))
128#define SMC_outb(v, a, r) writeb(v, (a) + (r))
129#define SMC_insb(a, r, p, l) readsb((a) + (r), p, (l))
130#define SMC_outsb(a, r, p, l) writesb((a) + (r), p, (l))
131
132#elif defined(CONFIG_ARCH_INNOKOM) || \
133 defined(CONFIG_MACH_MAINSTONE) || \
134 defined(CONFIG_ARCH_PXA_IDP) || \
135 defined(CONFIG_ARCH_RAMSES)
136
137#define SMC_CAN_USE_8BIT 1
138#define SMC_CAN_USE_16BIT 1
139#define SMC_CAN_USE_32BIT 1
140#define SMC_IO_SHIFT 0
141#define SMC_NOWAIT 1
142#define SMC_USE_PXA_DMA 1
143
144#define SMC_inb(a, r) readb((a) + (r))
145#define SMC_inw(a, r) readw((a) + (r))
146#define SMC_inl(a, r) readl((a) + (r))
147#define SMC_outb(v, a, r) writeb(v, (a) + (r))
148#define SMC_outl(v, a, r) writel(v, (a) + (r))
149#define SMC_insl(a, r, p, l) readsl((a) + (r), p, l)
150#define SMC_outsl(a, r, p, l) writesl((a) + (r), p, l)
151
152/* We actually can't write halfwords properly if not word aligned */
153static inline void
Nicolas Pitreeb1d6982005-05-12 20:19:09 -0400154SMC_outw(u16 val, void __iomem *ioaddr, int reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155{
156 if (reg & 2) {
157 unsigned int v = val << 16;
158 v |= readl(ioaddr + (reg & ~2)) & 0xffff;
159 writel(v, ioaddr + (reg & ~2));
160 } else {
161 writew(val, ioaddr + reg);
162 }
163}
164
165#elif defined(CONFIG_ARCH_OMAP)
166
167/* We can only do 16-bit reads and writes in the static memory space. */
168#define SMC_CAN_USE_8BIT 0
169#define SMC_CAN_USE_16BIT 1
170#define SMC_CAN_USE_32BIT 0
171#define SMC_IO_SHIFT 0
172#define SMC_NOWAIT 1
173
174#define SMC_inb(a, r) readb((a) + (r))
175#define SMC_outb(v, a, r) writeb(v, (a) + (r))
176#define SMC_inw(a, r) readw((a) + (r))
177#define SMC_outw(v, a, r) writew(v, (a) + (r))
178#define SMC_insw(a, r, p, l) readsw((a) + (r), p, l)
179#define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l)
180#define SMC_inl(a, r) readl((a) + (r))
181#define SMC_outl(v, a, r) writel(v, (a) + (r))
182#define SMC_insl(a, r, p, l) readsl((a) + (r), p, l)
183#define SMC_outsl(a, r, p, l) writesl((a) + (r), p, l)
184
David Brownell5f13e7e2005-05-16 08:53:52 -0700185#include <asm/mach-types.h>
186#include <asm/arch/cpu.h>
187
Russell King9ded96f2006-01-08 01:02:07 -0800188#define SMC_IRQ_FLAGS (( \
David Brownell5f13e7e2005-05-16 08:53:52 -0700189 machine_is_omap_h2() \
190 || machine_is_omap_h3() \
Tony Lindgrenaf44f5b2005-06-30 06:40:18 -0700191 || (machine_is_omap_innovator() && !cpu_is_omap1510()) \
Russell King9ded96f2006-01-08 01:02:07 -0800192 ) ? SA_TRIGGER_FALLING : SA_TRIGGER_RISING)
David Brownell5f13e7e2005-05-16 08:53:52 -0700193
194
Linus Torvalds1da177e2005-04-16 15:20:36 -0700195#elif defined(CONFIG_SH_SH4202_MICRODEV)
196
197#define SMC_CAN_USE_8BIT 0
198#define SMC_CAN_USE_16BIT 1
199#define SMC_CAN_USE_32BIT 0
200
201#define SMC_inb(a, r) inb((a) + (r) - 0xa0000000)
202#define SMC_inw(a, r) inw((a) + (r) - 0xa0000000)
203#define SMC_inl(a, r) inl((a) + (r) - 0xa0000000)
204#define SMC_outb(v, a, r) outb(v, (a) + (r) - 0xa0000000)
205#define SMC_outw(v, a, r) outw(v, (a) + (r) - 0xa0000000)
206#define SMC_outl(v, a, r) outl(v, (a) + (r) - 0xa0000000)
207#define SMC_insl(a, r, p, l) insl((a) + (r) - 0xa0000000, p, l)
208#define SMC_outsl(a, r, p, l) outsl((a) + (r) - 0xa0000000, p, l)
209#define SMC_insw(a, r, p, l) insw((a) + (r) - 0xa0000000, p, l)
210#define SMC_outsw(a, r, p, l) outsw((a) + (r) - 0xa0000000, p, l)
211
Russell King9ded96f2006-01-08 01:02:07 -0800212#define SMC_IRQ_FLAGS (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700213
214#elif defined(CONFIG_ISA)
215
216#define SMC_CAN_USE_8BIT 1
217#define SMC_CAN_USE_16BIT 1
218#define SMC_CAN_USE_32BIT 0
219
220#define SMC_inb(a, r) inb((a) + (r))
221#define SMC_inw(a, r) inw((a) + (r))
222#define SMC_outb(v, a, r) outb(v, (a) + (r))
223#define SMC_outw(v, a, r) outw(v, (a) + (r))
224#define SMC_insw(a, r, p, l) insw((a) + (r), p, l)
225#define SMC_outsw(a, r, p, l) outsw((a) + (r), p, l)
226
227#elif defined(CONFIG_M32R)
228
229#define SMC_CAN_USE_8BIT 0
230#define SMC_CAN_USE_16BIT 1
231#define SMC_CAN_USE_32BIT 0
232
Hirokazu Takataf3ac9fb2005-10-30 15:00:06 -0800233#define SMC_inb(a, r) inb((u32)a) + (r))
234#define SMC_inw(a, r) inw(((u32)a) + (r))
235#define SMC_outb(v, a, r) outb(v, ((u32)a) + (r))
236#define SMC_outw(v, a, r) outw(v, ((u32)a) + (r))
237#define SMC_insw(a, r, p, l) insw(((u32)a) + (r), p, l)
238#define SMC_outsw(a, r, p, l) outsw(((u32)a) + (r), p, l)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239
Russell King9ded96f2006-01-08 01:02:07 -0800240#define SMC_IRQ_FLAGS (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241
242#define RPC_LSA_DEFAULT RPC_LED_TX_RX
243#define RPC_LSB_DEFAULT RPC_LED_100_10
244
Marc Singerd4adcff2006-05-16 11:41:40 +0100245#elif defined(CONFIG_MACH_LPD79520) \
246 || defined(CONFIG_MACH_LPD7A400) \
247 || defined(CONFIG_MACH_LPD7A404)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700248
Marc Singerd4adcff2006-05-16 11:41:40 +0100249/* The LPD7X_IOBARRIER is necessary to overcome a mismatch between the
250 * way that the CPU handles chip selects and the way that the SMC chip
251 * expects the chip select to operate. Refer to
Linus Torvalds1da177e2005-04-16 15:20:36 -0700252 * Documentation/arm/Sharp-LH/IOBarrier for details. The read from
Marc Singerd4adcff2006-05-16 11:41:40 +0100253 * IOBARRIER is a byte, in order that we read the least-common
254 * denominator. It would be wasteful to read 32 bits from an 8-bit
255 * accessible region.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700256 *
257 * There is no explicit protection against interrupts intervening
258 * between the writew and the IOBARRIER. In SMC ISR there is a
259 * preamble that performs an IOBARRIER in the extremely unlikely event
260 * that the driver interrupts itself between a writew to the chip an
261 * the IOBARRIER that follows *and* the cache is large enough that the
262 * first off-chip access while handing the interrupt is to the SMC
263 * chip. Other devices in the same address space as the SMC chip must
264 * be aware of the potential for trouble and perform a similar
265 * IOBARRIER on entry to their ISR.
266 */
267
268#include <asm/arch/constants.h> /* IOBARRIER_VIRT */
269
270#define SMC_CAN_USE_8BIT 0
271#define SMC_CAN_USE_16BIT 1
272#define SMC_CAN_USE_32BIT 0
273#define SMC_NOWAIT 0
Marc Singerd4adcff2006-05-16 11:41:40 +0100274#define LPD7X_IOBARRIER readb (IOBARRIER_VIRT)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275
Marc Singerd4adcff2006-05-16 11:41:40 +0100276#define SMC_inw(a,r)\
277 ({ unsigned short v = readw ((void*) ((a) + (r))); LPD7X_IOBARRIER; v; })
278#define SMC_outw(v,a,r) ({ writew ((v), (a) + (r)); LPD7X_IOBARRIER; })
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279
Marc Singerd4adcff2006-05-16 11:41:40 +0100280#define SMC_insw LPD7_SMC_insw
281static inline void LPD7_SMC_insw (unsigned char* a, int r,
282 unsigned char* p, int l)
283{
284 unsigned short* ps = (unsigned short*) p;
285 while (l-- > 0) {
286 *ps++ = readw (a + r);
287 LPD7X_IOBARRIER;
288 }
289}
Nicolas Pitre09779c62006-03-20 11:54:27 -0500290
Marc Singerd4adcff2006-05-16 11:41:40 +0100291#define SMC_outsw LPD7_SMC_outsw
292static inline void LPD7_SMC_outsw (unsigned char* a, int r,
293 unsigned char* p, int l)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700294{
295 unsigned short* ps = (unsigned short*) p;
296 while (l-- > 0) {
297 writew (*ps++, a + r);
Marc Singerd4adcff2006-05-16 11:41:40 +0100298 LPD7X_IOBARRIER;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700299 }
300}
301
Marc Singerd4adcff2006-05-16 11:41:40 +0100302#define SMC_INTERRUPT_PREAMBLE LPD7X_IOBARRIER
Linus Torvalds1da177e2005-04-16 15:20:36 -0700303
304#define RPC_LSA_DEFAULT RPC_LED_TX_RX
305#define RPC_LSB_DEFAULT RPC_LED_100_10
306
Pete Popov55793452005-11-09 22:46:05 -0500307#elif defined(CONFIG_SOC_AU1X00)
308
309#include <au1xxx.h>
310
311/* We can only do 16-bit reads and writes in the static memory space. */
312#define SMC_CAN_USE_8BIT 0
313#define SMC_CAN_USE_16BIT 1
314#define SMC_CAN_USE_32BIT 0
315#define SMC_IO_SHIFT 0
316#define SMC_NOWAIT 1
317
318#define SMC_inw(a, r) au_readw((unsigned long)((a) + (r)))
319#define SMC_insw(a, r, p, l) \
320 do { \
321 unsigned long _a = (unsigned long)((a) + (r)); \
322 int _l = (l); \
323 u16 *_p = (u16 *)(p); \
324 while (_l-- > 0) \
325 *_p++ = au_readw(_a); \
326 } while(0)
327#define SMC_outw(v, a, r) au_writew(v, (unsigned long)((a) + (r)))
328#define SMC_outsw(a, r, p, l) \
329 do { \
330 unsigned long _a = (unsigned long)((a) + (r)); \
331 int _l = (l); \
332 const u16 *_p = (const u16 *)(p); \
333 while (_l-- > 0) \
334 au_writew(*_p++ , _a); \
335 } while(0)
336
Russell King9ded96f2006-01-08 01:02:07 -0800337#define SMC_IRQ_FLAGS (0)
Pete Popov55793452005-11-09 22:46:05 -0500338
Linus Torvalds1da177e2005-04-16 15:20:36 -0700339#else
340
341#define SMC_CAN_USE_8BIT 1
342#define SMC_CAN_USE_16BIT 1
343#define SMC_CAN_USE_32BIT 1
344#define SMC_NOWAIT 1
345
346#define SMC_inb(a, r) readb((a) + (r))
347#define SMC_inw(a, r) readw((a) + (r))
348#define SMC_inl(a, r) readl((a) + (r))
349#define SMC_outb(v, a, r) writeb(v, (a) + (r))
350#define SMC_outw(v, a, r) writew(v, (a) + (r))
351#define SMC_outl(v, a, r) writel(v, (a) + (r))
352#define SMC_insl(a, r, p, l) readsl((a) + (r), p, l)
353#define SMC_outsl(a, r, p, l) writesl((a) + (r), p, l)
354
355#define RPC_LSA_DEFAULT RPC_LED_100_10
356#define RPC_LSB_DEFAULT RPC_LED_TX_RX
357
358#endif
359
Linus Torvalds1da177e2005-04-16 15:20:36 -0700360#ifdef SMC_USE_PXA_DMA
361/*
362 * Let's use the DMA engine on the XScale PXA2xx for RX packets. This is
363 * always happening in irq context so no need to worry about races. TX is
364 * different and probably not worth it for that reason, and not as critical
365 * as RX which can overrun memory and lose packets.
366 */
367#include <linux/dma-mapping.h>
368#include <asm/dma.h>
369#include <asm/arch/pxa-regs.h>
370
371#ifdef SMC_insl
372#undef SMC_insl
373#define SMC_insl(a, r, p, l) \
374 smc_pxa_dma_insl(a, lp->physaddr, r, dev->dma, p, l)
375static inline void
Nicolas Pitreeb1d6982005-05-12 20:19:09 -0400376smc_pxa_dma_insl(void __iomem *ioaddr, u_long physaddr, int reg, int dma,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700377 u_char *buf, int len)
378{
379 dma_addr_t dmabuf;
380
381 /* fallback if no DMA available */
382 if (dma == (unsigned char)-1) {
383 readsl(ioaddr + reg, buf, len);
384 return;
385 }
386
387 /* 64 bit alignment is required for memory to memory DMA */
388 if ((long)buf & 4) {
389 *((u32 *)buf) = SMC_inl(ioaddr, reg);
390 buf += 4;
391 len--;
392 }
393
394 len *= 4;
395 dmabuf = dma_map_single(NULL, buf, len, DMA_FROM_DEVICE);
396 DCSR(dma) = DCSR_NODESC;
397 DTADR(dma) = dmabuf;
398 DSADR(dma) = physaddr + reg;
399 DCMD(dma) = (DCMD_INCTRGADDR | DCMD_BURST32 |
400 DCMD_WIDTH4 | (DCMD_LENGTH & len));
401 DCSR(dma) = DCSR_NODESC | DCSR_RUN;
402 while (!(DCSR(dma) & DCSR_STOPSTATE))
403 cpu_relax();
404 DCSR(dma) = 0;
405 dma_unmap_single(NULL, dmabuf, len, DMA_FROM_DEVICE);
406}
407#endif
408
409#ifdef SMC_insw
410#undef SMC_insw
411#define SMC_insw(a, r, p, l) \
412 smc_pxa_dma_insw(a, lp->physaddr, r, dev->dma, p, l)
413static inline void
Nicolas Pitreeb1d6982005-05-12 20:19:09 -0400414smc_pxa_dma_insw(void __iomem *ioaddr, u_long physaddr, int reg, int dma,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700415 u_char *buf, int len)
416{
417 dma_addr_t dmabuf;
418
419 /* fallback if no DMA available */
420 if (dma == (unsigned char)-1) {
421 readsw(ioaddr + reg, buf, len);
422 return;
423 }
424
425 /* 64 bit alignment is required for memory to memory DMA */
426 while ((long)buf & 6) {
427 *((u16 *)buf) = SMC_inw(ioaddr, reg);
428 buf += 2;
429 len--;
430 }
431
432 len *= 2;
433 dmabuf = dma_map_single(NULL, buf, len, DMA_FROM_DEVICE);
434 DCSR(dma) = DCSR_NODESC;
435 DTADR(dma) = dmabuf;
436 DSADR(dma) = physaddr + reg;
437 DCMD(dma) = (DCMD_INCTRGADDR | DCMD_BURST32 |
438 DCMD_WIDTH2 | (DCMD_LENGTH & len));
439 DCSR(dma) = DCSR_NODESC | DCSR_RUN;
440 while (!(DCSR(dma) & DCSR_STOPSTATE))
441 cpu_relax();
442 DCSR(dma) = 0;
443 dma_unmap_single(NULL, dmabuf, len, DMA_FROM_DEVICE);
444}
445#endif
446
447static void
448smc_pxa_dma_irq(int dma, void *dummy, struct pt_regs *regs)
449{
450 DCSR(dma) = 0;
451}
452#endif /* SMC_USE_PXA_DMA */
453
454
Nicolas Pitre09779c62006-03-20 11:54:27 -0500455/*
456 * Everything a particular hardware setup needs should have been defined
457 * at this point. Add stubs for the undefined cases, mainly to avoid
458 * compilation warnings since they'll be optimized away, or to prevent buggy
459 * use of them.
460 */
461
462#if ! SMC_CAN_USE_32BIT
463#define SMC_inl(ioaddr, reg) ({ BUG(); 0; })
464#define SMC_outl(x, ioaddr, reg) BUG()
465#define SMC_insl(a, r, p, l) BUG()
466#define SMC_outsl(a, r, p, l) BUG()
467#endif
468
469#if !defined(SMC_insl) || !defined(SMC_outsl)
470#define SMC_insl(a, r, p, l) BUG()
471#define SMC_outsl(a, r, p, l) BUG()
472#endif
473
474#if ! SMC_CAN_USE_16BIT
475
476/*
477 * Any 16-bit access is performed with two 8-bit accesses if the hardware
478 * can't do it directly. Most registers are 16-bit so those are mandatory.
479 */
480#define SMC_outw(x, ioaddr, reg) \
481 do { \
482 unsigned int __val16 = (x); \
483 SMC_outb( __val16, ioaddr, reg ); \
484 SMC_outb( __val16 >> 8, ioaddr, reg + (1 << SMC_IO_SHIFT));\
485 } while (0)
486#define SMC_inw(ioaddr, reg) \
487 ({ \
488 unsigned int __val16; \
489 __val16 = SMC_inb( ioaddr, reg ); \
490 __val16 |= SMC_inb( ioaddr, reg + (1 << SMC_IO_SHIFT)) << 8; \
491 __val16; \
492 })
493
494#define SMC_insw(a, r, p, l) BUG()
495#define SMC_outsw(a, r, p, l) BUG()
496
497#endif
498
499#if !defined(SMC_insw) || !defined(SMC_outsw)
500#define SMC_insw(a, r, p, l) BUG()
501#define SMC_outsw(a, r, p, l) BUG()
502#endif
503
504#if ! SMC_CAN_USE_8BIT
505#define SMC_inb(ioaddr, reg) ({ BUG(); 0; })
506#define SMC_outb(x, ioaddr, reg) BUG()
507#define SMC_insb(a, r, p, l) BUG()
508#define SMC_outsb(a, r, p, l) BUG()
509#endif
510
511#if !defined(SMC_insb) || !defined(SMC_outsb)
512#define SMC_insb(a, r, p, l) BUG()
513#define SMC_outsb(a, r, p, l) BUG()
514#endif
515
516#ifndef SMC_CAN_USE_DATACS
517#define SMC_CAN_USE_DATACS 0
518#endif
519
Linus Torvalds1da177e2005-04-16 15:20:36 -0700520#ifndef SMC_IO_SHIFT
521#define SMC_IO_SHIFT 0
522#endif
Nicolas Pitre09779c62006-03-20 11:54:27 -0500523
524#ifndef SMC_IRQ_FLAGS
525#define SMC_IRQ_FLAGS SA_TRIGGER_RISING
526#endif
527
528#ifndef SMC_INTERRUPT_PREAMBLE
529#define SMC_INTERRUPT_PREAMBLE
530#endif
531
532
533/* Because of bank switching, the LAN91x uses only 16 I/O ports */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700534#define SMC_IO_EXTENT (16 << SMC_IO_SHIFT)
535#define SMC_DATA_EXTENT (4)
536
537/*
538 . Bank Select Register:
539 .
540 . yyyy yyyy 0000 00xx
541 . xx = bank number
542 . yyyy yyyy = 0x33, for identification purposes.
543*/
544#define BANK_SELECT (14 << SMC_IO_SHIFT)
545
546
547// Transmit Control Register
548/* BANK 0 */
549#define TCR_REG SMC_REG(0x0000, 0)
550#define TCR_ENABLE 0x0001 // When 1 we can transmit
551#define TCR_LOOP 0x0002 // Controls output pin LBK
552#define TCR_FORCOL 0x0004 // When 1 will force a collision
553#define TCR_PAD_EN 0x0080 // When 1 will pad tx frames < 64 bytes w/0
554#define TCR_NOCRC 0x0100 // When 1 will not append CRC to tx frames
555#define TCR_MON_CSN 0x0400 // When 1 tx monitors carrier
556#define TCR_FDUPLX 0x0800 // When 1 enables full duplex operation
557#define TCR_STP_SQET 0x1000 // When 1 stops tx if Signal Quality Error
558#define TCR_EPH_LOOP 0x2000 // When 1 enables EPH block loopback
559#define TCR_SWFDUP 0x8000 // When 1 enables Switched Full Duplex mode
560
561#define TCR_CLEAR 0 /* do NOTHING */
562/* the default settings for the TCR register : */
563#define TCR_DEFAULT (TCR_ENABLE | TCR_PAD_EN)
564
565
566// EPH Status Register
567/* BANK 0 */
568#define EPH_STATUS_REG SMC_REG(0x0002, 0)
569#define ES_TX_SUC 0x0001 // Last TX was successful
570#define ES_SNGL_COL 0x0002 // Single collision detected for last tx
571#define ES_MUL_COL 0x0004 // Multiple collisions detected for last tx
572#define ES_LTX_MULT 0x0008 // Last tx was a multicast
573#define ES_16COL 0x0010 // 16 Collisions Reached
574#define ES_SQET 0x0020 // Signal Quality Error Test
575#define ES_LTXBRD 0x0040 // Last tx was a broadcast
576#define ES_TXDEFR 0x0080 // Transmit Deferred
577#define ES_LATCOL 0x0200 // Late collision detected on last tx
578#define ES_LOSTCARR 0x0400 // Lost Carrier Sense
579#define ES_EXC_DEF 0x0800 // Excessive Deferral
580#define ES_CTR_ROL 0x1000 // Counter Roll Over indication
581#define ES_LINK_OK 0x4000 // Driven by inverted value of nLNK pin
582#define ES_TXUNRN 0x8000 // Tx Underrun
583
584
585// Receive Control Register
586/* BANK 0 */
587#define RCR_REG SMC_REG(0x0004, 0)
588#define RCR_RX_ABORT 0x0001 // Set if a rx frame was aborted
589#define RCR_PRMS 0x0002 // Enable promiscuous mode
590#define RCR_ALMUL 0x0004 // When set accepts all multicast frames
591#define RCR_RXEN 0x0100 // IFF this is set, we can receive packets
592#define RCR_STRIP_CRC 0x0200 // When set strips CRC from rx packets
593#define RCR_ABORT_ENB 0x0200 // When set will abort rx on collision
594#define RCR_FILT_CAR 0x0400 // When set filters leading 12 bit s of carrier
595#define RCR_SOFTRST 0x8000 // resets the chip
596
597/* the normal settings for the RCR register : */
598#define RCR_DEFAULT (RCR_STRIP_CRC | RCR_RXEN)
599#define RCR_CLEAR 0x0 // set it to a base state
600
601
602// Counter Register
603/* BANK 0 */
604#define COUNTER_REG SMC_REG(0x0006, 0)
605
606
607// Memory Information Register
608/* BANK 0 */
609#define MIR_REG SMC_REG(0x0008, 0)
610
611
612// Receive/Phy Control Register
613/* BANK 0 */
614#define RPC_REG SMC_REG(0x000A, 0)
615#define RPC_SPEED 0x2000 // When 1 PHY is in 100Mbps mode.
616#define RPC_DPLX 0x1000 // When 1 PHY is in Full-Duplex Mode
617#define RPC_ANEG 0x0800 // When 1 PHY is in Auto-Negotiate Mode
618#define RPC_LSXA_SHFT 5 // Bits to shift LS2A,LS1A,LS0A to lsb
619#define RPC_LSXB_SHFT 2 // Bits to get LS2B,LS1B,LS0B to lsb
620#define RPC_LED_100_10 (0x00) // LED = 100Mbps OR's with 10Mbps link detect
621#define RPC_LED_RES (0x01) // LED = Reserved
622#define RPC_LED_10 (0x02) // LED = 10Mbps link detect
623#define RPC_LED_FD (0x03) // LED = Full Duplex Mode
624#define RPC_LED_TX_RX (0x04) // LED = TX or RX packet occurred
625#define RPC_LED_100 (0x05) // LED = 100Mbps link dectect
626#define RPC_LED_TX (0x06) // LED = TX packet occurred
627#define RPC_LED_RX (0x07) // LED = RX packet occurred
628
629#ifndef RPC_LSA_DEFAULT
630#define RPC_LSA_DEFAULT RPC_LED_100
631#endif
632#ifndef RPC_LSB_DEFAULT
633#define RPC_LSB_DEFAULT RPC_LED_FD
634#endif
635
636#define RPC_DEFAULT (RPC_ANEG | (RPC_LSA_DEFAULT << RPC_LSXA_SHFT) | (RPC_LSB_DEFAULT << RPC_LSXB_SHFT) | RPC_SPEED | RPC_DPLX)
637
638
639/* Bank 0 0x0C is reserved */
640
641// Bank Select Register
642/* All Banks */
643#define BSR_REG 0x000E
644
645
646// Configuration Reg
647/* BANK 1 */
648#define CONFIG_REG SMC_REG(0x0000, 1)
649#define CONFIG_EXT_PHY 0x0200 // 1=external MII, 0=internal Phy
650#define CONFIG_GPCNTRL 0x0400 // Inverse value drives pin nCNTRL
651#define CONFIG_NO_WAIT 0x1000 // When 1 no extra wait states on ISA bus
652#define CONFIG_EPH_POWER_EN 0x8000 // When 0 EPH is placed into low power mode.
653
654// Default is powered-up, Internal Phy, Wait States, and pin nCNTRL=low
655#define CONFIG_DEFAULT (CONFIG_EPH_POWER_EN)
656
657
658// Base Address Register
659/* BANK 1 */
660#define BASE_REG SMC_REG(0x0002, 1)
661
662
663// Individual Address Registers
664/* BANK 1 */
665#define ADDR0_REG SMC_REG(0x0004, 1)
666#define ADDR1_REG SMC_REG(0x0006, 1)
667#define ADDR2_REG SMC_REG(0x0008, 1)
668
669
670// General Purpose Register
671/* BANK 1 */
672#define GP_REG SMC_REG(0x000A, 1)
673
674
675// Control Register
676/* BANK 1 */
677#define CTL_REG SMC_REG(0x000C, 1)
678#define CTL_RCV_BAD 0x4000 // When 1 bad CRC packets are received
679#define CTL_AUTO_RELEASE 0x0800 // When 1 tx pages are released automatically
680#define CTL_LE_ENABLE 0x0080 // When 1 enables Link Error interrupt
681#define CTL_CR_ENABLE 0x0040 // When 1 enables Counter Rollover interrupt
682#define CTL_TE_ENABLE 0x0020 // When 1 enables Transmit Error interrupt
683#define CTL_EEPROM_SELECT 0x0004 // Controls EEPROM reload & store
684#define CTL_RELOAD 0x0002 // When set reads EEPROM into registers
685#define CTL_STORE 0x0001 // When set stores registers into EEPROM
686
687
688// MMU Command Register
689/* BANK 2 */
690#define MMU_CMD_REG SMC_REG(0x0000, 2)
691#define MC_BUSY 1 // When 1 the last release has not completed
692#define MC_NOP (0<<5) // No Op
693#define MC_ALLOC (1<<5) // OR with number of 256 byte packets
694#define MC_RESET (2<<5) // Reset MMU to initial state
695#define MC_REMOVE (3<<5) // Remove the current rx packet
696#define MC_RELEASE (4<<5) // Remove and release the current rx packet
697#define MC_FREEPKT (5<<5) // Release packet in PNR register
698#define MC_ENQUEUE (6<<5) // Enqueue the packet for transmit
699#define MC_RSTTXFIFO (7<<5) // Reset the TX FIFOs
700
701
702// Packet Number Register
703/* BANK 2 */
704#define PN_REG SMC_REG(0x0002, 2)
705
706
707// Allocation Result Register
708/* BANK 2 */
709#define AR_REG SMC_REG(0x0003, 2)
710#define AR_FAILED 0x80 // Alocation Failed
711
712
713// TX FIFO Ports Register
714/* BANK 2 */
715#define TXFIFO_REG SMC_REG(0x0004, 2)
716#define TXFIFO_TEMPTY 0x80 // TX FIFO Empty
717
718// RX FIFO Ports Register
719/* BANK 2 */
720#define RXFIFO_REG SMC_REG(0x0005, 2)
721#define RXFIFO_REMPTY 0x80 // RX FIFO Empty
722
723#define FIFO_REG SMC_REG(0x0004, 2)
724
725// Pointer Register
726/* BANK 2 */
727#define PTR_REG SMC_REG(0x0006, 2)
728#define PTR_RCV 0x8000 // 1=Receive area, 0=Transmit area
729#define PTR_AUTOINC 0x4000 // Auto increment the pointer on each access
730#define PTR_READ 0x2000 // When 1 the operation is a read
731
732
733// Data Register
734/* BANK 2 */
735#define DATA_REG SMC_REG(0x0008, 2)
736
737
738// Interrupt Status/Acknowledge Register
739/* BANK 2 */
740#define INT_REG SMC_REG(0x000C, 2)
741
742
743// Interrupt Mask Register
744/* BANK 2 */
745#define IM_REG SMC_REG(0x000D, 2)
746#define IM_MDINT 0x80 // PHY MI Register 18 Interrupt
747#define IM_ERCV_INT 0x40 // Early Receive Interrupt
748#define IM_EPH_INT 0x20 // Set by Ethernet Protocol Handler section
749#define IM_RX_OVRN_INT 0x10 // Set by Receiver Overruns
750#define IM_ALLOC_INT 0x08 // Set when allocation request is completed
751#define IM_TX_EMPTY_INT 0x04 // Set if the TX FIFO goes empty
752#define IM_TX_INT 0x02 // Transmit Interrupt
753#define IM_RCV_INT 0x01 // Receive Interrupt
754
755
756// Multicast Table Registers
757/* BANK 3 */
758#define MCAST_REG1 SMC_REG(0x0000, 3)
759#define MCAST_REG2 SMC_REG(0x0002, 3)
760#define MCAST_REG3 SMC_REG(0x0004, 3)
761#define MCAST_REG4 SMC_REG(0x0006, 3)
762
763
764// Management Interface Register (MII)
765/* BANK 3 */
766#define MII_REG SMC_REG(0x0008, 3)
767#define MII_MSK_CRS100 0x4000 // Disables CRS100 detection during tx half dup
768#define MII_MDOE 0x0008 // MII Output Enable
769#define MII_MCLK 0x0004 // MII Clock, pin MDCLK
770#define MII_MDI 0x0002 // MII Input, pin MDI
771#define MII_MDO 0x0001 // MII Output, pin MDO
772
773
774// Revision Register
775/* BANK 3 */
776/* ( hi: chip id low: rev # ) */
777#define REV_REG SMC_REG(0x000A, 3)
778
779
780// Early RCV Register
781/* BANK 3 */
782/* this is NOT on SMC9192 */
783#define ERCV_REG SMC_REG(0x000C, 3)
784#define ERCV_RCV_DISCRD 0x0080 // When 1 discards a packet being received
785#define ERCV_THRESHOLD 0x001F // ERCV Threshold Mask
786
787
788// External Register
789/* BANK 7 */
790#define EXT_REG SMC_REG(0x0000, 7)
791
792
793#define CHIP_9192 3
794#define CHIP_9194 4
795#define CHIP_9195 5
796#define CHIP_9196 6
797#define CHIP_91100 7
798#define CHIP_91100FD 8
799#define CHIP_91111FD 9
800
801static const char * chip_ids[ 16 ] = {
802 NULL, NULL, NULL,
803 /* 3 */ "SMC91C90/91C92",
804 /* 4 */ "SMC91C94",
805 /* 5 */ "SMC91C95",
806 /* 6 */ "SMC91C96",
807 /* 7 */ "SMC91C100",
808 /* 8 */ "SMC91C100FD",
809 /* 9 */ "SMC91C11xFD",
810 NULL, NULL, NULL,
811 NULL, NULL, NULL};
812
813
814/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700815 . Receive status bits
816*/
817#define RS_ALGNERR 0x8000
818#define RS_BRODCAST 0x4000
819#define RS_BADCRC 0x2000
820#define RS_ODDFRAME 0x1000
821#define RS_TOOLONG 0x0800
822#define RS_TOOSHORT 0x0400
823#define RS_MULTICAST 0x0001
824#define RS_ERRORS (RS_ALGNERR | RS_BADCRC | RS_TOOLONG | RS_TOOSHORT)
825
826
827/*
828 * PHY IDs
829 * LAN83C183 == LAN91C111 Internal PHY
830 */
831#define PHY_LAN83C183 0x0016f840
832#define PHY_LAN83C180 0x02821c50
833
834/*
835 * PHY Register Addresses (LAN91C111 Internal PHY)
836 *
837 * Generic PHY registers can be found in <linux/mii.h>
838 *
839 * These phy registers are specific to our on-board phy.
840 */
841
842// PHY Configuration Register 1
843#define PHY_CFG1_REG 0x10
844#define PHY_CFG1_LNKDIS 0x8000 // 1=Rx Link Detect Function disabled
845#define PHY_CFG1_XMTDIS 0x4000 // 1=TP Transmitter Disabled
846#define PHY_CFG1_XMTPDN 0x2000 // 1=TP Transmitter Powered Down
847#define PHY_CFG1_BYPSCR 0x0400 // 1=Bypass scrambler/descrambler
848#define PHY_CFG1_UNSCDS 0x0200 // 1=Unscramble Idle Reception Disable
849#define PHY_CFG1_EQLZR 0x0100 // 1=Rx Equalizer Disabled
850#define PHY_CFG1_CABLE 0x0080 // 1=STP(150ohm), 0=UTP(100ohm)
851#define PHY_CFG1_RLVL0 0x0040 // 1=Rx Squelch level reduced by 4.5db
852#define PHY_CFG1_TLVL_SHIFT 2 // Transmit Output Level Adjust
853#define PHY_CFG1_TLVL_MASK 0x003C
854#define PHY_CFG1_TRF_MASK 0x0003 // Transmitter Rise/Fall time
855
856
857// PHY Configuration Register 2
858#define PHY_CFG2_REG 0x11
859#define PHY_CFG2_APOLDIS 0x0020 // 1=Auto Polarity Correction disabled
860#define PHY_CFG2_JABDIS 0x0010 // 1=Jabber disabled
861#define PHY_CFG2_MREG 0x0008 // 1=Multiple register access (MII mgt)
862#define PHY_CFG2_INTMDIO 0x0004 // 1=Interrupt signaled with MDIO pulseo
863
864// PHY Status Output (and Interrupt status) Register
865#define PHY_INT_REG 0x12 // Status Output (Interrupt Status)
866#define PHY_INT_INT 0x8000 // 1=bits have changed since last read
867#define PHY_INT_LNKFAIL 0x4000 // 1=Link Not detected
868#define PHY_INT_LOSSSYNC 0x2000 // 1=Descrambler has lost sync
869#define PHY_INT_CWRD 0x1000 // 1=Invalid 4B5B code detected on rx
870#define PHY_INT_SSD 0x0800 // 1=No Start Of Stream detected on rx
871#define PHY_INT_ESD 0x0400 // 1=No End Of Stream detected on rx
872#define PHY_INT_RPOL 0x0200 // 1=Reverse Polarity detected
873#define PHY_INT_JAB 0x0100 // 1=Jabber detected
874#define PHY_INT_SPDDET 0x0080 // 1=100Base-TX mode, 0=10Base-T mode
875#define PHY_INT_DPLXDET 0x0040 // 1=Device in Full Duplex
876
877// PHY Interrupt/Status Mask Register
878#define PHY_MASK_REG 0x13 // Interrupt Mask
879// Uses the same bit definitions as PHY_INT_REG
880
881
882/*
883 * SMC91C96 ethernet config and status registers.
884 * These are in the "attribute" space.
885 */
886#define ECOR 0x8000
887#define ECOR_RESET 0x80
888#define ECOR_LEVEL_IRQ 0x40
889#define ECOR_WR_ATTRIB 0x04
890#define ECOR_ENABLE 0x01
891
892#define ECSR 0x8002
893#define ECSR_IOIS8 0x20
894#define ECSR_PWRDWN 0x04
895#define ECSR_INT 0x02
896
897#define ATTRIB_SIZE ((64*1024) << SMC_IO_SHIFT)
898
899
900/*
901 * Macros to abstract register access according to the data bus
902 * capabilities. Please use those and not the in/out primitives.
903 * Note: the following macros do *not* select the bank -- this must
904 * be done separately as needed in the main code. The SMC_REG() macro
905 * only uses the bank argument for debugging purposes (when enabled).
Nicolas Pitre09779c62006-03-20 11:54:27 -0500906 *
907 * Note: despite inline functions being safer, everything leading to this
908 * should preferably be macros to let BUG() display the line number in
909 * the core source code since we're interested in the top call site
910 * not in any inline function location.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700911 */
912
913#if SMC_DEBUG > 0
914#define SMC_REG(reg, bank) \
915 ({ \
916 int __b = SMC_CURRENT_BANK(); \
917 if (unlikely((__b & ~0xf0) != (0x3300 | bank))) { \
918 printk( "%s: bank reg screwed (0x%04x)\n", \
919 CARDNAME, __b ); \
920 BUG(); \
921 } \
922 reg<<SMC_IO_SHIFT; \
923 })
924#else
925#define SMC_REG(reg, bank) (reg<<SMC_IO_SHIFT)
926#endif
927
Nicolas Pitre09779c62006-03-20 11:54:27 -0500928/*
929 * Hack Alert: Some setups just can't write 8 or 16 bits reliably when not
930 * aligned to a 32 bit boundary. I tell you that does exist!
931 * Fortunately the affected register accesses can be easily worked around
932 * since we can write zeroes to the preceeding 16 bits without adverse
933 * effects and use a 32-bit access.
934 *
935 * Enforce it on any 32-bit capable setup for now.
936 */
937#define SMC_MUST_ALIGN_WRITE SMC_CAN_USE_32BIT
938
939#define SMC_GET_PN() \
940 ( SMC_CAN_USE_8BIT ? (SMC_inb(ioaddr, PN_REG)) \
941 : (SMC_inw(ioaddr, PN_REG) & 0xFF) )
942
943#define SMC_SET_PN(x) \
944 do { \
945 if (SMC_MUST_ALIGN_WRITE) \
946 SMC_outl((x)<<16, ioaddr, SMC_REG(0, 2)); \
947 else if (SMC_CAN_USE_8BIT) \
948 SMC_outb(x, ioaddr, PN_REG); \
949 else \
950 SMC_outw(x, ioaddr, PN_REG); \
951 } while (0)
952
953#define SMC_GET_AR() \
954 ( SMC_CAN_USE_8BIT ? (SMC_inb(ioaddr, AR_REG)) \
955 : (SMC_inw(ioaddr, PN_REG) >> 8) )
956
957#define SMC_GET_TXFIFO() \
958 ( SMC_CAN_USE_8BIT ? (SMC_inb(ioaddr, TXFIFO_REG)) \
959 : (SMC_inw(ioaddr, TXFIFO_REG) & 0xFF) )
960
961#define SMC_GET_RXFIFO() \
962 ( SMC_CAN_USE_8BIT ? (SMC_inb(ioaddr, RXFIFO_REG)) \
963 : (SMC_inw(ioaddr, TXFIFO_REG) >> 8) )
964
965#define SMC_GET_INT() \
966 ( SMC_CAN_USE_8BIT ? (SMC_inb(ioaddr, INT_REG)) \
967 : (SMC_inw(ioaddr, INT_REG) & 0xFF) )
968
Linus Torvalds1da177e2005-04-16 15:20:36 -0700969#define SMC_ACK_INT(x) \
970 do { \
Nicolas Pitre09779c62006-03-20 11:54:27 -0500971 if (SMC_CAN_USE_8BIT) \
972 SMC_outb(x, ioaddr, INT_REG); \
973 else { \
974 unsigned long __flags; \
975 int __mask; \
976 local_irq_save(__flags); \
977 __mask = SMC_inw( ioaddr, INT_REG ) & ~0xff; \
978 SMC_outw( __mask | (x), ioaddr, INT_REG ); \
979 local_irq_restore(__flags); \
980 } \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700981 } while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700982
Nicolas Pitre09779c62006-03-20 11:54:27 -0500983#define SMC_GET_INT_MASK() \
984 ( SMC_CAN_USE_8BIT ? (SMC_inb(ioaddr, IM_REG)) \
985 : (SMC_inw( ioaddr, INT_REG ) >> 8) )
986
987#define SMC_SET_INT_MASK(x) \
988 do { \
989 if (SMC_CAN_USE_8BIT) \
990 SMC_outb(x, ioaddr, IM_REG); \
991 else \
992 SMC_outw((x) << 8, ioaddr, INT_REG); \
993 } while (0)
994
995#define SMC_CURRENT_BANK() SMC_inw(ioaddr, BANK_SELECT)
996
997#define SMC_SELECT_BANK(x) \
998 do { \
999 if (SMC_MUST_ALIGN_WRITE) \
1000 SMC_outl((x)<<16, ioaddr, 12<<SMC_IO_SHIFT); \
1001 else \
1002 SMC_outw(x, ioaddr, BANK_SELECT); \
1003 } while (0)
1004
1005#define SMC_GET_BASE() SMC_inw(ioaddr, BASE_REG)
1006
1007#define SMC_SET_BASE(x) SMC_outw(x, ioaddr, BASE_REG)
1008
1009#define SMC_GET_CONFIG() SMC_inw(ioaddr, CONFIG_REG)
1010
1011#define SMC_SET_CONFIG(x) SMC_outw(x, ioaddr, CONFIG_REG)
1012
1013#define SMC_GET_COUNTER() SMC_inw(ioaddr, COUNTER_REG)
1014
1015#define SMC_GET_CTL() SMC_inw(ioaddr, CTL_REG)
1016
1017#define SMC_SET_CTL(x) SMC_outw(x, ioaddr, CTL_REG)
1018
1019#define SMC_GET_MII() SMC_inw(ioaddr, MII_REG)
1020
1021#define SMC_SET_MII(x) SMC_outw(x, ioaddr, MII_REG)
1022
1023#define SMC_GET_MIR() SMC_inw(ioaddr, MIR_REG)
1024
1025#define SMC_SET_MIR(x) SMC_outw(x, ioaddr, MIR_REG)
1026
1027#define SMC_GET_MMU_CMD() SMC_inw(ioaddr, MMU_CMD_REG)
1028
1029#define SMC_SET_MMU_CMD(x) SMC_outw(x, ioaddr, MMU_CMD_REG)
1030
1031#define SMC_GET_FIFO() SMC_inw(ioaddr, FIFO_REG)
1032
1033#define SMC_GET_PTR() SMC_inw(ioaddr, PTR_REG)
1034
1035#define SMC_SET_PTR(x) \
1036 do { \
1037 if (SMC_MUST_ALIGN_WRITE) \
1038 SMC_outl((x)<<16, ioaddr, SMC_REG(4, 2)); \
1039 else \
1040 SMC_outw(x, ioaddr, PTR_REG); \
1041 } while (0)
1042
1043#define SMC_GET_EPH_STATUS() SMC_inw(ioaddr, EPH_STATUS_REG)
1044
1045#define SMC_GET_RCR() SMC_inw(ioaddr, RCR_REG)
1046
1047#define SMC_SET_RCR(x) SMC_outw(x, ioaddr, RCR_REG)
1048
1049#define SMC_GET_REV() SMC_inw(ioaddr, REV_REG)
1050
1051#define SMC_GET_RPC() SMC_inw(ioaddr, RPC_REG)
1052
1053#define SMC_SET_RPC(x) \
1054 do { \
1055 if (SMC_MUST_ALIGN_WRITE) \
1056 SMC_outl((x)<<16, ioaddr, SMC_REG(8, 0)); \
1057 else \
1058 SMC_outw(x, ioaddr, RPC_REG); \
1059 } while (0)
1060
1061#define SMC_GET_TCR() SMC_inw(ioaddr, TCR_REG)
1062
1063#define SMC_SET_TCR(x) SMC_outw(x, ioaddr, TCR_REG)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001064
1065#ifndef SMC_GET_MAC_ADDR
1066#define SMC_GET_MAC_ADDR(addr) \
1067 do { \
1068 unsigned int __v; \
1069 __v = SMC_inw( ioaddr, ADDR0_REG ); \
1070 addr[0] = __v; addr[1] = __v >> 8; \
1071 __v = SMC_inw( ioaddr, ADDR1_REG ); \
1072 addr[2] = __v; addr[3] = __v >> 8; \
1073 __v = SMC_inw( ioaddr, ADDR2_REG ); \
1074 addr[4] = __v; addr[5] = __v >> 8; \
1075 } while (0)
1076#endif
1077
1078#define SMC_SET_MAC_ADDR(addr) \
1079 do { \
1080 SMC_outw( addr[0]|(addr[1] << 8), ioaddr, ADDR0_REG ); \
1081 SMC_outw( addr[2]|(addr[3] << 8), ioaddr, ADDR1_REG ); \
1082 SMC_outw( addr[4]|(addr[5] << 8), ioaddr, ADDR2_REG ); \
1083 } while (0)
1084
1085#define SMC_SET_MCAST(x) \
1086 do { \
1087 const unsigned char *mt = (x); \
1088 SMC_outw( mt[0] | (mt[1] << 8), ioaddr, MCAST_REG1 ); \
1089 SMC_outw( mt[2] | (mt[3] << 8), ioaddr, MCAST_REG2 ); \
1090 SMC_outw( mt[4] | (mt[5] << 8), ioaddr, MCAST_REG3 ); \
1091 SMC_outw( mt[6] | (mt[7] << 8), ioaddr, MCAST_REG4 ); \
1092 } while (0)
1093
Linus Torvalds1da177e2005-04-16 15:20:36 -07001094#define SMC_PUT_PKT_HDR(status, length) \
1095 do { \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001096 if (SMC_CAN_USE_32BIT) \
1097 SMC_outl((status) | (length)<<16, ioaddr, DATA_REG); \
1098 else { \
1099 SMC_outw(status, ioaddr, DATA_REG); \
1100 SMC_outw(length, ioaddr, DATA_REG); \
1101 } \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001102 } while (0)
Nicolas Pitre09779c62006-03-20 11:54:27 -05001103
Linus Torvalds1da177e2005-04-16 15:20:36 -07001104#define SMC_GET_PKT_HDR(status, length) \
1105 do { \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001106 if (SMC_CAN_USE_32BIT) { \
1107 unsigned int __val = SMC_inl(ioaddr, DATA_REG); \
1108 (status) = __val & 0xffff; \
1109 (length) = __val >> 16; \
1110 } else { \
1111 (status) = SMC_inw(ioaddr, DATA_REG); \
1112 (length) = SMC_inw(ioaddr, DATA_REG); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001113 } \
1114 } while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001115
Linus Torvalds1da177e2005-04-16 15:20:36 -07001116#define SMC_PUSH_DATA(p, l) \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001117 do { \
1118 if (SMC_CAN_USE_32BIT) { \
1119 void *__ptr = (p); \
1120 int __len = (l); \
1121 void *__ioaddr = ioaddr; \
1122 if (__len >= 2 && (unsigned long)__ptr & 2) { \
1123 __len -= 2; \
1124 SMC_outw(*(u16 *)__ptr, ioaddr, DATA_REG); \
1125 __ptr += 2; \
1126 } \
1127 if (SMC_CAN_USE_DATACS && lp->datacs) \
1128 __ioaddr = lp->datacs; \
1129 SMC_outsl(__ioaddr, DATA_REG, __ptr, __len>>2); \
1130 if (__len & 2) { \
1131 __ptr += (__len & ~3); \
1132 SMC_outw(*((u16 *)__ptr), ioaddr, DATA_REG); \
1133 } \
1134 } else if (SMC_CAN_USE_16BIT) \
1135 SMC_outsw(ioaddr, DATA_REG, p, (l) >> 1); \
1136 else if (SMC_CAN_USE_8BIT) \
1137 SMC_outsb(ioaddr, DATA_REG, p, l); \
1138 } while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001139
1140#define SMC_PULL_DATA(p, l) \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001141 do { \
1142 if (SMC_CAN_USE_32BIT) { \
1143 void *__ptr = (p); \
1144 int __len = (l); \
1145 void *__ioaddr = ioaddr; \
1146 if ((unsigned long)__ptr & 2) { \
1147 /* \
1148 * We want 32bit alignment here. \
1149 * Since some buses perform a full \
1150 * 32bit fetch even for 16bit data \
1151 * we can't use SMC_inw() here. \
1152 * Back both source (on-chip) and \
1153 * destination pointers of 2 bytes. \
1154 * This is possible since the call to \
1155 * SMC_GET_PKT_HDR() already advanced \
1156 * the source pointer of 4 bytes, and \
1157 * the skb_reserve(skb, 2) advanced \
1158 * the destination pointer of 2 bytes. \
1159 */ \
1160 __ptr -= 2; \
1161 __len += 2; \
1162 SMC_SET_PTR(2|PTR_READ|PTR_RCV|PTR_AUTOINC); \
1163 } \
1164 if (SMC_CAN_USE_DATACS && lp->datacs) \
1165 __ioaddr = lp->datacs; \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001166 __len += 2; \
Nicolas Pitre09779c62006-03-20 11:54:27 -05001167 SMC_insl(__ioaddr, DATA_REG, __ptr, __len>>2); \
1168 } else if (SMC_CAN_USE_16BIT) \
1169 SMC_insw(ioaddr, DATA_REG, p, (l) >> 1); \
1170 else if (SMC_CAN_USE_8BIT) \
1171 SMC_insb(ioaddr, DATA_REG, p, l); \
1172 } while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001173
1174#endif /* _SMC91X_H_ */