blob: bbfbbf2025fde5161e80e4c094b2bf962682b151 [file] [log] [blame]
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001/*
2 * arch/powerpc/kernel/mpic.c
3 *
4 * Driver for interrupt controllers following the OpenPIC standard, the
5 * common implementation beeing IBM's MPIC. This driver also can deal
6 * with various broken implementations of this HW.
7 *
8 * Copyright (C) 2004 Benjamin Herrenschmidt, IBM Corp.
Varun Sethi03bcb7e2012-07-09 14:15:42 +05309 * Copyright 2010-2012 Freescale Semiconductor, Inc.
Paul Mackerras14cf11a2005-09-26 16:04:21 +100010 *
11 * This file is subject to the terms and conditions of the GNU General Public
12 * License. See the file COPYING in the main directory of this archive
13 * for more details.
14 */
15
16#undef DEBUG
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +110017#undef DEBUG_IPI
18#undef DEBUG_IRQ
19#undef DEBUG_LOW
Paul Mackerras14cf11a2005-09-26 16:04:21 +100020
Paul Mackerras14cf11a2005-09-26 16:04:21 +100021#include <linux/types.h>
22#include <linux/kernel.h>
23#include <linux/init.h>
24#include <linux/irq.h>
25#include <linux/smp.h>
26#include <linux/interrupt.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100027#include <linux/spinlock.h>
28#include <linux/pci.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Rafael J. Wysockif5a592f2011-04-26 19:14:57 +020030#include <linux/syscore_ops.h>
Christian Dietrich76462232011-06-04 05:36:54 +000031#include <linux/ratelimit.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100032
33#include <asm/ptrace.h>
34#include <asm/signal.h>
35#include <asm/io.h>
36#include <asm/pgtable.h>
37#include <asm/irq.h>
38#include <asm/machdep.h>
39#include <asm/mpic.h>
40#include <asm/smp.h>
41
Michael Ellermana7de7c72007-05-08 12:58:36 +100042#include "mpic.h"
43
Paul Mackerras14cf11a2005-09-26 16:04:21 +100044#ifdef DEBUG
45#define DBG(fmt...) printk(fmt)
46#else
47#define DBG(fmt...)
48#endif
49
Dongsheng.wang@freescale.com9e6f31a2013-04-09 10:22:31 +080050struct bus_type mpic_subsys = {
51 .name = "mpic",
52 .dev_name = "mpic",
53};
54EXPORT_SYMBOL_GPL(mpic_subsys);
55
Paul Mackerras14cf11a2005-09-26 16:04:21 +100056static struct mpic *mpics;
57static struct mpic *mpic_primary;
Thomas Gleixner203041a2010-02-18 02:23:18 +000058static DEFINE_RAW_SPINLOCK(mpic_lock);
Paul Mackerras14cf11a2005-09-26 16:04:21 +100059
Paul Mackerrasc0c0d992005-10-01 13:49:08 +100060#ifdef CONFIG_PPC32 /* XXX for now */
Andy Whitcrofte40c7f02005-11-29 19:25:54 +000061#ifdef CONFIG_IRQ_ALL_CPUS
chenhui zhaoe2421142013-05-27 21:59:43 +000062#define distribute_irqs (1)
Andy Whitcrofte40c7f02005-11-29 19:25:54 +000063#else
64#define distribute_irqs (0)
65#endif
Paul Mackerrasc0c0d992005-10-01 13:49:08 +100066#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +100067
Zang Roy-r6191172335932006-08-25 14:16:30 +100068#ifdef CONFIG_MPIC_WEIRD
69static u32 mpic_infos[][MPIC_IDX_END] = {
70 [0] = { /* Original OpenPIC compatible MPIC */
71 MPIC_GREG_BASE,
72 MPIC_GREG_FEATURE_0,
73 MPIC_GREG_GLOBAL_CONF_0,
74 MPIC_GREG_VENDOR_ID,
75 MPIC_GREG_IPI_VECTOR_PRI_0,
76 MPIC_GREG_IPI_STRIDE,
77 MPIC_GREG_SPURIOUS,
78 MPIC_GREG_TIMER_FREQ,
79
80 MPIC_TIMER_BASE,
81 MPIC_TIMER_STRIDE,
82 MPIC_TIMER_CURRENT_CNT,
83 MPIC_TIMER_BASE_CNT,
84 MPIC_TIMER_VECTOR_PRI,
85 MPIC_TIMER_DESTINATION,
86
87 MPIC_CPU_BASE,
88 MPIC_CPU_STRIDE,
89 MPIC_CPU_IPI_DISPATCH_0,
90 MPIC_CPU_IPI_DISPATCH_STRIDE,
91 MPIC_CPU_CURRENT_TASK_PRI,
92 MPIC_CPU_WHOAMI,
93 MPIC_CPU_INTACK,
94 MPIC_CPU_EOI,
Olof Johanssonf3653552007-12-20 13:11:18 -060095 MPIC_CPU_MCACK,
Zang Roy-r6191172335932006-08-25 14:16:30 +100096
97 MPIC_IRQ_BASE,
98 MPIC_IRQ_STRIDE,
99 MPIC_IRQ_VECTOR_PRI,
100 MPIC_VECPRI_VECTOR_MASK,
101 MPIC_VECPRI_POLARITY_POSITIVE,
102 MPIC_VECPRI_POLARITY_NEGATIVE,
103 MPIC_VECPRI_SENSE_LEVEL,
104 MPIC_VECPRI_SENSE_EDGE,
105 MPIC_VECPRI_POLARITY_MASK,
106 MPIC_VECPRI_SENSE_MASK,
107 MPIC_IRQ_DESTINATION
108 },
109 [1] = { /* Tsi108/109 PIC */
110 TSI108_GREG_BASE,
111 TSI108_GREG_FEATURE_0,
112 TSI108_GREG_GLOBAL_CONF_0,
113 TSI108_GREG_VENDOR_ID,
114 TSI108_GREG_IPI_VECTOR_PRI_0,
115 TSI108_GREG_IPI_STRIDE,
116 TSI108_GREG_SPURIOUS,
117 TSI108_GREG_TIMER_FREQ,
118
119 TSI108_TIMER_BASE,
120 TSI108_TIMER_STRIDE,
121 TSI108_TIMER_CURRENT_CNT,
122 TSI108_TIMER_BASE_CNT,
123 TSI108_TIMER_VECTOR_PRI,
124 TSI108_TIMER_DESTINATION,
125
126 TSI108_CPU_BASE,
127 TSI108_CPU_STRIDE,
128 TSI108_CPU_IPI_DISPATCH_0,
129 TSI108_CPU_IPI_DISPATCH_STRIDE,
130 TSI108_CPU_CURRENT_TASK_PRI,
131 TSI108_CPU_WHOAMI,
132 TSI108_CPU_INTACK,
133 TSI108_CPU_EOI,
Olof Johanssonf3653552007-12-20 13:11:18 -0600134 TSI108_CPU_MCACK,
Zang Roy-r6191172335932006-08-25 14:16:30 +1000135
136 TSI108_IRQ_BASE,
137 TSI108_IRQ_STRIDE,
138 TSI108_IRQ_VECTOR_PRI,
139 TSI108_VECPRI_VECTOR_MASK,
140 TSI108_VECPRI_POLARITY_POSITIVE,
141 TSI108_VECPRI_POLARITY_NEGATIVE,
142 TSI108_VECPRI_SENSE_LEVEL,
143 TSI108_VECPRI_SENSE_EDGE,
144 TSI108_VECPRI_POLARITY_MASK,
145 TSI108_VECPRI_SENSE_MASK,
146 TSI108_IRQ_DESTINATION
147 },
148};
149
150#define MPIC_INFO(name) mpic->hw_set[MPIC_IDX_##name]
151
152#else /* CONFIG_MPIC_WEIRD */
153
154#define MPIC_INFO(name) MPIC_##name
155
156#endif /* CONFIG_MPIC_WEIRD */
157
Meador Inged6a26392011-03-14 10:01:07 +0000158static inline unsigned int mpic_processor_id(struct mpic *mpic)
159{
160 unsigned int cpu = 0;
161
Kyle Moffettbe8bec52011-12-02 06:28:03 +0000162 if (!(mpic->flags & MPIC_SECONDARY))
Meador Inged6a26392011-03-14 10:01:07 +0000163 cpu = hard_smp_processor_id();
164
165 return cpu;
166}
167
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000168/*
169 * Register accessor functions
170 */
171
172
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100173static inline u32 _mpic_read(enum mpic_reg_type type,
174 struct mpic_reg_bank *rb,
175 unsigned int reg)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000176{
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100177 switch(type) {
178#ifdef CONFIG_PPC_DCR
179 case mpic_access_dcr:
Michael Ellerman83f34df2007-10-15 19:34:36 +1000180 return dcr_read(rb->dhost, reg);
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100181#endif
182 case mpic_access_mmio_be:
183 return in_be32(rb->base + (reg >> 2));
184 case mpic_access_mmio_le:
185 default:
186 return in_le32(rb->base + (reg >> 2));
187 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000188}
189
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100190static inline void _mpic_write(enum mpic_reg_type type,
191 struct mpic_reg_bank *rb,
192 unsigned int reg, u32 value)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000193{
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100194 switch(type) {
195#ifdef CONFIG_PPC_DCR
196 case mpic_access_dcr:
Johannes Bergd9d10632008-02-21 20:39:01 +1100197 dcr_write(rb->dhost, reg, value);
198 break;
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100199#endif
200 case mpic_access_mmio_be:
Johannes Bergd9d10632008-02-21 20:39:01 +1100201 out_be32(rb->base + (reg >> 2), value);
202 break;
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100203 case mpic_access_mmio_le:
204 default:
Johannes Bergd9d10632008-02-21 20:39:01 +1100205 out_le32(rb->base + (reg >> 2), value);
206 break;
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100207 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000208}
209
210static inline u32 _mpic_ipi_read(struct mpic *mpic, unsigned int ipi)
211{
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100212 enum mpic_reg_type type = mpic->reg_type;
Zang Roy-r6191172335932006-08-25 14:16:30 +1000213 unsigned int offset = MPIC_INFO(GREG_IPI_VECTOR_PRI_0) +
214 (ipi * MPIC_INFO(GREG_IPI_STRIDE));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000215
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100216 if ((mpic->flags & MPIC_BROKEN_IPI) && type == mpic_access_mmio_le)
217 type = mpic_access_mmio_be;
218 return _mpic_read(type, &mpic->gregs, offset);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000219}
220
221static inline void _mpic_ipi_write(struct mpic *mpic, unsigned int ipi, u32 value)
222{
Zang Roy-r6191172335932006-08-25 14:16:30 +1000223 unsigned int offset = MPIC_INFO(GREG_IPI_VECTOR_PRI_0) +
224 (ipi * MPIC_INFO(GREG_IPI_STRIDE));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000225
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100226 _mpic_write(mpic->reg_type, &mpic->gregs, offset, value);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000227}
228
Varun Sethi03bcb7e2012-07-09 14:15:42 +0530229static inline unsigned int mpic_tm_offset(struct mpic *mpic, unsigned int tm)
230{
231 return (tm >> 2) * MPIC_TIMER_GROUP_STRIDE +
232 (tm & 3) * MPIC_INFO(TIMER_STRIDE);
233}
234
Scott Woodea941872011-03-24 16:43:55 -0500235static inline u32 _mpic_tm_read(struct mpic *mpic, unsigned int tm)
236{
Varun Sethi03bcb7e2012-07-09 14:15:42 +0530237 unsigned int offset = mpic_tm_offset(mpic, tm) +
238 MPIC_INFO(TIMER_VECTOR_PRI);
Scott Woodea941872011-03-24 16:43:55 -0500239
240 return _mpic_read(mpic->reg_type, &mpic->tmregs, offset);
241}
242
243static inline void _mpic_tm_write(struct mpic *mpic, unsigned int tm, u32 value)
244{
Varun Sethi03bcb7e2012-07-09 14:15:42 +0530245 unsigned int offset = mpic_tm_offset(mpic, tm) +
246 MPIC_INFO(TIMER_VECTOR_PRI);
Scott Woodea941872011-03-24 16:43:55 -0500247
248 _mpic_write(mpic->reg_type, &mpic->tmregs, offset, value);
249}
250
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000251static inline u32 _mpic_cpu_read(struct mpic *mpic, unsigned int reg)
252{
Meador Inged6a26392011-03-14 10:01:07 +0000253 unsigned int cpu = mpic_processor_id(mpic);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000254
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100255 return _mpic_read(mpic->reg_type, &mpic->cpuregs[cpu], reg);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000256}
257
258static inline void _mpic_cpu_write(struct mpic *mpic, unsigned int reg, u32 value)
259{
Meador Inged6a26392011-03-14 10:01:07 +0000260 unsigned int cpu = mpic_processor_id(mpic);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000261
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100262 _mpic_write(mpic->reg_type, &mpic->cpuregs[cpu], reg, value);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000263}
264
265static inline u32 _mpic_irq_read(struct mpic *mpic, unsigned int src_no, unsigned int reg)
266{
267 unsigned int isu = src_no >> mpic->isu_shift;
268 unsigned int idx = src_no & mpic->isu_mask;
Michael Ellerman11a6b292009-07-05 16:08:52 +0000269 unsigned int val;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000270
Michael Ellerman11a6b292009-07-05 16:08:52 +0000271 val = _mpic_read(mpic->reg_type, &mpic->isus[isu],
272 reg + (idx * MPIC_INFO(IRQ_STRIDE)));
Olof Johansson0d72ba92007-09-08 05:13:19 +1000273#ifdef CONFIG_MPIC_BROKEN_REGREAD
274 if (reg == 0)
Michael Ellerman11a6b292009-07-05 16:08:52 +0000275 val = (val & (MPIC_VECPRI_MASK | MPIC_VECPRI_ACTIVITY)) |
276 mpic->isu_reg0_shadow[src_no];
Olof Johansson0d72ba92007-09-08 05:13:19 +1000277#endif
Michael Ellerman11a6b292009-07-05 16:08:52 +0000278 return val;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000279}
280
281static inline void _mpic_irq_write(struct mpic *mpic, unsigned int src_no,
282 unsigned int reg, u32 value)
283{
284 unsigned int isu = src_no >> mpic->isu_shift;
285 unsigned int idx = src_no & mpic->isu_mask;
286
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100287 _mpic_write(mpic->reg_type, &mpic->isus[isu],
Zang Roy-r6191172335932006-08-25 14:16:30 +1000288 reg + (idx * MPIC_INFO(IRQ_STRIDE)), value);
Olof Johansson0d72ba92007-09-08 05:13:19 +1000289
290#ifdef CONFIG_MPIC_BROKEN_REGREAD
291 if (reg == 0)
Michael Ellerman11a6b292009-07-05 16:08:52 +0000292 mpic->isu_reg0_shadow[src_no] =
293 value & ~(MPIC_VECPRI_MASK | MPIC_VECPRI_ACTIVITY);
Olof Johansson0d72ba92007-09-08 05:13:19 +1000294#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000295}
296
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100297#define mpic_read(b,r) _mpic_read(mpic->reg_type,&(b),(r))
298#define mpic_write(b,r,v) _mpic_write(mpic->reg_type,&(b),(r),(v))
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000299#define mpic_ipi_read(i) _mpic_ipi_read(mpic,(i))
300#define mpic_ipi_write(i,v) _mpic_ipi_write(mpic,(i),(v))
Scott Woodea941872011-03-24 16:43:55 -0500301#define mpic_tm_read(i) _mpic_tm_read(mpic,(i))
302#define mpic_tm_write(i,v) _mpic_tm_write(mpic,(i),(v))
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000303#define mpic_cpu_read(i) _mpic_cpu_read(mpic,(i))
304#define mpic_cpu_write(i,v) _mpic_cpu_write(mpic,(i),(v))
305#define mpic_irq_read(s,r) _mpic_irq_read(mpic,(s),(r))
306#define mpic_irq_write(s,r,v) _mpic_irq_write(mpic,(s),(r),(v))
307
308
309/*
310 * Low level utility functions
311 */
312
313
Becky Brucec51a3fdc2008-01-14 20:56:18 -0600314static void _mpic_map_mmio(struct mpic *mpic, phys_addr_t phys_addr,
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100315 struct mpic_reg_bank *rb, unsigned int offset,
316 unsigned int size)
317{
318 rb->base = ioremap(phys_addr + offset, size);
319 BUG_ON(rb->base == NULL);
320}
321
322#ifdef CONFIG_PPC_DCR
Kyle Moffettc51242e2011-12-02 06:28:06 +0000323static void _mpic_map_dcr(struct mpic *mpic, struct mpic_reg_bank *rb,
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100324 unsigned int offset, unsigned int size)
325{
Kyle Moffettc51242e2011-12-02 06:28:06 +0000326 phys_addr_t phys_addr = dcr_resource_start(mpic->node, 0);
Kyle Moffette62b7602011-12-02 06:28:04 +0000327 rb->dhost = dcr_map(mpic->node, phys_addr + offset, size);
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100328 BUG_ON(!DCR_MAP_OK(rb->dhost));
329}
330
Kyle Moffettc51242e2011-12-02 06:28:06 +0000331static inline void mpic_map(struct mpic *mpic,
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +0000332 phys_addr_t phys_addr, struct mpic_reg_bank *rb,
333 unsigned int offset, unsigned int size)
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100334{
335 if (mpic->flags & MPIC_USES_DCR)
Kyle Moffettc51242e2011-12-02 06:28:06 +0000336 _mpic_map_dcr(mpic, rb, offset, size);
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100337 else
338 _mpic_map_mmio(mpic, phys_addr, rb, offset, size);
339}
340#else /* CONFIG_PPC_DCR */
Kyle Moffettc51242e2011-12-02 06:28:06 +0000341#define mpic_map(m,p,b,o,s) _mpic_map_mmio(m,p,b,o,s)
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100342#endif /* !CONFIG_PPC_DCR */
343
344
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000345
346/* Check if we have one of those nice broken MPICs with a flipped endian on
347 * reads from IPI registers
348 */
349static void __init mpic_test_broken_ipi(struct mpic *mpic)
350{
351 u32 r;
352
Zang Roy-r6191172335932006-08-25 14:16:30 +1000353 mpic_write(mpic->gregs, MPIC_INFO(GREG_IPI_VECTOR_PRI_0), MPIC_VECPRI_MASK);
354 r = mpic_read(mpic->gregs, MPIC_INFO(GREG_IPI_VECTOR_PRI_0));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000355
356 if (r == le32_to_cpu(MPIC_VECPRI_MASK)) {
357 printk(KERN_INFO "mpic: Detected reversed IPI registers\n");
358 mpic->flags |= MPIC_BROKEN_IPI;
359 }
360}
361
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000362#ifdef CONFIG_MPIC_U3_HT_IRQS
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000363
364/* Test if an interrupt is sourced from HyperTransport (used on broken U3s)
365 * to force the edge setting on the MPIC and do the ack workaround.
366 */
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100367static inline int mpic_is_ht_interrupt(struct mpic *mpic, unsigned int source)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000368{
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100369 if (source >= 128 || !mpic->fixups)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000370 return 0;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100371 return mpic->fixups[source].base != NULL;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000372}
373
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100374
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100375static inline void mpic_ht_end_irq(struct mpic *mpic, unsigned int source)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000376{
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100377 struct mpic_irq_fixup *fixup = &mpic->fixups[source];
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000378
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100379 if (fixup->applebase) {
380 unsigned int soff = (fixup->index >> 3) & ~3;
381 unsigned int mask = 1U << (fixup->index & 0x1f);
382 writel(mask, fixup->applebase + soff);
383 } else {
Thomas Gleixner203041a2010-02-18 02:23:18 +0000384 raw_spin_lock(&mpic->fixup_lock);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100385 writeb(0x11 + 2 * fixup->index, fixup->base + 2);
386 writel(fixup->data, fixup->base + 4);
Thomas Gleixner203041a2010-02-18 02:23:18 +0000387 raw_spin_unlock(&mpic->fixup_lock);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100388 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000389}
390
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100391static void mpic_startup_ht_interrupt(struct mpic *mpic, unsigned int source,
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100392 bool level)
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100393{
394 struct mpic_irq_fixup *fixup = &mpic->fixups[source];
395 unsigned long flags;
396 u32 tmp;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000397
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100398 if (fixup->base == NULL)
399 return;
400
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100401 DBG("startup_ht_interrupt(0x%x) index: %d\n",
402 source, fixup->index);
Thomas Gleixner203041a2010-02-18 02:23:18 +0000403 raw_spin_lock_irqsave(&mpic->fixup_lock, flags);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100404 /* Enable and configure */
405 writeb(0x10 + 2 * fixup->index, fixup->base + 2);
406 tmp = readl(fixup->base + 4);
407 tmp &= ~(0x23U);
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100408 if (level)
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100409 tmp |= 0x22;
410 writel(tmp, fixup->base + 4);
Thomas Gleixner203041a2010-02-18 02:23:18 +0000411 raw_spin_unlock_irqrestore(&mpic->fixup_lock, flags);
Johannes Berg3669e932007-05-02 16:33:41 +1000412
413#ifdef CONFIG_PM
414 /* use the lowest bit inverted to the actual HW,
415 * set if this fixup was enabled, clear otherwise */
416 mpic->save_data[source].fixup_data = tmp | 1;
417#endif
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100418}
419
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100420static void mpic_shutdown_ht_interrupt(struct mpic *mpic, unsigned int source)
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100421{
422 struct mpic_irq_fixup *fixup = &mpic->fixups[source];
423 unsigned long flags;
424 u32 tmp;
425
426 if (fixup->base == NULL)
427 return;
428
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100429 DBG("shutdown_ht_interrupt(0x%x)\n", source);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100430
431 /* Disable */
Thomas Gleixner203041a2010-02-18 02:23:18 +0000432 raw_spin_lock_irqsave(&mpic->fixup_lock, flags);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100433 writeb(0x10 + 2 * fixup->index, fixup->base + 2);
434 tmp = readl(fixup->base + 4);
Segher Boessenkool72b13812006-02-17 11:25:42 +0100435 tmp |= 1;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100436 writel(tmp, fixup->base + 4);
Thomas Gleixner203041a2010-02-18 02:23:18 +0000437 raw_spin_unlock_irqrestore(&mpic->fixup_lock, flags);
Johannes Berg3669e932007-05-02 16:33:41 +1000438
439#ifdef CONFIG_PM
440 /* use the lowest bit inverted to the actual HW,
441 * set if this fixup was enabled, clear otherwise */
442 mpic->save_data[source].fixup_data = tmp & ~1;
443#endif
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100444}
445
Michael Ellerman812fd1f2007-05-08 12:58:36 +1000446#ifdef CONFIG_PCI_MSI
447static void __init mpic_scan_ht_msi(struct mpic *mpic, u8 __iomem *devbase,
448 unsigned int devfn)
449{
450 u8 __iomem *base;
451 u8 pos, flags;
452 u64 addr = 0;
453
454 for (pos = readb(devbase + PCI_CAPABILITY_LIST); pos != 0;
455 pos = readb(devbase + pos + PCI_CAP_LIST_NEXT)) {
456 u8 id = readb(devbase + pos + PCI_CAP_LIST_ID);
457 if (id == PCI_CAP_ID_HT) {
458 id = readb(devbase + pos + 3);
459 if ((id & HT_5BIT_CAP_MASK) == HT_CAPTYPE_MSI_MAPPING)
460 break;
461 }
462 }
463
464 if (pos == 0)
465 return;
466
467 base = devbase + pos;
468
469 flags = readb(base + HT_MSI_FLAGS);
470 if (!(flags & HT_MSI_FLAGS_FIXED)) {
471 addr = readl(base + HT_MSI_ADDR_LO) & HT_MSI_ADDR_LO_MASK;
472 addr = addr | ((u64)readl(base + HT_MSI_ADDR_HI) << 32);
473 }
474
Ingo Molnarfe333322009-01-06 14:26:03 +0000475 printk(KERN_DEBUG "mpic: - HT:%02x.%x %s MSI mapping found @ 0x%llx\n",
Michael Ellerman812fd1f2007-05-08 12:58:36 +1000476 PCI_SLOT(devfn), PCI_FUNC(devfn),
477 flags & HT_MSI_FLAGS_ENABLE ? "enabled" : "disabled", addr);
478
479 if (!(flags & HT_MSI_FLAGS_ENABLE))
480 writeb(flags | HT_MSI_FLAGS_ENABLE, base + HT_MSI_FLAGS);
481}
482#else
483static void __init mpic_scan_ht_msi(struct mpic *mpic, u8 __iomem *devbase,
484 unsigned int devfn)
485{
486 return;
487}
488#endif
489
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100490static void __init mpic_scan_ht_pic(struct mpic *mpic, u8 __iomem *devbase,
491 unsigned int devfn, u32 vdid)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000492{
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100493 int i, irq, n;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100494 u8 __iomem *base;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000495 u32 tmp;
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100496 u8 pos;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000497
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100498 for (pos = readb(devbase + PCI_CAPABILITY_LIST); pos != 0;
499 pos = readb(devbase + pos + PCI_CAP_LIST_NEXT)) {
500 u8 id = readb(devbase + pos + PCI_CAP_LIST_ID);
Brice Goglin46ff3462006-08-31 01:55:24 -0400501 if (id == PCI_CAP_ID_HT) {
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100502 id = readb(devbase + pos + 3);
Michael Ellermanbeb7cc82006-11-22 18:26:22 +1100503 if ((id & HT_5BIT_CAP_MASK) == HT_CAPTYPE_IRQ)
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100504 break;
505 }
506 }
507 if (pos == 0)
508 return;
509
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100510 base = devbase + pos;
511 writeb(0x01, base + 2);
512 n = (readl(base + 4) >> 16) & 0xff;
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100513
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100514 printk(KERN_INFO "mpic: - HT:%02x.%x [0x%02x] vendor %04x device %04x"
515 " has %d irqs\n",
516 devfn >> 3, devfn & 0x7, pos, vdid & 0xffff, vdid >> 16, n + 1);
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100517
518 for (i = 0; i <= n; i++) {
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100519 writeb(0x10 + 2 * i, base + 2);
520 tmp = readl(base + 4);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000521 irq = (tmp >> 16) & 0xff;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100522 DBG("HT PIC index 0x%x, irq 0x%x, tmp: %08x\n", i, irq, tmp);
523 /* mask it , will be unmasked later */
524 tmp |= 0x1;
525 writel(tmp, base + 4);
526 mpic->fixups[irq].index = i;
527 mpic->fixups[irq].base = base;
528 /* Apple HT PIC has a non-standard way of doing EOIs */
529 if ((vdid & 0xffff) == 0x106b)
530 mpic->fixups[irq].applebase = devbase + 0x60;
531 else
532 mpic->fixups[irq].applebase = NULL;
533 writeb(0x11 + 2 * i, base + 2);
534 mpic->fixups[irq].data = readl(base + 4) | 0x80000000;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000535 }
536}
Rob Herring26a20562013-09-26 07:40:04 -0500537
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000538
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100539static void __init mpic_scan_ht_pics(struct mpic *mpic)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000540{
541 unsigned int devfn;
542 u8 __iomem *cfgspace;
543
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100544 printk(KERN_INFO "mpic: Setting up HT PICs workarounds for U3/U4\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000545
546 /* Allocate fixups array */
Anton Vorontsovea960252009-07-01 10:59:57 +0000547 mpic->fixups = kzalloc(128 * sizeof(*mpic->fixups), GFP_KERNEL);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000548 BUG_ON(mpic->fixups == NULL);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000549
550 /* Init spinlock */
Thomas Gleixner203041a2010-02-18 02:23:18 +0000551 raw_spin_lock_init(&mpic->fixup_lock);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000552
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100553 /* Map U3 config space. We assume all IO-APICs are on the primary bus
554 * so we only need to map 64kB.
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000555 */
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100556 cfgspace = ioremap(0xf2000000, 0x10000);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000557 BUG_ON(cfgspace == NULL);
558
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100559 /* Now we scan all slots. We do a very quick scan, we read the header
560 * type, vendor ID and device ID only, that's plenty enough
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000561 */
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100562 for (devfn = 0; devfn < 0x100; devfn++) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000563 u8 __iomem *devbase = cfgspace + (devfn << 8);
564 u8 hdr_type = readb(devbase + PCI_HEADER_TYPE);
565 u32 l = readl(devbase + PCI_VENDOR_ID);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100566 u16 s;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000567
568 DBG("devfn %x, l: %x\n", devfn, l);
569
570 /* If no device, skip */
571 if (l == 0xffffffff || l == 0x00000000 ||
572 l == 0x0000ffff || l == 0xffff0000)
573 goto next;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100574 /* Check if is supports capability lists */
575 s = readw(devbase + PCI_STATUS);
576 if (!(s & PCI_STATUS_CAP_LIST))
577 goto next;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000578
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100579 mpic_scan_ht_pic(mpic, devbase, devfn, l);
Michael Ellerman812fd1f2007-05-08 12:58:36 +1000580 mpic_scan_ht_msi(mpic, devbase, devfn);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000581
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000582 next:
583 /* next device, if function 0 */
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100584 if (PCI_FUNC(devfn) == 0 && (hdr_type & 0x80) == 0)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000585 devfn += 7;
586 }
587}
588
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000589#else /* CONFIG_MPIC_U3_HT_IRQS */
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700590
591static inline int mpic_is_ht_interrupt(struct mpic *mpic, unsigned int source)
592{
593 return 0;
594}
595
596static void __init mpic_scan_ht_pics(struct mpic *mpic)
597{
598}
599
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000600#endif /* CONFIG_MPIC_U3_HT_IRQS */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000601
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000602/* Find an mpic associated with a given linux interrupt */
Tony Breedsd69a78d2009-04-07 18:26:54 +0000603static struct mpic *mpic_find(unsigned int irq)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000604{
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000605 if (irq < NUM_ISA_INTERRUPTS)
606 return NULL;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000607
Thomas Gleixnerec775d02011-03-25 16:45:20 +0100608 return irq_get_chip_data(irq);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000609}
610
Tony Breedsd69a78d2009-04-07 18:26:54 +0000611/* Determine if the linux irq is an IPI */
Benjamin Herrenschmidt3a2b4f72012-04-19 17:29:34 +0000612static unsigned int mpic_is_ipi(struct mpic *mpic, unsigned int src)
Tony Breedsd69a78d2009-04-07 18:26:54 +0000613{
Tony Breedsd69a78d2009-04-07 18:26:54 +0000614 return (src >= mpic->ipi_vecs[0] && src <= mpic->ipi_vecs[3]);
615}
616
Scott Woodea941872011-03-24 16:43:55 -0500617/* Determine if the linux irq is a timer */
Benjamin Herrenschmidt3a2b4f72012-04-19 17:29:34 +0000618static unsigned int mpic_is_tm(struct mpic *mpic, unsigned int src)
Scott Woodea941872011-03-24 16:43:55 -0500619{
Scott Woodea941872011-03-24 16:43:55 -0500620 return (src >= mpic->timer_vecs[0] && src <= mpic->timer_vecs[7]);
621}
Tony Breedsd69a78d2009-04-07 18:26:54 +0000622
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000623/* Convert a cpu mask from logical to physical cpu numbers. */
624static inline u32 mpic_physmask(u32 cpumask)
625{
626 int i;
627 u32 mask = 0;
628
Milton Millerebc04212011-05-10 19:28:59 +0000629 for (i = 0; i < min(32, NR_CPUS); ++i, cpumask >>= 1)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000630 mask |= (cpumask & 1) << get_hard_smp_processor_id(i);
631 return mask;
632}
633
634#ifdef CONFIG_SMP
635/* Get the mpic structure from the IPI number */
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000636static inline struct mpic * mpic_from_ipi(struct irq_data *d)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000637{
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000638 return irq_data_get_irq_chip_data(d);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000639}
640#endif
641
642/* Get the mpic structure from the irq number */
643static inline struct mpic * mpic_from_irq(unsigned int irq)
644{
Thomas Gleixnerec775d02011-03-25 16:45:20 +0100645 return irq_get_chip_data(irq);
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000646}
647
648/* Get the mpic structure from the irq data */
649static inline struct mpic * mpic_from_irq_data(struct irq_data *d)
650{
651 return irq_data_get_irq_chip_data(d);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000652}
653
654/* Send an EOI */
655static inline void mpic_eoi(struct mpic *mpic)
656{
Zang Roy-r6191172335932006-08-25 14:16:30 +1000657 mpic_cpu_write(MPIC_INFO(CPU_EOI), 0);
658 (void)mpic_cpu_read(MPIC_INFO(CPU_WHOAMI));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000659}
660
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000661/*
662 * Linux descriptor level callbacks
663 */
664
665
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000666void mpic_unmask_irq(struct irq_data *d)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000667{
668 unsigned int loops = 100000;
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000669 struct mpic *mpic = mpic_from_irq_data(d);
Grant Likely476eb492011-05-04 15:02:15 +1000670 unsigned int src = irqd_to_hwirq(d);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000671
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000672 DBG("%p: %s: enable_irq: %d (src %d)\n", mpic, mpic->name, d->irq, src);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000673
Zang Roy-r6191172335932006-08-25 14:16:30 +1000674 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI),
675 mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) &
Benjamin Herrenschmidte5356642005-11-18 17:18:15 +1100676 ~MPIC_VECPRI_MASK);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000677 /* make sure mask gets to controller before we return to user */
678 do {
679 if (!loops--) {
Scott Wood8bfc5e32011-01-17 12:10:41 +0000680 printk(KERN_ERR "%s: timeout on hwirq %u\n",
681 __func__, src);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000682 break;
683 }
Zang Roy-r6191172335932006-08-25 14:16:30 +1000684 } while(mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) & MPIC_VECPRI_MASK);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100685}
686
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000687void mpic_mask_irq(struct irq_data *d)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000688{
689 unsigned int loops = 100000;
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000690 struct mpic *mpic = mpic_from_irq_data(d);
Grant Likely476eb492011-05-04 15:02:15 +1000691 unsigned int src = irqd_to_hwirq(d);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000692
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000693 DBG("%s: disable_irq: %d (src %d)\n", mpic->name, d->irq, src);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000694
Zang Roy-r6191172335932006-08-25 14:16:30 +1000695 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI),
696 mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) |
Benjamin Herrenschmidte5356642005-11-18 17:18:15 +1100697 MPIC_VECPRI_MASK);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000698
699 /* make sure mask gets to controller before we return to user */
700 do {
701 if (!loops--) {
Scott Wood8bfc5e32011-01-17 12:10:41 +0000702 printk(KERN_ERR "%s: timeout on hwirq %u\n",
703 __func__, src);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000704 break;
705 }
Zang Roy-r6191172335932006-08-25 14:16:30 +1000706 } while(!(mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) & MPIC_VECPRI_MASK));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000707}
708
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000709void mpic_end_irq(struct irq_data *d)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000710{
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000711 struct mpic *mpic = mpic_from_irq_data(d);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000712
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100713#ifdef DEBUG_IRQ
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000714 DBG("%s: end_irq: %d\n", mpic->name, d->irq);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100715#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000716 /* We always EOI on end_irq() even for edge interrupts since that
717 * should only lower the priority, the MPIC should have properly
718 * latched another edge interrupt coming in anyway
719 */
720
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000721 mpic_eoi(mpic);
722}
723
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000724#ifdef CONFIG_MPIC_U3_HT_IRQS
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000725
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000726static void mpic_unmask_ht_irq(struct irq_data *d)
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000727{
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000728 struct mpic *mpic = mpic_from_irq_data(d);
Grant Likely476eb492011-05-04 15:02:15 +1000729 unsigned int src = irqd_to_hwirq(d);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000730
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000731 mpic_unmask_irq(d);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000732
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100733 if (irqd_is_level_type(d))
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000734 mpic_ht_end_irq(mpic, src);
735}
736
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000737static unsigned int mpic_startup_ht_irq(struct irq_data *d)
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000738{
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000739 struct mpic *mpic = mpic_from_irq_data(d);
Grant Likely476eb492011-05-04 15:02:15 +1000740 unsigned int src = irqd_to_hwirq(d);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000741
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000742 mpic_unmask_irq(d);
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100743 mpic_startup_ht_interrupt(mpic, src, irqd_is_level_type(d));
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000744
745 return 0;
746}
747
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000748static void mpic_shutdown_ht_irq(struct irq_data *d)
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000749{
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000750 struct mpic *mpic = mpic_from_irq_data(d);
Grant Likely476eb492011-05-04 15:02:15 +1000751 unsigned int src = irqd_to_hwirq(d);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000752
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100753 mpic_shutdown_ht_interrupt(mpic, src);
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000754 mpic_mask_irq(d);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000755}
756
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000757static void mpic_end_ht_irq(struct irq_data *d)
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000758{
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000759 struct mpic *mpic = mpic_from_irq_data(d);
Grant Likely476eb492011-05-04 15:02:15 +1000760 unsigned int src = irqd_to_hwirq(d);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000761
762#ifdef DEBUG_IRQ
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000763 DBG("%s: end_irq: %d\n", mpic->name, d->irq);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000764#endif
765 /* We always EOI on end_irq() even for edge interrupts since that
766 * should only lower the priority, the MPIC should have properly
767 * latched another edge interrupt coming in anyway
768 */
769
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100770 if (irqd_is_level_type(d))
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000771 mpic_ht_end_irq(mpic, src);
772 mpic_eoi(mpic);
773}
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000774#endif /* !CONFIG_MPIC_U3_HT_IRQS */
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000775
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000776#ifdef CONFIG_SMP
777
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000778static void mpic_unmask_ipi(struct irq_data *d)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000779{
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000780 struct mpic *mpic = mpic_from_ipi(d);
Grant Likely476eb492011-05-04 15:02:15 +1000781 unsigned int src = virq_to_hw(d->irq) - mpic->ipi_vecs[0];
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000782
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000783 DBG("%s: enable_ipi: %d (ipi %d)\n", mpic->name, d->irq, src);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000784 mpic_ipi_write(src, mpic_ipi_read(src) & ~MPIC_VECPRI_MASK);
785}
786
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000787static void mpic_mask_ipi(struct irq_data *d)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000788{
789 /* NEVER disable an IPI... that's just plain wrong! */
790}
791
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000792static void mpic_end_ipi(struct irq_data *d)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000793{
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000794 struct mpic *mpic = mpic_from_ipi(d);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000795
796 /*
797 * IPIs are marked IRQ_PER_CPU. This has the side effect of
798 * preventing the IRQ_PENDING/IRQ_INPROGRESS logic from
799 * applying to them. We EOI them late to avoid re-entering.
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000800 */
801 mpic_eoi(mpic);
802}
803
804#endif /* CONFIG_SMP */
805
Scott Woodea941872011-03-24 16:43:55 -0500806static void mpic_unmask_tm(struct irq_data *d)
807{
808 struct mpic *mpic = mpic_from_irq_data(d);
809 unsigned int src = virq_to_hw(d->irq) - mpic->timer_vecs[0];
810
Dmitry Eremin-Solenikov77ef4892011-05-30 01:56:09 +0000811 DBG("%s: enable_tm: %d (tm %d)\n", mpic->name, d->irq, src);
Scott Woodea941872011-03-24 16:43:55 -0500812 mpic_tm_write(src, mpic_tm_read(src) & ~MPIC_VECPRI_MASK);
813 mpic_tm_read(src);
814}
815
816static void mpic_mask_tm(struct irq_data *d)
817{
818 struct mpic *mpic = mpic_from_irq_data(d);
819 unsigned int src = virq_to_hw(d->irq) - mpic->timer_vecs[0];
820
821 mpic_tm_write(src, mpic_tm_read(src) | MPIC_VECPRI_MASK);
822 mpic_tm_read(src);
823}
824
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000825int mpic_set_affinity(struct irq_data *d, const struct cpumask *cpumask,
826 bool force)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000827{
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000828 struct mpic *mpic = mpic_from_irq_data(d);
Grant Likely476eb492011-05-04 15:02:15 +1000829 unsigned int src = irqd_to_hwirq(d);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000830
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000831 if (mpic->flags & MPIC_SINGLE_DEST_CPU) {
Yang Li38e13132009-12-16 20:18:11 +0000832 int cpuid = irq_choose_cpu(cpumask);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000833
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000834 mpic_irq_write(src, MPIC_INFO(IRQ_DESTINATION), 1 << cpuid);
835 } else {
Milton Miller2a116f32011-05-10 19:29:02 +0000836 u32 mask = cpumask_bits(cpumask)[0];
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000837
Milton Miller2a116f32011-05-10 19:29:02 +0000838 mask &= cpumask_bits(cpu_online_mask)[0];
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000839
840 mpic_irq_write(src, MPIC_INFO(IRQ_DESTINATION),
Milton Miller2a116f32011-05-10 19:29:02 +0000841 mpic_physmask(mask));
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000842 }
Yinghai Lud5dedd42009-04-27 17:59:21 -0700843
Alexander Gordeevdcb615a2013-05-13 00:57:49 +0000844 return IRQ_SET_MASK_OK;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000845}
846
Zang Roy-r6191172335932006-08-25 14:16:30 +1000847static unsigned int mpic_type_to_vecpri(struct mpic *mpic, unsigned int type)
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000848{
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000849 /* Now convert sense value */
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700850 switch(type & IRQ_TYPE_SENSE_MASK) {
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000851 case IRQ_TYPE_EDGE_RISING:
Zang Roy-r6191172335932006-08-25 14:16:30 +1000852 return MPIC_INFO(VECPRI_SENSE_EDGE) |
853 MPIC_INFO(VECPRI_POLARITY_POSITIVE);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000854 case IRQ_TYPE_EDGE_FALLING:
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700855 case IRQ_TYPE_EDGE_BOTH:
Zang Roy-r6191172335932006-08-25 14:16:30 +1000856 return MPIC_INFO(VECPRI_SENSE_EDGE) |
857 MPIC_INFO(VECPRI_POLARITY_NEGATIVE);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000858 case IRQ_TYPE_LEVEL_HIGH:
Zang Roy-r6191172335932006-08-25 14:16:30 +1000859 return MPIC_INFO(VECPRI_SENSE_LEVEL) |
860 MPIC_INFO(VECPRI_POLARITY_POSITIVE);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000861 case IRQ_TYPE_LEVEL_LOW:
862 default:
Zang Roy-r6191172335932006-08-25 14:16:30 +1000863 return MPIC_INFO(VECPRI_SENSE_LEVEL) |
864 MPIC_INFO(VECPRI_POLARITY_NEGATIVE);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000865 }
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700866}
867
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000868int mpic_set_irq_type(struct irq_data *d, unsigned int flow_type)
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700869{
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000870 struct mpic *mpic = mpic_from_irq_data(d);
Grant Likely476eb492011-05-04 15:02:15 +1000871 unsigned int src = irqd_to_hwirq(d);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700872 unsigned int vecpri, vold, vnew;
873
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -0700874 DBG("mpic: set_irq_type(mpic:@%p,virq:%d,src:0x%x,type:0x%x)\n",
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000875 mpic, d->irq, src, flow_type);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700876
Kyle Moffett50196092011-12-22 10:19:12 +0000877 if (src >= mpic->num_sources)
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700878 return -EINVAL;
879
Benjamin Herrenschmidt446f6d02012-04-19 17:30:57 +0000880 vold = mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI));
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700881
Benjamin Herrenschmidt446f6d02012-04-19 17:30:57 +0000882 /* We don't support "none" type */
883 if (flow_type == IRQ_TYPE_NONE)
884 flow_type = IRQ_TYPE_DEFAULT;
885
886 /* Default: read HW settings */
887 if (flow_type == IRQ_TYPE_DEFAULT) {
Paul Gortmaker0215b4a2014-02-07 14:50:58 -0500888 int vold_ps;
889
890 vold_ps = vold & (MPIC_INFO(VECPRI_POLARITY_MASK) |
891 MPIC_INFO(VECPRI_SENSE_MASK));
892
893 if (vold_ps == (MPIC_INFO(VECPRI_SENSE_EDGE) |
894 MPIC_INFO(VECPRI_POLARITY_POSITIVE)))
895 flow_type = IRQ_TYPE_EDGE_RISING;
896 else if (vold_ps == (MPIC_INFO(VECPRI_SENSE_EDGE) |
897 MPIC_INFO(VECPRI_POLARITY_NEGATIVE)))
898 flow_type = IRQ_TYPE_EDGE_FALLING;
899 else if (vold_ps == (MPIC_INFO(VECPRI_SENSE_LEVEL) |
900 MPIC_INFO(VECPRI_POLARITY_POSITIVE)))
901 flow_type = IRQ_TYPE_LEVEL_HIGH;
902 else if (vold_ps == (MPIC_INFO(VECPRI_SENSE_LEVEL) |
903 MPIC_INFO(VECPRI_POLARITY_NEGATIVE)))
904 flow_type = IRQ_TYPE_LEVEL_LOW;
905 else
906 WARN_ONCE(1, "mpic: unknown IRQ type %d\n", vold);
Benjamin Herrenschmidt446f6d02012-04-19 17:30:57 +0000907 }
908
909 /* Apply to irq desc */
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100910 irqd_set_trigger_type(d, flow_type);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700911
Benjamin Herrenschmidt446f6d02012-04-19 17:30:57 +0000912 /* Apply to HW */
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700913 if (mpic_is_ht_interrupt(mpic, src))
914 vecpri = MPIC_VECPRI_POLARITY_POSITIVE |
915 MPIC_VECPRI_SENSE_EDGE;
916 else
Zang Roy-r6191172335932006-08-25 14:16:30 +1000917 vecpri = mpic_type_to_vecpri(mpic, flow_type);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700918
Zang Roy-r6191172335932006-08-25 14:16:30 +1000919 vnew = vold & ~(MPIC_INFO(VECPRI_POLARITY_MASK) |
920 MPIC_INFO(VECPRI_SENSE_MASK));
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700921 vnew |= vecpri;
922 if (vold != vnew)
Zang Roy-r6191172335932006-08-25 14:16:30 +1000923 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI), vnew);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700924
Justin P. Mattocke075cd72011-11-21 06:43:26 +0000925 return IRQ_SET_MASK_OK_NOCOPY;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000926}
927
Dongsheng.wang@freescale.com5ff04b72013-04-09 10:22:29 +0800928static int mpic_irq_set_wake(struct irq_data *d, unsigned int on)
929{
930 struct irq_desc *desc = container_of(d, struct irq_desc, irq_data);
931 struct mpic *mpic = mpic_from_irq_data(d);
932
933 if (!(mpic->flags & MPIC_FSL))
934 return -ENXIO;
935
936 if (on)
937 desc->action->flags |= IRQF_NO_SUSPEND;
938 else
939 desc->action->flags &= ~IRQF_NO_SUSPEND;
940
941 return 0;
942}
943
Olof Johansson38958dd2007-12-12 17:44:46 +1100944void mpic_set_vector(unsigned int virq, unsigned int vector)
945{
946 struct mpic *mpic = mpic_from_irq(virq);
Grant Likely476eb492011-05-04 15:02:15 +1000947 unsigned int src = virq_to_hw(virq);
Olof Johansson38958dd2007-12-12 17:44:46 +1100948 unsigned int vecpri;
949
950 DBG("mpic: set_vector(mpic:@%p,virq:%d,src:%d,vector:0x%x)\n",
951 mpic, virq, src, vector);
952
Kyle Moffett50196092011-12-22 10:19:12 +0000953 if (src >= mpic->num_sources)
Olof Johansson38958dd2007-12-12 17:44:46 +1100954 return;
955
956 vecpri = mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI));
957 vecpri = vecpri & ~MPIC_INFO(VECPRI_VECTOR_MASK);
958 vecpri |= vector;
959 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI), vecpri);
960}
961
Anton Blancharde51df2c2014-08-20 08:55:18 +1000962static void mpic_set_destination(unsigned int virq, unsigned int cpuid)
Meador Ingedfec2202011-03-14 10:01:06 +0000963{
964 struct mpic *mpic = mpic_from_irq(virq);
Grant Likely476eb492011-05-04 15:02:15 +1000965 unsigned int src = virq_to_hw(virq);
Meador Ingedfec2202011-03-14 10:01:06 +0000966
967 DBG("mpic: set_destination(mpic:@%p,virq:%d,src:%d,cpuid:0x%x)\n",
968 mpic, virq, src, cpuid);
969
Kyle Moffett50196092011-12-22 10:19:12 +0000970 if (src >= mpic->num_sources)
Meador Ingedfec2202011-03-14 10:01:06 +0000971 return;
972
973 mpic_irq_write(src, MPIC_INFO(IRQ_DESTINATION), 1 << cpuid);
974}
975
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000976static struct irq_chip mpic_irq_chip = {
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000977 .irq_mask = mpic_mask_irq,
978 .irq_unmask = mpic_unmask_irq,
979 .irq_eoi = mpic_end_irq,
980 .irq_set_type = mpic_set_irq_type,
Dongsheng.wang@freescale.com5ff04b72013-04-09 10:22:29 +0800981 .irq_set_wake = mpic_irq_set_wake,
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000982};
983
984#ifdef CONFIG_SMP
985static struct irq_chip mpic_ipi_chip = {
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000986 .irq_mask = mpic_mask_ipi,
987 .irq_unmask = mpic_unmask_ipi,
988 .irq_eoi = mpic_end_ipi,
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000989};
990#endif /* CONFIG_SMP */
991
Scott Woodea941872011-03-24 16:43:55 -0500992static struct irq_chip mpic_tm_chip = {
993 .irq_mask = mpic_mask_tm,
994 .irq_unmask = mpic_unmask_tm,
995 .irq_eoi = mpic_end_irq,
Dongsheng.wang@freescale.com5ff04b72013-04-09 10:22:29 +0800996 .irq_set_wake = mpic_irq_set_wake,
Scott Woodea941872011-03-24 16:43:55 -0500997};
998
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000999#ifdef CONFIG_MPIC_U3_HT_IRQS
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +10001000static struct irq_chip mpic_irq_ht_chip = {
Lennert Buytenhek835c05532011-03-08 22:26:43 +00001001 .irq_startup = mpic_startup_ht_irq,
1002 .irq_shutdown = mpic_shutdown_ht_irq,
1003 .irq_mask = mpic_mask_irq,
1004 .irq_unmask = mpic_unmask_ht_irq,
1005 .irq_eoi = mpic_end_ht_irq,
1006 .irq_set_type = mpic_set_irq_type,
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +10001007};
Michael Ellerman6cfef5b2007-04-23 18:47:08 +10001008#endif /* CONFIG_MPIC_U3_HT_IRQS */
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +10001009
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001010
Grant Likelybae1d8f2012-02-14 14:06:50 -07001011static int mpic_host_match(struct irq_domain *h, struct device_node *node)
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001012{
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001013 /* Exact match, unless mpic node is NULL */
Michael Ellerman52964f82007-08-28 18:47:54 +10001014 return h->of_node == NULL || h->of_node == node;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001015}
1016
Grant Likelybae1d8f2012-02-14 14:06:50 -07001017static int mpic_host_map(struct irq_domain *h, unsigned int virq,
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -07001018 irq_hw_number_t hw)
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001019{
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001020 struct mpic *mpic = h->host_data;
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -07001021 struct irq_chip *chip;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001022
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -07001023 DBG("mpic: map virq %d, hwirq 0x%lx\n", virq, hw);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001024
Olof Johansson7df24572007-01-28 23:33:18 -06001025 if (hw == mpic->spurious_vec)
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001026 return -EINVAL;
Benjamin Herrenschmidt5fe0c1f2013-05-06 11:37:43 +10001027 if (mpic->protected && test_bit(hw, mpic->protected)) {
1028 pr_warning("mpic: Mapping of source 0x%x failed, "
1029 "source protected by firmware !\n",\
1030 (unsigned int)hw);
1031 return -EPERM;
1032 }
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -07001033
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001034#ifdef CONFIG_SMP
Olof Johansson7df24572007-01-28 23:33:18 -06001035 else if (hw >= mpic->ipi_vecs[0]) {
Kyle Moffettbe8bec52011-12-02 06:28:03 +00001036 WARN_ON(mpic->flags & MPIC_SECONDARY);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001037
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -07001038 DBG("mpic: mapping as IPI\n");
Thomas Gleixnerec775d02011-03-25 16:45:20 +01001039 irq_set_chip_data(virq, mpic);
1040 irq_set_chip_and_handler(virq, &mpic->hc_ipi,
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001041 handle_percpu_irq);
1042 return 0;
1043 }
1044#endif /* CONFIG_SMP */
1045
Scott Woodea941872011-03-24 16:43:55 -05001046 if (hw >= mpic->timer_vecs[0] && hw <= mpic->timer_vecs[7]) {
Kyle Moffettbe8bec52011-12-02 06:28:03 +00001047 WARN_ON(mpic->flags & MPIC_SECONDARY);
Scott Woodea941872011-03-24 16:43:55 -05001048
1049 DBG("mpic: mapping as timer\n");
1050 irq_set_chip_data(virq, mpic);
1051 irq_set_chip_and_handler(virq, &mpic->hc_tm,
1052 handle_fasteoi_irq);
1053 return 0;
1054 }
1055
Varun Sethi0a408162012-08-08 09:36:09 +05301056 if (mpic_map_error_int(mpic, virq, hw))
1057 return 0;
1058
Benjamin Herrenschmidt5fe0c1f2013-05-06 11:37:43 +10001059 if (hw >= mpic->num_sources) {
1060 pr_warning("mpic: Mapping of source 0x%x failed, "
1061 "source out of range !\n",\
1062 (unsigned int)hw);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001063 return -EINVAL;
Benjamin Herrenschmidt5fe0c1f2013-05-06 11:37:43 +10001064 }
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001065
Michael Ellermana7de7c72007-05-08 12:58:36 +10001066 mpic_msi_reserve_hwirq(mpic, hw);
1067
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -07001068 /* Default chip */
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001069 chip = &mpic->hc_irq;
1070
Michael Ellerman6cfef5b2007-04-23 18:47:08 +10001071#ifdef CONFIG_MPIC_U3_HT_IRQS
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001072 /* Check for HT interrupts, override vecpri */
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -07001073 if (mpic_is_ht_interrupt(mpic, hw))
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001074 chip = &mpic->hc_ht_irq;
Michael Ellerman6cfef5b2007-04-23 18:47:08 +10001075#endif /* CONFIG_MPIC_U3_HT_IRQS */
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001076
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -07001077 DBG("mpic: mapping to irq chip @%p\n", chip);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001078
Thomas Gleixnerec775d02011-03-25 16:45:20 +01001079 irq_set_chip_data(virq, mpic);
1080 irq_set_chip_and_handler(virq, chip, handle_fasteoi_irq);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -07001081
1082 /* Set default irq type */
Benjamin Herrenschmidt446f6d02012-04-19 17:30:57 +00001083 irq_set_irq_type(virq, IRQ_TYPE_DEFAULT);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -07001084
Meador Ingedfec2202011-03-14 10:01:06 +00001085 /* If the MPIC was reset, then all vectors have already been
1086 * initialized. Otherwise, a per source lazy initialization
1087 * is done here.
1088 */
1089 if (!mpic_is_ipi(mpic, hw) && (mpic->flags & MPIC_NO_RESET)) {
Scott Wood32dda052013-09-26 19:18:18 -05001090 int cpu;
1091
1092 preempt_disable();
1093 cpu = mpic_processor_id(mpic);
1094 preempt_enable();
1095
Meador Ingedfec2202011-03-14 10:01:06 +00001096 mpic_set_vector(virq, hw);
Scott Wood32dda052013-09-26 19:18:18 -05001097 mpic_set_destination(virq, cpu);
Meador Ingedfec2202011-03-14 10:01:06 +00001098 mpic_irq_set_priority(virq, 8);
1099 }
1100
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001101 return 0;
1102}
1103
Grant Likelybae1d8f2012-02-14 14:06:50 -07001104static int mpic_host_xlate(struct irq_domain *h, struct device_node *ct,
Roman Fietze40d50cf2009-12-08 02:39:50 +00001105 const u32 *intspec, unsigned int intsize,
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001106 irq_hw_number_t *out_hwirq, unsigned int *out_flags)
1107
1108{
Scott Wood22d168c2011-03-24 16:43:54 -05001109 struct mpic *mpic = h->host_data;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001110 static unsigned char map_mpic_senses[4] = {
1111 IRQ_TYPE_EDGE_RISING,
1112 IRQ_TYPE_LEVEL_LOW,
1113 IRQ_TYPE_LEVEL_HIGH,
1114 IRQ_TYPE_EDGE_FALLING,
1115 };
1116
1117 *out_hwirq = intspec[0];
Scott Wood22d168c2011-03-24 16:43:54 -05001118 if (intsize >= 4 && (mpic->flags & MPIC_FSL)) {
1119 /*
1120 * Freescale MPIC with extended intspec:
1121 * First two cells are as usual. Third specifies
1122 * an "interrupt type". Fourth is type-specific data.
1123 *
1124 * See Documentation/devicetree/bindings/powerpc/fsl/mpic.txt
1125 */
1126 switch (intspec[2]) {
1127 case 0:
Varun Sethi0a408162012-08-08 09:36:09 +05301128 break;
1129 case 1:
1130 if (!(mpic->flags & MPIC_FSL_HAS_EIMR))
1131 break;
1132
1133 if (intspec[3] >= ARRAY_SIZE(mpic->err_int_vecs))
1134 return -EINVAL;
1135
1136 *out_hwirq = mpic->err_int_vecs[intspec[3]];
1137
Scott Wood22d168c2011-03-24 16:43:54 -05001138 break;
1139 case 2:
1140 if (intspec[0] >= ARRAY_SIZE(mpic->ipi_vecs))
1141 return -EINVAL;
1142
1143 *out_hwirq = mpic->ipi_vecs[intspec[0]];
1144 break;
1145 case 3:
1146 if (intspec[0] >= ARRAY_SIZE(mpic->timer_vecs))
1147 return -EINVAL;
1148
1149 *out_hwirq = mpic->timer_vecs[intspec[0]];
1150 break;
1151 default:
1152 pr_debug("%s: unknown irq type %u\n",
1153 __func__, intspec[2]);
1154 return -EINVAL;
1155 }
1156
1157 *out_flags = map_mpic_senses[intspec[1] & 3];
1158 } else if (intsize > 1) {
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -07001159 u32 mask = 0x3;
1160
1161 /* Apple invented a new race of encoding on machines with
1162 * an HT APIC. They encode, among others, the index within
1163 * the HT APIC. We don't care about it here since thankfully,
1164 * it appears that they have the APIC already properly
1165 * configured, and thus our current fixup code that reads the
1166 * APIC config works fine. However, we still need to mask out
1167 * bits in the specifier to make sure we only get bit 0 which
1168 * is the level/edge bit (the only sense bit exposed by Apple),
1169 * as their bit 1 means something else.
1170 */
1171 if (machine_is(powermac))
1172 mask = 0x1;
1173 *out_flags = map_mpic_senses[intspec[1] & mask];
1174 } else
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001175 *out_flags = IRQ_TYPE_NONE;
1176
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -07001177 DBG("mpic: xlate (%d cells: 0x%08x 0x%08x) to line 0x%lx sense 0x%x\n",
1178 intsize, intspec[0], intspec[1], *out_hwirq, *out_flags);
1179
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001180 return 0;
1181}
1182
Kyle Moffett09dc34a2011-12-02 06:28:07 +00001183/* IRQ handler for a secondary MPIC cascaded from another IRQ controller */
1184static void mpic_cascade(unsigned int irq, struct irq_desc *desc)
1185{
1186 struct irq_chip *chip = irq_desc_get_chip(desc);
1187 struct mpic *mpic = irq_desc_get_handler_data(desc);
1188 unsigned int virq;
1189
1190 BUG_ON(!(mpic->flags & MPIC_SECONDARY));
1191
1192 virq = mpic_get_one_irq(mpic);
Grant Likelybae1d8f2012-02-14 14:06:50 -07001193 if (virq)
Kyle Moffett09dc34a2011-12-02 06:28:07 +00001194 generic_handle_irq(virq);
1195
1196 chip->irq_eoi(&desc->irq_data);
1197}
1198
Grant Likelybae1d8f2012-02-14 14:06:50 -07001199static struct irq_domain_ops mpic_host_ops = {
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001200 .match = mpic_host_match,
1201 .map = mpic_host_map,
1202 .xlate = mpic_host_xlate,
1203};
1204
Hongtao Jia86d37962013-04-10 10:52:55 +08001205static u32 fsl_mpic_get_version(struct mpic *mpic)
1206{
1207 u32 brr1;
1208
1209 if (!(mpic->flags & MPIC_FSL))
1210 return 0;
1211
1212 brr1 = _mpic_read(mpic->reg_type, &mpic->thiscpuregs,
1213 MPIC_FSL_BRR1);
1214
1215 return brr1 & MPIC_FSL_BRR1_VER;
1216}
1217
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001218/*
1219 * Exported functions
1220 */
1221
Hongtao Jia86d37962013-04-10 10:52:55 +08001222u32 fsl_mpic_primary_get_version(void)
1223{
1224 struct mpic *mpic = mpic_primary;
1225
1226 if (mpic)
1227 return fsl_mpic_get_version(mpic);
1228
1229 return 0;
1230}
1231
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001232struct mpic * __init mpic_alloc(struct device_node *node,
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001233 phys_addr_t phys_addr,
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001234 unsigned int flags,
1235 unsigned int isu_size,
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001236 unsigned int irq_count,
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001237 const char *name)
1238{
Kyle Moffett5bdb6f22011-12-02 06:28:00 +00001239 int i, psize, intvec_top;
1240 struct mpic *mpic;
1241 u32 greg_feature;
1242 const char *vers;
1243 const u32 *psrc;
Kyle Moffettc1b8d452011-12-22 10:19:13 +00001244 u32 last_irq;
Scott Wood7c509ee2013-01-21 19:56:41 -06001245 u32 fsl_version = 0;
Kyle Moffett8bf41562011-12-02 06:27:59 +00001246
Kyle Moffett996983b2011-12-02 06:28:02 +00001247 /* Default MPIC search parameters */
1248 static const struct of_device_id __initconst mpic_device_id[] = {
1249 { .type = "open-pic", },
1250 { .compatible = "open-pic", },
1251 {},
1252 };
1253
1254 /*
1255 * If we were not passed a device-tree node, then perform the default
1256 * search for standardized a standardized OpenPIC.
1257 */
1258 if (node) {
1259 node = of_node_get(node);
1260 } else {
1261 node = of_find_matching_node(NULL, mpic_device_id);
1262 if (!node)
1263 return NULL;
1264 }
Kyle Moffett5bdb6f22011-12-02 06:28:00 +00001265
1266 /* Pick the physical address from the device tree if unspecified */
Kyle Moffett8bf41562011-12-02 06:27:59 +00001267 if (!phys_addr) {
Kyle Moffett8bf41562011-12-02 06:27:59 +00001268 /* Check if it is DCR-based */
1269 if (of_get_property(node, "dcr-reg", NULL)) {
1270 flags |= MPIC_USES_DCR;
1271 } else {
1272 struct resource r;
1273 if (of_address_to_resource(node, 0, &r))
Kyle Moffett996983b2011-12-02 06:28:02 +00001274 goto err_of_node_put;
Kyle Moffett8bf41562011-12-02 06:27:59 +00001275 phys_addr = r.start;
1276 }
1277 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001278
Kyle Moffett3a7a7172011-12-22 10:19:09 +00001279 /* Read extra device-tree properties into the flags variable */
1280 if (of_get_property(node, "big-endian", NULL))
1281 flags |= MPIC_BIG_ENDIAN;
1282 if (of_get_property(node, "pic-no-reset", NULL))
1283 flags |= MPIC_NO_RESET;
Kyle Moffett9ca163c2011-12-22 10:19:11 +00001284 if (of_get_property(node, "single-cpu-affinity", NULL))
1285 flags |= MPIC_SINGLE_DEST_CPU;
Kyle Moffett3a7a7172011-12-22 10:19:09 +00001286 if (of_device_is_compatible(node, "fsl,mpic"))
Varun Sethi5a271fe2012-07-09 14:16:35 +05301287 flags |= MPIC_FSL | MPIC_LARGE_VECTORS;
Kyle Moffett3a7a7172011-12-22 10:19:09 +00001288
Kumar Gala85355bb2009-06-18 22:01:20 +00001289 mpic = kzalloc(sizeof(struct mpic), GFP_KERNEL);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001290 if (mpic == NULL)
Kyle Moffett996983b2011-12-02 06:28:02 +00001291 goto err_of_node_put;
Kumar Gala85355bb2009-06-18 22:01:20 +00001292
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001293 mpic->name = name;
Kyle Moffettc51242e2011-12-02 06:28:06 +00001294 mpic->node = node;
Kyle Moffette7a98672011-12-02 06:28:01 +00001295 mpic->paddr = phys_addr;
Kyle Moffett3a7a7172011-12-22 10:19:09 +00001296 mpic->flags = flags;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001297
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +10001298 mpic->hc_irq = mpic_irq_chip;
Thomas Gleixnerb27df672009-11-18 23:44:21 +00001299 mpic->hc_irq.name = name;
Kyle Moffett3a7a7172011-12-22 10:19:09 +00001300 if (!(mpic->flags & MPIC_SECONDARY))
Lennert Buytenhek835c05532011-03-08 22:26:43 +00001301 mpic->hc_irq.irq_set_affinity = mpic_set_affinity;
Michael Ellerman6cfef5b2007-04-23 18:47:08 +10001302#ifdef CONFIG_MPIC_U3_HT_IRQS
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +10001303 mpic->hc_ht_irq = mpic_irq_ht_chip;
Thomas Gleixnerb27df672009-11-18 23:44:21 +00001304 mpic->hc_ht_irq.name = name;
Kyle Moffett3a7a7172011-12-22 10:19:09 +00001305 if (!(mpic->flags & MPIC_SECONDARY))
Lennert Buytenhek835c05532011-03-08 22:26:43 +00001306 mpic->hc_ht_irq.irq_set_affinity = mpic_set_affinity;
Michael Ellerman6cfef5b2007-04-23 18:47:08 +10001307#endif /* CONFIG_MPIC_U3_HT_IRQS */
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001308
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001309#ifdef CONFIG_SMP
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +10001310 mpic->hc_ipi = mpic_ipi_chip;
Thomas Gleixnerb27df672009-11-18 23:44:21 +00001311 mpic->hc_ipi.name = name;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001312#endif /* CONFIG_SMP */
1313
Scott Woodea941872011-03-24 16:43:55 -05001314 mpic->hc_tm = mpic_tm_chip;
1315 mpic->hc_tm.name = name;
1316
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001317 mpic->num_sources = 0; /* so far */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001318
Kyle Moffett3a7a7172011-12-22 10:19:09 +00001319 if (mpic->flags & MPIC_LARGE_VECTORS)
Olof Johansson7df24572007-01-28 23:33:18 -06001320 intvec_top = 2047;
1321 else
1322 intvec_top = 255;
1323
Scott Woodea941872011-03-24 16:43:55 -05001324 mpic->timer_vecs[0] = intvec_top - 12;
1325 mpic->timer_vecs[1] = intvec_top - 11;
1326 mpic->timer_vecs[2] = intvec_top - 10;
1327 mpic->timer_vecs[3] = intvec_top - 9;
1328 mpic->timer_vecs[4] = intvec_top - 8;
1329 mpic->timer_vecs[5] = intvec_top - 7;
1330 mpic->timer_vecs[6] = intvec_top - 6;
1331 mpic->timer_vecs[7] = intvec_top - 5;
Olof Johansson7df24572007-01-28 23:33:18 -06001332 mpic->ipi_vecs[0] = intvec_top - 4;
1333 mpic->ipi_vecs[1] = intvec_top - 3;
1334 mpic->ipi_vecs[2] = intvec_top - 2;
1335 mpic->ipi_vecs[3] = intvec_top - 1;
1336 mpic->spurious_vec = intvec_top;
1337
Benjamin Herrenschmidt7fd72182007-07-21 09:55:21 +10001338 /* Look for protected sources */
Kyle Moffettc51242e2011-12-02 06:28:06 +00001339 psrc = of_get_property(mpic->node, "protected-sources", &psize);
Kyle Moffett5bdb6f22011-12-02 06:28:00 +00001340 if (psrc) {
1341 /* Allocate a bitmap with one bit per interrupt */
1342 unsigned int mapsize = BITS_TO_LONGS(intvec_top + 1);
1343 mpic->protected = kzalloc(mapsize*sizeof(long), GFP_KERNEL);
1344 BUG_ON(mpic->protected == NULL);
1345 for (i = 0; i < psize/sizeof(u32); i++) {
1346 if (psrc[i] > intvec_top)
1347 continue;
1348 __set_bit(psrc[i], mpic->protected);
Benjamin Herrenschmidt7fd72182007-07-21 09:55:21 +10001349 }
1350 }
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001351
Zang Roy-r6191172335932006-08-25 14:16:30 +10001352#ifdef CONFIG_MPIC_WEIRD
Kyle Moffett3a7a7172011-12-22 10:19:09 +00001353 mpic->hw_set = mpic_infos[MPIC_GET_REGSET(mpic->flags)];
Zang Roy-r6191172335932006-08-25 14:16:30 +10001354#endif
1355
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001356 /* default register type */
Kyle Moffett3a7a7172011-12-22 10:19:09 +00001357 if (mpic->flags & MPIC_BIG_ENDIAN)
Kyle Moffett8bf41562011-12-02 06:27:59 +00001358 mpic->reg_type = mpic_access_mmio_be;
1359 else
1360 mpic->reg_type = mpic_access_mmio_le;
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001361
Kyle Moffett8bf41562011-12-02 06:27:59 +00001362 /*
1363 * An MPIC with a "dcr-reg" property must be accessed that way, but
1364 * only if the kernel includes DCR support.
1365 */
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001366#ifdef CONFIG_PPC_DCR
Kyle Moffett3a7a7172011-12-22 10:19:09 +00001367 if (mpic->flags & MPIC_USES_DCR)
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001368 mpic->reg_type = mpic_access_dcr;
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001369#else
Kyle Moffett3a7a7172011-12-22 10:19:09 +00001370 BUG_ON(mpic->flags & MPIC_USES_DCR);
Kyle Moffett8bf41562011-12-02 06:27:59 +00001371#endif
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001372
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001373 /* Map the global registers */
Kyle Moffettc51242e2011-12-02 06:28:06 +00001374 mpic_map(mpic, mpic->paddr, &mpic->gregs, MPIC_INFO(GREG_BASE), 0x1000);
1375 mpic_map(mpic, mpic->paddr, &mpic->tmregs, MPIC_INFO(TIMER_BASE), 0x1000);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001376
Varun Sethi03bcb7e2012-07-09 14:15:42 +05301377 if (mpic->flags & MPIC_FSL) {
Varun Sethi0a408162012-08-08 09:36:09 +05301378 int ret;
1379
Varun Sethi03bcb7e2012-07-09 14:15:42 +05301380 /*
1381 * Yes, Freescale really did put global registers in the
1382 * magic per-cpu area -- and they don't even show up in the
1383 * non-magic per-cpu copies that this driver normally uses.
1384 */
1385 mpic_map(mpic, mpic->paddr, &mpic->thiscpuregs,
1386 MPIC_CPU_THISBASE, 0x1000);
Varun Sethi0a408162012-08-08 09:36:09 +05301387
Hongtao Jia86d37962013-04-10 10:52:55 +08001388 fsl_version = fsl_mpic_get_version(mpic);
Varun Sethi0a408162012-08-08 09:36:09 +05301389
1390 /* Error interrupt mask register (EIMR) is required for
1391 * handling individual device error interrupts. EIMR
1392 * was added in MPIC version 4.1.
1393 *
1394 * Over here we reserve vector number space for error
1395 * interrupt vectors. This space is stolen from the
1396 * global vector number space, as in case of ipis
1397 * and timer interrupts.
1398 *
1399 * Available vector space = intvec_top - 12, where 12
1400 * is the number of vectors which have been consumed by
1401 * ipis and timer interrupts.
1402 */
Scott Wood7c509ee2013-01-21 19:56:41 -06001403 if (fsl_version >= 0x401) {
Varun Sethi0a408162012-08-08 09:36:09 +05301404 ret = mpic_setup_error_int(mpic, intvec_top - 12);
1405 if (ret)
1406 return NULL;
1407 }
Scott Wood7c509ee2013-01-21 19:56:41 -06001408
1409 }
1410
1411 /*
1412 * EPR is only available starting with v4.0. To support
1413 * platforms that don't know the MPIC version at compile-time,
1414 * such as qemu-e500, turn off coreint if this MPIC doesn't
1415 * support it. Note that we never enable it if it wasn't
1416 * requested in the first place.
1417 *
1418 * This is done outside the MPIC_FSL check, so that we
1419 * also disable coreint if the MPIC node doesn't have
1420 * an "fsl,mpic" compatible at all. This will be the case
1421 * with device trees generated by older versions of QEMU.
1422 * fsl_version will be zero if MPIC_FSL is not set.
1423 */
1424 if (fsl_version < 0x400 && (flags & MPIC_ENABLE_COREINT)) {
1425 WARN_ON(ppc_md.get_irq != mpic_get_coreint_irq);
1426 ppc_md.get_irq = mpic_get_irq;
Varun Sethi03bcb7e2012-07-09 14:15:42 +05301427 }
1428
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001429 /* Reset */
Meador Ingedfec2202011-03-14 10:01:06 +00001430
1431 /* When using a device-node, reset requests are only honored if the MPIC
1432 * is allowed to reset.
1433 */
Kyle Moffette55d7f72011-12-22 10:19:14 +00001434 if (!(mpic->flags & MPIC_NO_RESET)) {
Meador Ingedfec2202011-03-14 10:01:06 +00001435 printk(KERN_DEBUG "mpic: Resetting\n");
Zang Roy-r6191172335932006-08-25 14:16:30 +10001436 mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
1437 mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001438 | MPIC_GREG_GCONF_RESET);
Zang Roy-r6191172335932006-08-25 14:16:30 +10001439 while( mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001440 & MPIC_GREG_GCONF_RESET)
1441 mb();
1442 }
1443
Kumar Galad91e4ea2009-01-07 15:53:29 -06001444 /* CoreInt */
Kyle Moffett3a7a7172011-12-22 10:19:09 +00001445 if (mpic->flags & MPIC_ENABLE_COREINT)
Kumar Galad91e4ea2009-01-07 15:53:29 -06001446 mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
1447 mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
1448 | MPIC_GREG_GCONF_COREINT);
1449
Kyle Moffett3a7a7172011-12-22 10:19:09 +00001450 if (mpic->flags & MPIC_ENABLE_MCK)
Olof Johanssonf3653552007-12-20 13:11:18 -06001451 mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
1452 mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
1453 | MPIC_GREG_GCONF_MCK);
1454
Timur Tabi14b92472011-07-08 11:12:42 +00001455 /*
Timur Tabi14b92472011-07-08 11:12:42 +00001456 * The MPIC driver will crash if there are more cores than we
1457 * can initialize, so we may as well catch that problem here.
1458 */
1459 BUG_ON(num_possible_cpus() > MPIC_MAX_CPUS);
1460
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001461 /* Map the per-CPU registers */
Timur Tabi14b92472011-07-08 11:12:42 +00001462 for_each_possible_cpu(i) {
1463 unsigned int cpu = get_hard_smp_processor_id(i);
1464
Kyle Moffettc51242e2011-12-02 06:28:06 +00001465 mpic_map(mpic, mpic->paddr, &mpic->cpuregs[cpu],
Timur Tabi14b92472011-07-08 11:12:42 +00001466 MPIC_INFO(CPU_BASE) + cpu * MPIC_INFO(CPU_STRIDE),
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001467 0x1000);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001468 }
1469
Kyle Moffettc1b8d452011-12-22 10:19:13 +00001470 /*
1471 * Read feature register. For non-ISU MPICs, num sources as well. On
1472 * ISU MPICs, sources are counted as ISUs are added
1473 */
1474 greg_feature = mpic_read(mpic->gregs, MPIC_INFO(GREG_FEATURE_0));
1475
1476 /*
1477 * By default, the last source number comes from the MPIC, but the
1478 * device-tree and board support code can override it on buggy hw.
Benjamin Herrenschmidtfe833642012-02-22 13:50:13 +00001479 * If we get passed an isu_size (multi-isu MPIC) then we use that
1480 * as a default instead of the value read from the HW.
Kyle Moffettc1b8d452011-12-22 10:19:13 +00001481 */
1482 last_irq = (greg_feature & MPIC_GREG_FEATURE_LAST_SRC_MASK)
Rob Herring26a20562013-09-26 07:40:04 -05001483 >> MPIC_GREG_FEATURE_LAST_SRC_SHIFT;
Benjamin Herrenschmidtfe833642012-02-22 13:50:13 +00001484 if (isu_size)
1485 last_irq = isu_size * MPIC_MAX_ISU - 1;
Kyle Moffettc1b8d452011-12-22 10:19:13 +00001486 of_property_read_u32(mpic->node, "last-interrupt-source", &last_irq);
1487 if (irq_count)
1488 last_irq = irq_count - 1;
1489
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001490 /* Initialize main ISU if none provided */
Kyle Moffettc1b8d452011-12-22 10:19:13 +00001491 if (!isu_size) {
1492 isu_size = last_irq + 1;
1493 mpic->num_sources = isu_size;
Kyle Moffettc51242e2011-12-02 06:28:06 +00001494 mpic_map(mpic, mpic->paddr, &mpic->isus[0],
Kyle Moffettc1b8d452011-12-22 10:19:13 +00001495 MPIC_INFO(IRQ_BASE),
1496 MPIC_INFO(IRQ_STRIDE) * isu_size);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001497 }
Kyle Moffettc1b8d452011-12-22 10:19:13 +00001498
1499 mpic->isu_size = isu_size;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001500 mpic->isu_shift = 1 + __ilog2(mpic->isu_size - 1);
1501 mpic->isu_mask = (1 << mpic->isu_shift) - 1;
1502
Grant Likelya8db8cf2012-02-14 14:06:54 -07001503 mpic->irqhost = irq_domain_add_linear(mpic->node,
Benjamin Herrenschmidt574ce792012-07-22 16:45:43 +00001504 intvec_top,
Grant Likelya8db8cf2012-02-14 14:06:54 -07001505 &mpic_host_ops, mpic);
Kyle Moffett996983b2011-12-02 06:28:02 +00001506
1507 /*
1508 * FIXME: The code leaks the MPIC object and mappings here; this
1509 * is very unlikely to fail but it ought to be fixed anyways.
1510 */
Kumar Gala31207da2009-05-08 12:08:20 +00001511 if (mpic->irqhost == NULL)
1512 return NULL;
1513
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001514 /* Display version */
Johannes Bergd9d10632008-02-21 20:39:01 +11001515 switch (greg_feature & MPIC_GREG_FEATURE_VERSION_MASK) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001516 case 1:
1517 vers = "1.0";
1518 break;
1519 case 2:
1520 vers = "1.2";
1521 break;
1522 case 3:
1523 vers = "1.3";
1524 break;
1525 default:
1526 vers = "<unknown>";
1527 break;
1528 }
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001529 printk(KERN_INFO "mpic: Setting up MPIC \"%s\" version %s at %llx,"
1530 " max %d CPUs\n",
Kyle Moffette7a98672011-12-02 06:28:01 +00001531 name, vers, (unsigned long long)mpic->paddr, num_possible_cpus());
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001532 printk(KERN_INFO "mpic: ISU size: %d, shift: %d, mask: %x\n",
1533 mpic->isu_size, mpic->isu_shift, mpic->isu_mask);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001534
1535 mpic->next = mpics;
1536 mpics = mpic;
1537
Kyle Moffett3a7a7172011-12-22 10:19:09 +00001538 if (!(mpic->flags & MPIC_SECONDARY)) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001539 mpic_primary = mpic;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001540 irq_set_default_host(mpic->irqhost);
1541 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001542
1543 return mpic;
Kyle Moffett996983b2011-12-02 06:28:02 +00001544
1545err_of_node_put:
1546 of_node_put(node);
1547 return NULL;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001548}
1549
1550void __init mpic_assign_isu(struct mpic *mpic, unsigned int isu_num,
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001551 phys_addr_t paddr)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001552{
1553 unsigned int isu_first = isu_num * mpic->isu_size;
1554
1555 BUG_ON(isu_num >= MPIC_MAX_ISU);
1556
Kyle Moffettc51242e2011-12-02 06:28:06 +00001557 mpic_map(mpic,
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +00001558 paddr, &mpic->isus[isu_num], 0,
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001559 MPIC_INFO(IRQ_STRIDE) * mpic->isu_size);
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +00001560
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001561 if ((isu_first + mpic->isu_size) > mpic->num_sources)
1562 mpic->num_sources = isu_first + mpic->isu_size;
1563}
1564
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001565void __init mpic_init(struct mpic *mpic)
1566{
Kyle Moffett09dc34a2011-12-02 06:28:07 +00001567 int i, cpu;
Varun Sethi03bcb7e2012-07-09 14:15:42 +05301568 int num_timers = 4;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001569
1570 BUG_ON(mpic->num_sources == 0);
1571
1572 printk(KERN_INFO "mpic: Initializing for %d sources\n", mpic->num_sources);
1573
1574 /* Set current processor priority to max */
Zang Roy-r6191172335932006-08-25 14:16:30 +10001575 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0xf);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001576
Varun Sethi03bcb7e2012-07-09 14:15:42 +05301577 if (mpic->flags & MPIC_FSL) {
Hongtao Jia86d37962013-04-10 10:52:55 +08001578 u32 version = fsl_mpic_get_version(mpic);
Varun Sethi03bcb7e2012-07-09 14:15:42 +05301579
1580 /*
1581 * Timer group B is present at the latest in MPIC 3.1 (e.g.
1582 * mpc8536). It is not present in MPIC 2.0 (e.g. mpc8544).
1583 * I don't know about the status of intermediate versions (or
1584 * whether they even exist).
1585 */
1586 if (version >= 0x0301)
1587 num_timers = 8;
1588 }
1589
Scott Woodea941872011-03-24 16:43:55 -05001590 /* Initialize timers to our reserved vectors and mask them for now */
Varun Sethi03bcb7e2012-07-09 14:15:42 +05301591 for (i = 0; i < num_timers; i++) {
1592 unsigned int offset = mpic_tm_offset(mpic, i);
1593
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001594 mpic_write(mpic->tmregs,
Varun Sethi03bcb7e2012-07-09 14:15:42 +05301595 offset + MPIC_INFO(TIMER_DESTINATION),
Scott Woodea941872011-03-24 16:43:55 -05001596 1 << hard_smp_processor_id());
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001597 mpic_write(mpic->tmregs,
Varun Sethi03bcb7e2012-07-09 14:15:42 +05301598 offset + MPIC_INFO(TIMER_VECTOR_PRI),
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001599 MPIC_VECPRI_MASK |
Scott Woodea941872011-03-24 16:43:55 -05001600 (9 << MPIC_VECPRI_PRIORITY_SHIFT) |
Olof Johansson7df24572007-01-28 23:33:18 -06001601 (mpic->timer_vecs[0] + i));
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001602 }
1603
1604 /* Initialize IPIs to our reserved vectors and mark them disabled for now */
1605 mpic_test_broken_ipi(mpic);
1606 for (i = 0; i < 4; i++) {
1607 mpic_ipi_write(i,
1608 MPIC_VECPRI_MASK |
1609 (10 << MPIC_VECPRI_PRIORITY_SHIFT) |
Olof Johansson7df24572007-01-28 23:33:18 -06001610 (mpic->ipi_vecs[0] + i));
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001611 }
1612
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +11001613 /* Do the HT PIC fixups on U3 broken mpic */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001614 DBG("MPIC flags: %x\n", mpic->flags);
Kyle Moffettbe8bec52011-12-02 06:28:03 +00001615 if ((mpic->flags & MPIC_U3_HT_IRQS) && !(mpic->flags & MPIC_SECONDARY)) {
Johannes Berg3669e932007-05-02 16:33:41 +10001616 mpic_scan_ht_pics(mpic);
Michael Ellerman05af7bd2007-05-08 12:58:37 +10001617 mpic_u3msi_init(mpic);
1618 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001619
Olof Johansson38958dd2007-12-12 17:44:46 +11001620 mpic_pasemi_msi_init(mpic);
1621
Meador Inged6a26392011-03-14 10:01:07 +00001622 cpu = mpic_processor_id(mpic);
Arnd Bergmanncc353c32008-11-28 09:51:23 +00001623
Meador Ingedfec2202011-03-14 10:01:06 +00001624 if (!(mpic->flags & MPIC_NO_RESET)) {
1625 for (i = 0; i < mpic->num_sources; i++) {
1626 /* start with vector = source number, and masked */
1627 u32 vecpri = MPIC_VECPRI_MASK | i |
1628 (8 << MPIC_VECPRI_PRIORITY_SHIFT);
Rob Herring26a20562013-09-26 07:40:04 -05001629
Meador Ingedfec2202011-03-14 10:01:06 +00001630 /* check if protected */
1631 if (mpic->protected && test_bit(i, mpic->protected))
1632 continue;
1633 /* init hw */
1634 mpic_irq_write(i, MPIC_INFO(IRQ_VECTOR_PRI), vecpri);
1635 mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION), 1 << cpu);
1636 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001637 }
Rob Herring26a20562013-09-26 07:40:04 -05001638
Olof Johansson7df24572007-01-28 23:33:18 -06001639 /* Init spurious vector */
1640 mpic_write(mpic->gregs, MPIC_INFO(GREG_SPURIOUS), mpic->spurious_vec);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001641
Zang Roy-r6191172335932006-08-25 14:16:30 +10001642 /* Disable 8259 passthrough, if supported */
1643 if (!(mpic->flags & MPIC_NO_PTHROU_DIS))
1644 mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
1645 mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
1646 | MPIC_GREG_GCONF_8259_PTHROU_DIS);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001647
Olof Johanssond87bf3b2007-12-27 22:16:29 -06001648 if (mpic->flags & MPIC_NO_BIAS)
1649 mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
1650 mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
1651 | MPIC_GREG_GCONF_NO_BIAS);
1652
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001653 /* Set current processor priority to 0 */
Zang Roy-r6191172335932006-08-25 14:16:30 +10001654 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0);
Johannes Berg3669e932007-05-02 16:33:41 +10001655
1656#ifdef CONFIG_PM
1657 /* allocate memory to save mpic state */
Anton Vorontsovea960252009-07-01 10:59:57 +00001658 mpic->save_data = kmalloc(mpic->num_sources * sizeof(*mpic->save_data),
1659 GFP_KERNEL);
Johannes Berg3669e932007-05-02 16:33:41 +10001660 BUG_ON(mpic->save_data == NULL);
1661#endif
Kyle Moffett09dc34a2011-12-02 06:28:07 +00001662
1663 /* Check if this MPIC is chained from a parent interrupt controller */
1664 if (mpic->flags & MPIC_SECONDARY) {
1665 int virq = irq_of_parse_and_map(mpic->node, 0);
1666 if (virq != NO_IRQ) {
1667 printk(KERN_INFO "%s: hooking up to IRQ %d\n",
1668 mpic->node->full_name, virq);
1669 irq_set_handler_data(virq, mpic);
1670 irq_set_chained_handler(virq, &mpic_cascade);
1671 }
1672 }
Scott Woodaa805812014-05-20 20:26:01 -05001673
1674 /* FSL mpic error interrupt intialization */
1675 if (mpic->flags & MPIC_FSL_HAS_EIMR)
1676 mpic_err_int_init(mpic, MPIC_FSL_ERR_INT);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001677}
1678
Mark A. Greer868ea0c2006-06-20 14:15:36 -07001679void __init mpic_set_clk_ratio(struct mpic *mpic, u32 clock_ratio)
1680{
1681 u32 v;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001682
Mark A. Greer868ea0c2006-06-20 14:15:36 -07001683 v = mpic_read(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1);
1684 v &= ~MPIC_GREG_GLOBAL_CONF_1_CLK_RATIO_MASK;
1685 v |= MPIC_GREG_GLOBAL_CONF_1_CLK_RATIO(clock_ratio);
1686 mpic_write(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1, v);
1687}
1688
1689void __init mpic_set_serial_int(struct mpic *mpic, int enable)
1690{
Benjamin Herrenschmidtba1826e2006-07-05 15:36:15 +10001691 unsigned long flags;
Mark A. Greer868ea0c2006-06-20 14:15:36 -07001692 u32 v;
1693
Thomas Gleixner203041a2010-02-18 02:23:18 +00001694 raw_spin_lock_irqsave(&mpic_lock, flags);
Mark A. Greer868ea0c2006-06-20 14:15:36 -07001695 v = mpic_read(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1);
1696 if (enable)
1697 v |= MPIC_GREG_GLOBAL_CONF_1_SIE;
1698 else
1699 v &= ~MPIC_GREG_GLOBAL_CONF_1_SIE;
1700 mpic_write(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1, v);
Thomas Gleixner203041a2010-02-18 02:23:18 +00001701 raw_spin_unlock_irqrestore(&mpic_lock, flags);
Mark A. Greer868ea0c2006-06-20 14:15:36 -07001702}
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001703
1704void mpic_irq_set_priority(unsigned int irq, unsigned int pri)
1705{
Tony Breedsd69a78d2009-04-07 18:26:54 +00001706 struct mpic *mpic = mpic_find(irq);
Grant Likely476eb492011-05-04 15:02:15 +10001707 unsigned int src = virq_to_hw(irq);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001708 unsigned long flags;
1709 u32 reg;
1710
Stephen Rothwell06a901c2008-05-21 16:24:31 +10001711 if (!mpic)
1712 return;
1713
Thomas Gleixner203041a2010-02-18 02:23:18 +00001714 raw_spin_lock_irqsave(&mpic_lock, flags);
Benjamin Herrenschmidt3a2b4f72012-04-19 17:29:34 +00001715 if (mpic_is_ipi(mpic, src)) {
Olof Johansson7df24572007-01-28 23:33:18 -06001716 reg = mpic_ipi_read(src - mpic->ipi_vecs[0]) &
Benjamin Herrenschmidte5356642005-11-18 17:18:15 +11001717 ~MPIC_VECPRI_PRIORITY_MASK;
Olof Johansson7df24572007-01-28 23:33:18 -06001718 mpic_ipi_write(src - mpic->ipi_vecs[0],
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001719 reg | (pri << MPIC_VECPRI_PRIORITY_SHIFT));
Benjamin Herrenschmidt3a2b4f72012-04-19 17:29:34 +00001720 } else if (mpic_is_tm(mpic, src)) {
Scott Woodea941872011-03-24 16:43:55 -05001721 reg = mpic_tm_read(src - mpic->timer_vecs[0]) &
1722 ~MPIC_VECPRI_PRIORITY_MASK;
1723 mpic_tm_write(src - mpic->timer_vecs[0],
1724 reg | (pri << MPIC_VECPRI_PRIORITY_SHIFT));
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001725 } else {
Zang Roy-r6191172335932006-08-25 14:16:30 +10001726 reg = mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI))
Benjamin Herrenschmidte5356642005-11-18 17:18:15 +11001727 & ~MPIC_VECPRI_PRIORITY_MASK;
Zang Roy-r6191172335932006-08-25 14:16:30 +10001728 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI),
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001729 reg | (pri << MPIC_VECPRI_PRIORITY_SHIFT));
1730 }
Thomas Gleixner203041a2010-02-18 02:23:18 +00001731 raw_spin_unlock_irqrestore(&mpic_lock, flags);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001732}
1733
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001734void mpic_setup_this_cpu(void)
1735{
1736#ifdef CONFIG_SMP
1737 struct mpic *mpic = mpic_primary;
1738 unsigned long flags;
1739 u32 msk = 1 << hard_smp_processor_id();
1740 unsigned int i;
1741
1742 BUG_ON(mpic == NULL);
1743
1744 DBG("%s: setup_this_cpu(%d)\n", mpic->name, hard_smp_processor_id());
1745
Thomas Gleixner203041a2010-02-18 02:23:18 +00001746 raw_spin_lock_irqsave(&mpic_lock, flags);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001747
1748 /* let the mpic know we want intrs. default affinity is 0xffffffff
1749 * until changed via /proc. That's how it's done on x86. If we want
1750 * it differently, then we should make sure we also change the default
Ingo Molnara53da522006-06-29 02:24:38 -07001751 * values of irq_desc[].affinity in irq.c.
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001752 */
chenhui zhaoe2421142013-05-27 21:59:43 +00001753 if (distribute_irqs && !(mpic->flags & MPIC_SINGLE_DEST_CPU)) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001754 for (i = 0; i < mpic->num_sources ; i++)
Zang Roy-r6191172335932006-08-25 14:16:30 +10001755 mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION),
1756 mpic_irq_read(i, MPIC_INFO(IRQ_DESTINATION)) | msk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001757 }
1758
1759 /* Set current processor priority to 0 */
Zang Roy-r6191172335932006-08-25 14:16:30 +10001760 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001761
Thomas Gleixner203041a2010-02-18 02:23:18 +00001762 raw_spin_unlock_irqrestore(&mpic_lock, flags);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001763#endif /* CONFIG_SMP */
1764}
1765
1766int mpic_cpu_get_priority(void)
1767{
1768 struct mpic *mpic = mpic_primary;
1769
Zang Roy-r6191172335932006-08-25 14:16:30 +10001770 return mpic_cpu_read(MPIC_INFO(CPU_CURRENT_TASK_PRI));
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001771}
1772
1773void mpic_cpu_set_priority(int prio)
1774{
1775 struct mpic *mpic = mpic_primary;
1776
1777 prio &= MPIC_CPU_TASKPRI_MASK;
Zang Roy-r6191172335932006-08-25 14:16:30 +10001778 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), prio);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001779}
1780
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001781void mpic_teardown_this_cpu(int secondary)
1782{
1783 struct mpic *mpic = mpic_primary;
1784 unsigned long flags;
1785 u32 msk = 1 << hard_smp_processor_id();
1786 unsigned int i;
1787
1788 BUG_ON(mpic == NULL);
1789
1790 DBG("%s: teardown_this_cpu(%d)\n", mpic->name, hard_smp_processor_id());
Thomas Gleixner203041a2010-02-18 02:23:18 +00001791 raw_spin_lock_irqsave(&mpic_lock, flags);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001792
1793 /* let the mpic know we don't want intrs. */
1794 for (i = 0; i < mpic->num_sources ; i++)
Zang Roy-r6191172335932006-08-25 14:16:30 +10001795 mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION),
1796 mpic_irq_read(i, MPIC_INFO(IRQ_DESTINATION)) & ~msk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001797
1798 /* Set current processor priority to max */
Zang Roy-r6191172335932006-08-25 14:16:30 +10001799 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0xf);
Valentine Barshak71327992008-04-03 23:09:43 +04001800 /* We need to EOI the IPI since not all platforms reset the MPIC
1801 * on boot and new interrupts wouldn't get delivered otherwise.
1802 */
1803 mpic_eoi(mpic);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001804
Thomas Gleixner203041a2010-02-18 02:23:18 +00001805 raw_spin_unlock_irqrestore(&mpic_lock, flags);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001806}
1807
1808
Olof Johanssonf3653552007-12-20 13:11:18 -06001809static unsigned int _mpic_get_one_irq(struct mpic *mpic, int reg)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001810{
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001811 u32 src;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001812
Olof Johanssonf3653552007-12-20 13:11:18 -06001813 src = mpic_cpu_read(reg) & MPIC_INFO(VECPRI_VECTOR_MASK);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +11001814#ifdef DEBUG_LOW
Olof Johanssonf3653552007-12-20 13:11:18 -06001815 DBG("%s: get_one_irq(reg 0x%x): %d\n", mpic->name, reg, src);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +11001816#endif
Josh Boyer5cddd2e2007-05-01 06:38:11 +10001817 if (unlikely(src == mpic->spurious_vec)) {
1818 if (mpic->flags & MPIC_SPV_EOI)
1819 mpic_eoi(mpic);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001820 return NO_IRQ;
Josh Boyer5cddd2e2007-05-01 06:38:11 +10001821 }
Benjamin Herrenschmidt7fd72182007-07-21 09:55:21 +10001822 if (unlikely(mpic->protected && test_bit(src, mpic->protected))) {
Christian Dietrich76462232011-06-04 05:36:54 +00001823 printk_ratelimited(KERN_WARNING "%s: Got protected source %d !\n",
1824 mpic->name, (int)src);
Benjamin Herrenschmidt7fd72182007-07-21 09:55:21 +10001825 mpic_eoi(mpic);
1826 return NO_IRQ;
1827 }
1828
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001829 return irq_linear_revmap(mpic->irqhost, src);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001830}
1831
Olof Johanssonf3653552007-12-20 13:11:18 -06001832unsigned int mpic_get_one_irq(struct mpic *mpic)
1833{
1834 return _mpic_get_one_irq(mpic, MPIC_INFO(CPU_INTACK));
1835}
1836
Olaf Hering35a84c22006-10-07 22:08:26 +10001837unsigned int mpic_get_irq(void)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001838{
1839 struct mpic *mpic = mpic_primary;
1840
1841 BUG_ON(mpic == NULL);
1842
Olaf Hering35a84c22006-10-07 22:08:26 +10001843 return mpic_get_one_irq(mpic);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001844}
1845
Kumar Galad91e4ea2009-01-07 15:53:29 -06001846unsigned int mpic_get_coreint_irq(void)
1847{
1848#ifdef CONFIG_BOOKE
1849 struct mpic *mpic = mpic_primary;
1850 u32 src;
1851
1852 BUG_ON(mpic == NULL);
1853
1854 src = mfspr(SPRN_EPR);
1855
1856 if (unlikely(src == mpic->spurious_vec)) {
1857 if (mpic->flags & MPIC_SPV_EOI)
1858 mpic_eoi(mpic);
1859 return NO_IRQ;
1860 }
1861 if (unlikely(mpic->protected && test_bit(src, mpic->protected))) {
Christian Dietrich76462232011-06-04 05:36:54 +00001862 printk_ratelimited(KERN_WARNING "%s: Got protected source %d !\n",
1863 mpic->name, (int)src);
Kumar Galad91e4ea2009-01-07 15:53:29 -06001864 return NO_IRQ;
1865 }
1866
1867 return irq_linear_revmap(mpic->irqhost, src);
1868#else
1869 return NO_IRQ;
1870#endif
1871}
1872
Olof Johanssonf3653552007-12-20 13:11:18 -06001873unsigned int mpic_get_mcirq(void)
1874{
1875 struct mpic *mpic = mpic_primary;
1876
1877 BUG_ON(mpic == NULL);
1878
1879 return _mpic_get_one_irq(mpic, MPIC_INFO(CPU_MCACK));
1880}
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001881
1882#ifdef CONFIG_SMP
1883void mpic_request_ipis(void)
1884{
1885 struct mpic *mpic = mpic_primary;
Milton Miller78608dd2008-10-10 01:56:50 +00001886 int i;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001887 BUG_ON(mpic == NULL);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001888
Frans Pop8354be92010-02-06 07:47:20 +00001889 printk(KERN_INFO "mpic: requesting IPIs...\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001890
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001891 for (i = 0; i < 4; i++) {
1892 unsigned int vipi = irq_create_mapping(mpic->irqhost,
Olof Johansson7df24572007-01-28 23:33:18 -06001893 mpic->ipi_vecs[0] + i);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001894 if (vipi == NO_IRQ) {
Milton Miller78608dd2008-10-10 01:56:50 +00001895 printk(KERN_ERR "Failed to map %s\n", smp_ipi_name[i]);
1896 continue;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001897 }
Milton Miller78608dd2008-10-10 01:56:50 +00001898 smp_request_message_ipi(vipi, i);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001899 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001900}
Paul Mackerrasa9c59262005-10-20 17:09:51 +10001901
Milton Miller3caba982011-05-10 19:29:17 +00001902void smp_mpic_message_pass(int cpu, int msg)
Benjamin Herrenschmidt2ef613cb2010-05-06 18:01:46 +10001903{
1904 struct mpic *mpic = mpic_primary;
Milton Miller3caba982011-05-10 19:29:17 +00001905 u32 physmask;
Benjamin Herrenschmidt2ef613cb2010-05-06 18:01:46 +10001906
1907 BUG_ON(mpic == NULL);
1908
Paul Mackerrasa9c59262005-10-20 17:09:51 +10001909 /* make sure we're sending something that translates to an IPI */
1910 if ((unsigned int)msg > 3) {
1911 printk("SMP %d: smp_message_pass: unknown msg %d\n",
1912 smp_processor_id(), msg);
1913 return;
1914 }
Milton Miller3caba982011-05-10 19:29:17 +00001915
1916#ifdef DEBUG_IPI
1917 DBG("%s: send_ipi(ipi_no: %d)\n", mpic->name, msg);
1918#endif
1919
1920 physmask = 1 << get_hard_smp_processor_id(cpu);
1921
1922 mpic_cpu_write(MPIC_INFO(CPU_IPI_DISPATCH_0) +
1923 msg * MPIC_INFO(CPU_IPI_DISPATCH_STRIDE), physmask);
Paul Mackerrasa9c59262005-10-20 17:09:51 +10001924}
Michael Ellerman775aeff2007-02-08 18:34:04 +11001925
1926int __init smp_mpic_probe(void)
1927{
1928 int nr_cpus;
1929
1930 DBG("smp_mpic_probe()...\n");
1931
Emil Medve53a448c2015-01-21 16:21:14 -06001932 nr_cpus = num_possible_cpus();
Michael Ellerman775aeff2007-02-08 18:34:04 +11001933
1934 DBG("nr_cpus: %d\n", nr_cpus);
1935
1936 if (nr_cpus > 1)
1937 mpic_request_ipis();
1938
1939 return nr_cpus;
1940}
1941
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -08001942void smp_mpic_setup_cpu(int cpu)
Michael Ellerman775aeff2007-02-08 18:34:04 +11001943{
1944 mpic_setup_this_cpu();
1945}
Matthew McClintock66953eb2010-06-29 09:42:26 +00001946
1947void mpic_reset_core(int cpu)
1948{
1949 struct mpic *mpic = mpic_primary;
1950 u32 pir;
1951 int cpuid = get_hard_smp_processor_id(cpu);
Matthew McClintock44f16fc2011-10-26 13:46:57 -05001952 int i;
Matthew McClintock66953eb2010-06-29 09:42:26 +00001953
1954 /* Set target bit for core reset */
1955 pir = mpic_read(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT));
1956 pir |= (1 << cpuid);
1957 mpic_write(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT), pir);
1958 mpic_read(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT));
1959
1960 /* Restore target bit after reset complete */
1961 pir &= ~(1 << cpuid);
1962 mpic_write(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT), pir);
1963 mpic_read(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT));
Matthew McClintock44f16fc2011-10-26 13:46:57 -05001964
1965 /* Perform 15 EOI on each reset core to clear pending interrupts.
1966 * This is required for FSL CoreNet based devices */
1967 if (mpic->flags & MPIC_FSL) {
1968 for (i = 0; i < 15; i++) {
1969 _mpic_write(mpic->reg_type, &mpic->cpuregs[cpuid],
1970 MPIC_CPU_EOI, 0);
1971 }
1972 }
Matthew McClintock66953eb2010-06-29 09:42:26 +00001973}
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001974#endif /* CONFIG_SMP */
Johannes Berg3669e932007-05-02 16:33:41 +10001975
1976#ifdef CONFIG_PM
Rafael J. Wysockif5a592f2011-04-26 19:14:57 +02001977static void mpic_suspend_one(struct mpic *mpic)
Johannes Berg3669e932007-05-02 16:33:41 +10001978{
Johannes Berg3669e932007-05-02 16:33:41 +10001979 int i;
1980
1981 for (i = 0; i < mpic->num_sources; i++) {
1982 mpic->save_data[i].vecprio =
1983 mpic_irq_read(i, MPIC_INFO(IRQ_VECTOR_PRI));
1984 mpic->save_data[i].dest =
1985 mpic_irq_read(i, MPIC_INFO(IRQ_DESTINATION));
1986 }
Rafael J. Wysockif5a592f2011-04-26 19:14:57 +02001987}
1988
1989static int mpic_suspend(void)
1990{
1991 struct mpic *mpic = mpics;
1992
1993 while (mpic) {
1994 mpic_suspend_one(mpic);
1995 mpic = mpic->next;
1996 }
Johannes Berg3669e932007-05-02 16:33:41 +10001997
1998 return 0;
1999}
2000
Rafael J. Wysockif5a592f2011-04-26 19:14:57 +02002001static void mpic_resume_one(struct mpic *mpic)
Johannes Berg3669e932007-05-02 16:33:41 +10002002{
Johannes Berg3669e932007-05-02 16:33:41 +10002003 int i;
2004
2005 for (i = 0; i < mpic->num_sources; i++) {
2006 mpic_irq_write(i, MPIC_INFO(IRQ_VECTOR_PRI),
2007 mpic->save_data[i].vecprio);
2008 mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION),
2009 mpic->save_data[i].dest);
2010
2011#ifdef CONFIG_MPIC_U3_HT_IRQS
Alastair Bridgewater7c9d9362010-06-12 15:36:48 +00002012 if (mpic->fixups) {
Johannes Berg3669e932007-05-02 16:33:41 +10002013 struct mpic_irq_fixup *fixup = &mpic->fixups[i];
2014
2015 if (fixup->base) {
2016 /* we use the lowest bit in an inverted meaning */
2017 if ((mpic->save_data[i].fixup_data & 1) == 0)
2018 continue;
2019
2020 /* Enable and configure */
2021 writeb(0x10 + 2 * fixup->index, fixup->base + 2);
2022
2023 writel(mpic->save_data[i].fixup_data & ~1,
2024 fixup->base + 4);
2025 }
2026 }
2027#endif
2028 } /* end for loop */
Johannes Berg3669e932007-05-02 16:33:41 +10002029}
Johannes Berg3669e932007-05-02 16:33:41 +10002030
Rafael J. Wysockif5a592f2011-04-26 19:14:57 +02002031static void mpic_resume(void)
2032{
2033 struct mpic *mpic = mpics;
2034
2035 while (mpic) {
2036 mpic_resume_one(mpic);
2037 mpic = mpic->next;
2038 }
2039}
2040
2041static struct syscore_ops mpic_syscore_ops = {
Johannes Berg3669e932007-05-02 16:33:41 +10002042 .resume = mpic_resume,
2043 .suspend = mpic_suspend,
Johannes Berg3669e932007-05-02 16:33:41 +10002044};
2045
2046static int mpic_init_sys(void)
2047{
Rafael J. Wysockif5a592f2011-04-26 19:14:57 +02002048 register_syscore_ops(&mpic_syscore_ops);
Dongsheng.wang@freescale.com9e6f31a2013-04-09 10:22:31 +08002049 subsys_system_register(&mpic_subsys, NULL);
2050
Rafael J. Wysockif5a592f2011-04-26 19:14:57 +02002051 return 0;
Johannes Berg3669e932007-05-02 16:33:41 +10002052}
2053
2054device_initcall(mpic_init_sys);
Rafael J. Wysockif5a592f2011-04-26 19:14:57 +02002055#endif