blob: 33cb29f36e0610ff2164c137d6f46c45d8917108 [file] [log] [blame]
Alexander Shishkine443b332012-05-11 17:25:46 +03001/*
2 * ci.h - common structures, functions, and macros of the ChipIdea driver
3 *
4 * Copyright (C) 2008 Chipidea - MIPS Technologies, Inc. All rights reserved.
5 *
6 * Author: David Lopo
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
12
13#ifndef __DRIVERS_USB_CHIPIDEA_CI_H
14#define __DRIVERS_USB_CHIPIDEA_CI_H
15
16#include <linux/list.h>
Alexander Shishkin5f36e232012-05-11 17:25:47 +030017#include <linux/irqreturn.h>
Alexander Shishkineb70e5a2012-05-11 17:25:54 +030018#include <linux/usb.h>
Alexander Shishkine443b332012-05-11 17:25:46 +030019#include <linux/usb/gadget.h>
20
21/******************************************************************************
22 * DEFINE
23 *****************************************************************************/
Michael Grzeschikb983e512013-03-30 12:54:10 +020024#define TD_PAGE_COUNT 5
Alexander Shishkin8e229782013-06-24 14:46:36 +030025#define CI_HDRC_PAGE_SIZE 4096ul /* page size for TD's */
Alexander Shishkine443b332012-05-11 17:25:46 +030026#define ENDPT_MAX 32
27
28/******************************************************************************
29 * STRUCTURES
30 *****************************************************************************/
Alexander Shishkin551a8ac2012-05-11 17:25:49 +030031/**
Alexander Shishkin8e229782013-06-24 14:46:36 +030032 * struct ci_hw_ep - endpoint representation
Alexander Shishkin551a8ac2012-05-11 17:25:49 +030033 * @ep: endpoint structure for gadget drivers
34 * @dir: endpoint direction (TX/RX)
35 * @num: endpoint number
36 * @type: endpoint type
37 * @name: string description of the endpoint
38 * @qh: queue head for this endpoint
39 * @wedge: is the endpoint wedged
Richard Zhao26c696c2012-07-07 22:56:40 +080040 * @ci: pointer to the controller
Alexander Shishkin551a8ac2012-05-11 17:25:49 +030041 * @lock: pointer to controller's spinlock
Alexander Shishkin551a8ac2012-05-11 17:25:49 +030042 * @td_pool: pointer to controller's TD pool
43 */
Alexander Shishkin8e229782013-06-24 14:46:36 +030044struct ci_hw_ep {
Alexander Shishkin551a8ac2012-05-11 17:25:49 +030045 struct usb_ep ep;
46 u8 dir;
47 u8 num;
48 u8 type;
49 char name[16];
Alexander Shishkine443b332012-05-11 17:25:46 +030050 struct {
Alexander Shishkin551a8ac2012-05-11 17:25:49 +030051 struct list_head queue;
Alexander Shishkin8e229782013-06-24 14:46:36 +030052 struct ci_hw_qh *ptr;
Alexander Shishkin551a8ac2012-05-11 17:25:49 +030053 dma_addr_t dma;
54 } qh;
55 int wedge;
Alexander Shishkine443b332012-05-11 17:25:46 +030056
57 /* global resources */
Alexander Shishkin8e229782013-06-24 14:46:36 +030058 struct ci_hdrc *ci;
Alexander Shishkin551a8ac2012-05-11 17:25:49 +030059 spinlock_t *lock;
Alexander Shishkin551a8ac2012-05-11 17:25:49 +030060 struct dma_pool *td_pool;
Michael Grzeschik2e270412013-06-13 17:59:54 +030061 struct td_node *pending_td;
Alexander Shishkine443b332012-05-11 17:25:46 +030062};
63
Alexander Shishkin5f36e232012-05-11 17:25:47 +030064enum ci_role {
65 CI_ROLE_HOST = 0,
66 CI_ROLE_GADGET,
67 CI_ROLE_END,
68};
69
70/**
71 * struct ci_role_driver - host/gadget role driver
72 * start: start this role
73 * stop: stop this role
74 * irq: irq handler for this role
75 * name: role name string (host/gadget)
76 */
77struct ci_role_driver {
Alexander Shishkin8e229782013-06-24 14:46:36 +030078 int (*start)(struct ci_hdrc *);
79 void (*stop)(struct ci_hdrc *);
80 irqreturn_t (*irq)(struct ci_hdrc *);
Alexander Shishkin5f36e232012-05-11 17:25:47 +030081 const char *name;
82};
83
Alexander Shishkin551a8ac2012-05-11 17:25:49 +030084/**
85 * struct hw_bank - hardware register mapping representation
86 * @lpm: set if the device is LPM capable
Alexander Shishkineb70e5a2012-05-11 17:25:54 +030087 * @phys: physical address of the controller's registers
Alexander Shishkin551a8ac2012-05-11 17:25:49 +030088 * @abs: absolute address of the beginning of register window
89 * @cap: capability registers
90 * @op: operational registers
91 * @size: size of the register window
92 * @regmap: register lookup table
93 */
Alexander Shishkine443b332012-05-11 17:25:46 +030094struct hw_bank {
Alexander Shishkin551a8ac2012-05-11 17:25:49 +030095 unsigned lpm;
Alexander Shishkineb70e5a2012-05-11 17:25:54 +030096 resource_size_t phys;
Alexander Shishkin551a8ac2012-05-11 17:25:49 +030097 void __iomem *abs;
98 void __iomem *cap;
99 void __iomem *op;
100 size_t size;
101 void __iomem **regmap;
Alexander Shishkine443b332012-05-11 17:25:46 +0300102};
103
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300104/**
Alexander Shishkin8e229782013-06-24 14:46:36 +0300105 * struct ci_hdrc - chipidea device representation
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300106 * @dev: pointer to parent device
107 * @lock: access synchronization
108 * @hw_bank: hardware register mapping
109 * @irq: IRQ number
110 * @roles: array of supported roles for this controller
111 * @role: current role
112 * @is_otg: if the device is otg-capable
113 * @work: work for role changing
114 * @wq: workqueue thread
115 * @qh_pool: allocation pool for queue heads
116 * @td_pool: allocation pool for transfer descriptors
117 * @gadget: device side representation for peripheral controller
118 * @driver: gadget driver
119 * @hw_ep_max: total number of endpoints supported by hardware
Alexander Shishkin8e229782013-06-24 14:46:36 +0300120 * @ci_hw_ep: array of endpoints
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300121 * @ep0_dir: ep0 direction
122 * @ep0out: pointer to ep0 OUT endpoint
123 * @ep0in: pointer to ep0 IN endpoint
124 * @status: ep0 status request
125 * @setaddr: if we should set the address on status completion
126 * @address: usb address received from the host
127 * @remote_wakeup: host-enabled remote wakeup
128 * @suspended: suspended by host
129 * @test_mode: the selected test mode
Richard Zhao77c44002012-06-29 17:48:53 +0800130 * @platdata: platform specific information supplied by parent device
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300131 * @vbus_active: is VBUS active
132 * @transceiver: pointer to USB PHY, if any
Alexander Shishkineb70e5a2012-05-11 17:25:54 +0300133 * @hcd: pointer to usb_hcd for ehci host driver
Alexander Shishkin2d651282013-03-30 12:53:51 +0200134 * @debugfs: root dentry for this controller in debugfs
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300135 */
Alexander Shishkin8e229782013-06-24 14:46:36 +0300136struct ci_hdrc {
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300137 struct device *dev;
138 spinlock_t lock;
139 struct hw_bank hw_bank;
140 int irq;
141 struct ci_role_driver *roles[CI_ROLE_END];
142 enum ci_role role;
143 bool is_otg;
144 struct work_struct work;
145 struct workqueue_struct *wq;
Alexander Shishkine443b332012-05-11 17:25:46 +0300146
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300147 struct dma_pool *qh_pool;
148 struct dma_pool *td_pool;
Alexander Shishkine443b332012-05-11 17:25:46 +0300149
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300150 struct usb_gadget gadget;
151 struct usb_gadget_driver *driver;
152 unsigned hw_ep_max;
Alexander Shishkin8e229782013-06-24 14:46:36 +0300153 struct ci_hw_ep ci_hw_ep[ENDPT_MAX];
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300154 u32 ep0_dir;
Alexander Shishkin8e229782013-06-24 14:46:36 +0300155 struct ci_hw_ep *ep0out, *ep0in;
Alexander Shishkine443b332012-05-11 17:25:46 +0300156
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300157 struct usb_request *status;
158 bool setaddr;
159 u8 address;
160 u8 remote_wakeup;
161 u8 suspended;
162 u8 test_mode;
Alexander Shishkine443b332012-05-11 17:25:46 +0300163
Alexander Shishkin8e229782013-06-24 14:46:36 +0300164 struct ci_hdrc_platform_data *platdata;
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300165 int vbus_active;
Richard Zhaoa2c3d692012-07-07 22:56:46 +0800166 /* FIXME: some day, we'll not use global phy */
167 bool global_phy;
Alexander Shishkin551a8ac2012-05-11 17:25:49 +0300168 struct usb_phy *transceiver;
Alexander Shishkineb70e5a2012-05-11 17:25:54 +0300169 struct usb_hcd *hcd;
Alexander Shishkin2d651282013-03-30 12:53:51 +0200170 struct dentry *debugfs;
Alexander Shishkine443b332012-05-11 17:25:46 +0300171};
172
Alexander Shishkin8e229782013-06-24 14:46:36 +0300173static inline struct ci_role_driver *ci_role(struct ci_hdrc *ci)
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300174{
175 BUG_ON(ci->role >= CI_ROLE_END || !ci->roles[ci->role]);
176 return ci->roles[ci->role];
177}
178
Alexander Shishkin8e229782013-06-24 14:46:36 +0300179static inline int ci_role_start(struct ci_hdrc *ci, enum ci_role role)
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300180{
181 int ret;
182
183 if (role >= CI_ROLE_END)
184 return -EINVAL;
185
186 if (!ci->roles[role])
187 return -ENXIO;
188
189 ret = ci->roles[role]->start(ci);
190 if (!ret)
191 ci->role = role;
192 return ret;
193}
194
Alexander Shishkin8e229782013-06-24 14:46:36 +0300195static inline void ci_role_stop(struct ci_hdrc *ci)
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300196{
197 enum ci_role role = ci->role;
198
199 if (role == CI_ROLE_END)
200 return;
201
202 ci->role = CI_ROLE_END;
203
204 ci->roles[role]->stop(ci);
205}
206
Alexander Shishkine443b332012-05-11 17:25:46 +0300207/******************************************************************************
208 * REGISTERS
209 *****************************************************************************/
210/* register size */
211#define REG_BITS (32)
212
213/* register indices */
Alexander Shishkin8e229782013-06-24 14:46:36 +0300214enum ci_hw_regs {
Alexander Shishkine443b332012-05-11 17:25:46 +0300215 CAP_CAPLENGTH,
216 CAP_HCCPARAMS,
217 CAP_DCCPARAMS,
218 CAP_TESTMODE,
219 CAP_LAST = CAP_TESTMODE,
220 OP_USBCMD,
221 OP_USBSTS,
222 OP_USBINTR,
223 OP_DEVICEADDR,
224 OP_ENDPTLISTADDR,
225 OP_PORTSC,
226 OP_DEVLC,
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300227 OP_OTGSC,
Alexander Shishkine443b332012-05-11 17:25:46 +0300228 OP_USBMODE,
229 OP_ENDPTSETUPSTAT,
230 OP_ENDPTPRIME,
231 OP_ENDPTFLUSH,
232 OP_ENDPTSTAT,
233 OP_ENDPTCOMPLETE,
234 OP_ENDPTCTRL,
235 /* endptctrl1..15 follow */
236 OP_LAST = OP_ENDPTCTRL + ENDPT_MAX / 2,
237};
238
Alexander Shishkine443b332012-05-11 17:25:46 +0300239/**
Alexander Shishkine443b332012-05-11 17:25:46 +0300240 * hw_read: reads from a hw register
241 * @reg: register index
242 * @mask: bitfield mask
243 *
244 * This function returns register contents
245 */
Alexander Shishkin8e229782013-06-24 14:46:36 +0300246static inline u32 hw_read(struct ci_hdrc *ci, enum ci_hw_regs reg, u32 mask)
Alexander Shishkine443b332012-05-11 17:25:46 +0300247{
Richard Zhao26c696c2012-07-07 22:56:40 +0800248 return ioread32(ci->hw_bank.regmap[reg]) & mask;
Alexander Shishkine443b332012-05-11 17:25:46 +0300249}
250
251/**
252 * hw_write: writes to a hw register
253 * @reg: register index
254 * @mask: bitfield mask
255 * @data: new value
256 */
Alexander Shishkin8e229782013-06-24 14:46:36 +0300257static inline void hw_write(struct ci_hdrc *ci, enum ci_hw_regs reg,
Alexander Shishkine443b332012-05-11 17:25:46 +0300258 u32 mask, u32 data)
259{
260 if (~mask)
Richard Zhao26c696c2012-07-07 22:56:40 +0800261 data = (ioread32(ci->hw_bank.regmap[reg]) & ~mask)
Alexander Shishkine443b332012-05-11 17:25:46 +0300262 | (data & mask);
263
Richard Zhao26c696c2012-07-07 22:56:40 +0800264 iowrite32(data, ci->hw_bank.regmap[reg]);
Alexander Shishkine443b332012-05-11 17:25:46 +0300265}
266
267/**
268 * hw_test_and_clear: tests & clears a hw register
269 * @reg: register index
270 * @mask: bitfield mask
271 *
272 * This function returns register contents
273 */
Alexander Shishkin8e229782013-06-24 14:46:36 +0300274static inline u32 hw_test_and_clear(struct ci_hdrc *ci, enum ci_hw_regs reg,
Alexander Shishkine443b332012-05-11 17:25:46 +0300275 u32 mask)
276{
Richard Zhao26c696c2012-07-07 22:56:40 +0800277 u32 val = ioread32(ci->hw_bank.regmap[reg]) & mask;
Alexander Shishkine443b332012-05-11 17:25:46 +0300278
Richard Zhao26c696c2012-07-07 22:56:40 +0800279 iowrite32(val, ci->hw_bank.regmap[reg]);
Alexander Shishkine443b332012-05-11 17:25:46 +0300280 return val;
281}
282
283/**
284 * hw_test_and_write: tests & writes a hw register
285 * @reg: register index
286 * @mask: bitfield mask
287 * @data: new value
288 *
289 * This function returns register contents
290 */
Alexander Shishkin8e229782013-06-24 14:46:36 +0300291static inline u32 hw_test_and_write(struct ci_hdrc *ci, enum ci_hw_regs reg,
Alexander Shishkine443b332012-05-11 17:25:46 +0300292 u32 mask, u32 data)
293{
Richard Zhao26c696c2012-07-07 22:56:40 +0800294 u32 val = hw_read(ci, reg, ~0);
Alexander Shishkine443b332012-05-11 17:25:46 +0300295
Richard Zhao26c696c2012-07-07 22:56:40 +0800296 hw_write(ci, reg, mask, data);
Felipe Balbi727b4dd2013-03-30 12:53:55 +0200297 return (val & mask) >> __ffs(mask);
Alexander Shishkine443b332012-05-11 17:25:46 +0300298}
299
Alexander Shishkin8e229782013-06-24 14:46:36 +0300300int hw_device_reset(struct ci_hdrc *ci, u32 mode);
Alexander Shishkine443b332012-05-11 17:25:46 +0300301
Alexander Shishkin8e229782013-06-24 14:46:36 +0300302int hw_port_test_set(struct ci_hdrc *ci, u8 mode);
Alexander Shishkine443b332012-05-11 17:25:46 +0300303
Alexander Shishkin8e229782013-06-24 14:46:36 +0300304u8 hw_port_test_get(struct ci_hdrc *ci);
Alexander Shishkine443b332012-05-11 17:25:46 +0300305
306#endif /* __DRIVERS_USB_CHIPIDEA_CI_H */