blob: 13696dfccc1699784770c633ebc3730eea44f6f6 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001#ifndef __ASM_SH_IO_H
2#define __ASM_SH_IO_H
Linus Torvalds1da177e2005-04-16 15:20:36 -07003/*
4 * Convention:
Paul Mundt14866542008-10-04 05:25:52 +09005 * read{b,w,l,q}/write{b,w,l,q} are for PCI,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006 * while in{b,w,l}/out{b,w,l} are for ISA
Paul Mundt14866542008-10-04 05:25:52 +09007 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 * In addition we have 'pausing' versions: in{b,w,l}_p/out{b,w,l}_p
9 * and 'string' versions: ins{b,w,l}/outs{b,w,l}
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Paul Mundt14866542008-10-04 05:25:52 +090011 * While read{b,w,l,q} and write{b,w,l,q} contain memory barriers
12 * automatically, there are also __raw versions, which do not.
13 *
14 * Historically, we have also had ctrl_in{b,w,l,q}/ctrl_out{b,w,l,q} for
15 * SuperH specific I/O (raw I/O to on-chip CPU peripherals). In practice
16 * these have the same semantics as the __raw variants, and as such, all
17 * new code should be using the __raw versions.
18 *
19 * All ISA I/O routines are wrapped through the machine vector. If a
20 * board does not provide overrides, a generic set that are copied in
21 * from the default machine vector are used instead. These are largely
22 * for old compat code for I/O offseting to SuperIOs, all of which are
23 * better handled through the machvec ioport mapping routines these days.
Linus Torvalds1da177e2005-04-16 15:20:36 -070024 */
Paul Mundt4f744af2010-01-18 21:30:29 +090025#include <linux/errno.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070026#include <asm/cache.h>
27#include <asm/system.h>
28#include <asm/addrspace.h>
29#include <asm/machvec.h>
Paul Mundtb66c1a32006-01-16 22:14:15 -080030#include <asm/pgtable.h>
31#include <asm-generic/iomap.h>
32
33#ifdef __KERNEL__
Linus Torvalds1da177e2005-04-16 15:20:36 -070034/*
35 * Depending on which platform we are running on, we need different
36 * I/O functions.
37 */
Paul Mundtb66c1a32006-01-16 22:14:15 -080038#define __IO_PREFIX generic
39#include <asm/io_generic.h>
Magnus Damme7cc9a72008-02-07 20:18:21 +090040#include <asm/io_trapped.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070041
Paul Mundt14866542008-10-04 05:25:52 +090042#define inb(p) sh_mv.mv_inb((p))
43#define inw(p) sh_mv.mv_inw((p))
44#define inl(p) sh_mv.mv_inl((p))
45#define outb(x,p) sh_mv.mv_outb((x),(p))
46#define outw(x,p) sh_mv.mv_outw((x),(p))
47#define outl(x,p) sh_mv.mv_outl((x),(p))
Paul Mundtb66c1a32006-01-16 22:14:15 -080048
Paul Mundt14866542008-10-04 05:25:52 +090049#define inb_p(p) sh_mv.mv_inb_p((p))
50#define inw_p(p) sh_mv.mv_inw_p((p))
51#define inl_p(p) sh_mv.mv_inl_p((p))
52#define outb_p(x,p) sh_mv.mv_outb_p((x),(p))
53#define outw_p(x,p) sh_mv.mv_outw_p((x),(p))
54#define outl_p(x,p) sh_mv.mv_outl_p((x),(p))
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
Paul Mundt14866542008-10-04 05:25:52 +090056#define insb(p,b,c) sh_mv.mv_insb((p), (b), (c))
57#define insw(p,b,c) sh_mv.mv_insw((p), (b), (c))
58#define insl(p,b,c) sh_mv.mv_insl((p), (b), (c))
59#define outsb(p,b,c) sh_mv.mv_outsb((p), (b), (c))
60#define outsw(p,b,c) sh_mv.mv_outsw((p), (b), (c))
61#define outsl(p,b,c) sh_mv.mv_outsl((p), (b), (c))
Linus Torvalds1da177e2005-04-16 15:20:36 -070062
Paul Mundt14866542008-10-04 05:25:52 +090063#define __raw_writeb(v,a) (__chk_io_ptr(a), *(volatile u8 __force *)(a) = (v))
64#define __raw_writew(v,a) (__chk_io_ptr(a), *(volatile u16 __force *)(a) = (v))
65#define __raw_writel(v,a) (__chk_io_ptr(a), *(volatile u32 __force *)(a) = (v))
66#define __raw_writeq(v,a) (__chk_io_ptr(a), *(volatile u64 __force *)(a) = (v))
Linus Torvalds1da177e2005-04-16 15:20:36 -070067
Paul Mundt14866542008-10-04 05:25:52 +090068#define __raw_readb(a) (__chk_io_ptr(a), *(volatile u8 __force *)(a))
69#define __raw_readw(a) (__chk_io_ptr(a), *(volatile u16 __force *)(a))
70#define __raw_readl(a) (__chk_io_ptr(a), *(volatile u32 __force *)(a))
71#define __raw_readq(a) (__chk_io_ptr(a), *(volatile u64 __force *)(a))
Linus Torvalds1da177e2005-04-16 15:20:36 -070072
Paul Mundt14866542008-10-04 05:25:52 +090073#define readb(a) ({ u8 r_ = __raw_readb(a); mb(); r_; })
74#define readw(a) ({ u16 r_ = __raw_readw(a); mb(); r_; })
75#define readl(a) ({ u32 r_ = __raw_readl(a); mb(); r_; })
76#define readq(a) ({ u64 r_ = __raw_readq(a); mb(); r_; })
Linus Torvalds1da177e2005-04-16 15:20:36 -070077
Paul Mundt14866542008-10-04 05:25:52 +090078#define writeb(v,a) ({ __raw_writeb((v),(a)); mb(); })
79#define writew(v,a) ({ __raw_writew((v),(a)); mb(); })
80#define writel(v,a) ({ __raw_writel((v),(a)); mb(); })
81#define writeq(v,a) ({ __raw_writeq((v),(a)); mb(); })
Linus Torvalds1da177e2005-04-16 15:20:36 -070082
Paul Mundt14866542008-10-04 05:25:52 +090083/* SuperH on-chip I/O functions */
84#define ctrl_inb __raw_readb
85#define ctrl_inw __raw_readw
86#define ctrl_inl __raw_readl
87#define ctrl_inq __raw_readq
Linus Torvalds1da177e2005-04-16 15:20:36 -070088
Paul Mundt14866542008-10-04 05:25:52 +090089#define ctrl_outb __raw_writeb
90#define ctrl_outw __raw_writew
91#define ctrl_outl __raw_writel
92#define ctrl_outq __raw_writeq
Linus Torvalds1da177e2005-04-16 15:20:36 -070093
Paul Mundte9c58fc2009-11-12 16:36:26 +090094extern unsigned long generic_io_base;
95
Paul Mundt14866542008-10-04 05:25:52 +090096static inline void ctrl_delay(void)
97{
Paul Mundte9c58fc2009-11-12 16:36:26 +090098 __raw_readw(generic_io_base);
Paul Mundt14866542008-10-04 05:25:52 +090099}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100
Magnus Dammda6b0032007-09-10 12:08:42 +0900101#define __BUILD_MEMORY_STRING(bwlq, type) \
102 \
Paul Mundt64c96272008-10-01 15:12:27 +0900103static inline void __raw_writes##bwlq(volatile void __iomem *mem, \
Magnus Dammda6b0032007-09-10 12:08:42 +0900104 const void *addr, unsigned int count) \
105{ \
106 const volatile type *__addr = addr; \
107 \
108 while (count--) { \
109 __raw_write##bwlq(*__addr, mem); \
110 __addr++; \
111 } \
112} \
113 \
Paul Mundt64c96272008-10-01 15:12:27 +0900114static inline void __raw_reads##bwlq(volatile void __iomem *mem, \
115 void *addr, unsigned int count) \
Magnus Dammda6b0032007-09-10 12:08:42 +0900116{ \
117 volatile type *__addr = addr; \
118 \
119 while (count--) { \
120 *__addr = __raw_read##bwlq(mem); \
121 __addr++; \
122 } \
123}
124
125__BUILD_MEMORY_STRING(b, u8)
126__BUILD_MEMORY_STRING(w, u16)
Paul Mundt64c96272008-10-01 15:12:27 +0900127
Paul Mundt6dbe47a2009-05-09 14:44:30 +0900128#ifdef CONFIG_SUPERH32
Paul Mundt14866542008-10-04 05:25:52 +0900129void __raw_writesl(void __iomem *addr, const void *data, int longlen);
130void __raw_readsl(const void __iomem *addr, void *data, int longlen);
Paul Mundt6dbe47a2009-05-09 14:44:30 +0900131#else
132__BUILD_MEMORY_STRING(l, u32)
133#endif
134
135__BUILD_MEMORY_STRING(q, u64)
Paul Mundt64c96272008-10-01 15:12:27 +0900136
Paul Mundt14866542008-10-04 05:25:52 +0900137#define writesb __raw_writesb
138#define writesw __raw_writesw
139#define writesl __raw_writesl
Paul Mundt05ae9152006-09-27 18:25:24 +0900140
Paul Mundt14866542008-10-04 05:25:52 +0900141#define readsb __raw_readsb
142#define readsw __raw_readsw
143#define readsl __raw_readsl
144
145#define readb_relaxed(a) readb(a)
146#define readw_relaxed(a) readw(a)
147#define readl_relaxed(a) readl(a)
148#define readq_relaxed(a) readq(a)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149
David McKay15444a82009-08-24 16:10:40 +0900150#ifndef CONFIG_GENERIC_IOMAP
Paul Mundtb66c1a32006-01-16 22:14:15 -0800151/* Simple MMIO */
Paul Mundt64c96272008-10-01 15:12:27 +0900152#define ioread8(a) __raw_readb(a)
153#define ioread16(a) __raw_readw(a)
Paul Mundtb66c1a32006-01-16 22:14:15 -0800154#define ioread16be(a) be16_to_cpu(__raw_readw((a)))
Paul Mundt64c96272008-10-01 15:12:27 +0900155#define ioread32(a) __raw_readl(a)
Paul Mundtb66c1a32006-01-16 22:14:15 -0800156#define ioread32be(a) be32_to_cpu(__raw_readl((a)))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700157
Paul Mundt64c96272008-10-01 15:12:27 +0900158#define iowrite8(v,a) __raw_writeb((v),(a))
159#define iowrite16(v,a) __raw_writew((v),(a))
Paul Mundtb66c1a32006-01-16 22:14:15 -0800160#define iowrite16be(v,a) __raw_writew(cpu_to_be16((v)),(a))
Paul Mundt64c96272008-10-01 15:12:27 +0900161#define iowrite32(v,a) __raw_writel((v),(a))
Paul Mundtb66c1a32006-01-16 22:14:15 -0800162#define iowrite32be(v,a) __raw_writel(cpu_to_be32((v)),(a))
163
Paul Mundt64c96272008-10-01 15:12:27 +0900164#define ioread8_rep(a, d, c) __raw_readsb((a), (d), (c))
165#define ioread16_rep(a, d, c) __raw_readsw((a), (d), (c))
166#define ioread32_rep(a, d, c) __raw_readsl((a), (d), (c))
Paul Mundtb66c1a32006-01-16 22:14:15 -0800167
Paul Mundt64c96272008-10-01 15:12:27 +0900168#define iowrite8_rep(a, s, c) __raw_writesb((a), (s), (c))
169#define iowrite16_rep(a, s, c) __raw_writesw((a), (s), (c))
170#define iowrite32_rep(a, s, c) __raw_writesl((a), (s), (c))
David McKay15444a82009-08-24 16:10:40 +0900171#endif
172
173#define mmio_insb(p,d,c) __raw_readsb(p,d,c)
174#define mmio_insw(p,d,c) __raw_readsw(p,d,c)
175#define mmio_insl(p,d,c) __raw_readsl(p,d,c)
176
177#define mmio_outsb(p,s,c) __raw_writesb(p,s,c)
178#define mmio_outsw(p,s,c) __raw_writesw(p,s,c)
179#define mmio_outsl(p,s,c) __raw_writesl(p,s,c)
Paul Mundtb66c1a32006-01-16 22:14:15 -0800180
Paul Mundt14866542008-10-04 05:25:52 +0900181/* synco on SH-4A, otherwise a nop */
182#define mmiowb() wmb()
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183
Paul Mundt0f2c15c2007-11-21 18:06:34 +0900184#define IO_SPACE_LIMIT 0xffffffff
185
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186/*
Paul Mundt14866542008-10-04 05:25:52 +0900187 * This function provides a method for the generic case where a
188 * board-specific ioport_map simply needs to return the port + some
189 * arbitrary port base.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190 *
191 * We use this at board setup time to implicitly set the port base, and
Paul Mundtb66c1a32006-01-16 22:14:15 -0800192 * as a result, we can use the generic ioport_map.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700193 */
194static inline void __set_io_port_base(unsigned long pbase)
195{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700196 generic_io_base = pbase;
197}
198
Magnus Damme7cc9a72008-02-07 20:18:21 +0900199#define __ioport_map(p, n) sh_mv.mv_ioport_map((p), (n))
200
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201/* We really want to try and get these to memcpy etc */
Paul Mundt14866542008-10-04 05:25:52 +0900202void memcpy_fromio(void *, const volatile void __iomem *, unsigned long);
203void memcpy_toio(volatile void __iomem *, const void *, unsigned long);
204void memset_io(volatile void __iomem *, int, unsigned long);
Paul Mundt959f85f2006-09-27 16:43:28 +0900205
Paul Mundtac490a42007-11-20 18:26:28 +0900206/* Quad-word real-mode I/O, don't ask.. */
207unsigned long long peek_real_address_q(unsigned long long addr);
208unsigned long long poke_real_address_q(unsigned long long addr,
209 unsigned long long val);
210
Paul Mundtda06b8d2007-11-09 12:58:12 +0900211#if !defined(CONFIG_MMU)
212#define virt_to_phys(address) ((unsigned long)(address))
213#define phys_to_virt(address) ((void *)(address))
Stuart Menefyd02b08f2007-11-30 17:52:53 +0900214#else
Paul Mundtda06b8d2007-11-09 12:58:12 +0900215#define virt_to_phys(address) (__pa(address))
216#define phys_to_virt(address) (__va(address))
Yoshinori Satoa2d1a5f2006-09-27 17:25:07 +0900217#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219/*
Paul Mundtda06b8d2007-11-09 12:58:12 +0900220 * On 32-bit SH, we traditionally have the whole physical address space
221 * mapped at all times (as MIPS does), so "ioremap()" and "iounmap()" do
222 * not need to do anything but place the address in the proper segment.
223 * This is true for P1 and P2 addresses, as well as some P3 ones.
224 * However, most of the P3 addresses and newer cores using extended
225 * addressing need to map through page tables, so the ioremap()
226 * implementation becomes a bit more complicated.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227 *
Paul Mundtda06b8d2007-11-09 12:58:12 +0900228 * See arch/sh/mm/ioremap.c for additional notes on this.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229 *
230 * We cheat a bit and always return uncachable areas until we've fixed
Paul Mundtb66c1a32006-01-16 22:14:15 -0800231 * the drivers to handle caching properly.
Paul Mundtda06b8d2007-11-09 12:58:12 +0900232 *
233 * On the SH-5 the concept of segmentation in the 1:1 PXSEG sense simply
234 * doesn't exist, so everything must go through page tables.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235 */
Paul Mundtb66c1a32006-01-16 22:14:15 -0800236#ifdef CONFIG_MMU
Paul Mundtbf3cded2009-12-14 14:23:41 +0900237void __iomem *__ioremap_caller(unsigned long offset, unsigned long size,
Paul Mundtd57d6402010-01-19 13:34:38 +0900238 pgprot_t prot, void *caller);
Paul Mundtb66c1a32006-01-16 22:14:15 -0800239void __iounmap(void __iomem *addr);
Paul Mundtccd80582008-04-25 12:58:40 +0900240
Matt Fleming4d35b932009-11-05 07:54:17 +0000241#ifdef CONFIG_IOREMAP_FIXED
242extern void __iomem *ioremap_fixed(resource_size_t, unsigned long, pgprot_t);
Paul Mundt4f744af2010-01-18 21:30:29 +0900243extern int iounmap_fixed(void __iomem *);
Matt Fleming4d35b932009-11-05 07:54:17 +0000244extern void ioremap_fixed_init(void);
Paul Mundtedf711b2010-01-18 21:20:13 +0900245#else
246static inline void __iomem *
247ioremap_fixed(resource_size t phys_addr, unsigned long size, pgprot_t prot)
248{
249 BUG();
250}
251
252static inline void ioremap_fixed_init(void) { }
Paul Mundt4f744af2010-01-18 21:30:29 +0900253static inline int iounmap_fixed(void __iomem *addr) { return -EINVAL; }
Matt Fleming4d35b932009-11-05 07:54:17 +0000254#endif
255
Paul Mundtb66c1a32006-01-16 22:14:15 -0800256static inline void __iomem *
Paul Mundtd57d6402010-01-19 13:34:38 +0900257__ioremap(unsigned long offset, unsigned long size, pgprot_t prot)
Paul Mundtbf3cded2009-12-14 14:23:41 +0900258{
Paul Mundtd57d6402010-01-19 13:34:38 +0900259 return __ioremap_caller(offset, size, prot, __builtin_return_address(0));
Paul Mundtbf3cded2009-12-14 14:23:41 +0900260}
261
262static inline void __iomem *
Paul Mundtd57d6402010-01-19 13:34:38 +0900263__ioremap_29bit(unsigned long offset, unsigned long size, pgprot_t prot)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700264{
Paul Mundta0ab3662010-01-13 18:31:48 +0900265#ifdef CONFIG_29BIT
Paul Mundtb66c1a32006-01-16 22:14:15 -0800266 unsigned long last_addr = offset + size - 1;
267
268 /*
269 * For P1 and P2 space this is trivial, as everything is already
270 * mapped. Uncached access for P1 addresses are done through P2.
271 * In the P3 case or for addresses outside of the 29-bit space,
272 * mapping must be done by the PMB or by using page tables.
273 */
274 if (likely(PXSEG(offset) < P3SEG && PXSEG(last_addr) < P3SEG)) {
Paul Mundtd57d6402010-01-19 13:34:38 +0900275 if (unlikely(pgprot_val(prot) & _PAGE_CACHABLE))
Paul Mundtb66c1a32006-01-16 22:14:15 -0800276 return (void __iomem *)P1SEGADDR(offset);
277
278 return (void __iomem *)P2SEGADDR(offset);
279 }
Magnus Damm716777d2008-11-25 21:57:29 +0900280
281 /* P4 above the store queues are always mapped. */
282 if (unlikely(offset >= P3_ADDR_MAX))
283 return (void __iomem *)P4SEGADDR(offset);
Paul Mundtda06b8d2007-11-09 12:58:12 +0900284#endif
Paul Mundtb66c1a32006-01-16 22:14:15 -0800285
Paul Mundta0ab3662010-01-13 18:31:48 +0900286 return NULL;
287}
288
289static inline void __iomem *
Paul Mundtd57d6402010-01-19 13:34:38 +0900290__ioremap_mode(unsigned long offset, unsigned long size, pgprot_t prot)
Paul Mundta0ab3662010-01-13 18:31:48 +0900291{
292 void __iomem *ret;
293
294 ret = __ioremap_trapped(offset, size);
295 if (ret)
296 return ret;
297
Paul Mundtd57d6402010-01-19 13:34:38 +0900298 ret = __ioremap_29bit(offset, size, prot);
Paul Mundta0ab3662010-01-13 18:31:48 +0900299 if (ret)
300 return ret;
301
Paul Mundtd57d6402010-01-19 13:34:38 +0900302 return __ioremap(offset, size, prot);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700303}
Magnus Damme6be3a22009-04-30 12:56:37 +0900304#else
Paul Mundtd57d6402010-01-19 13:34:38 +0900305#define __ioremap(offset, size, prot) ((void __iomem *)(offset))
306#define __ioremap_mode(offset, size, prot) ((void __iomem *)(offset))
Magnus Damme6be3a22009-04-30 12:56:37 +0900307#define __iounmap(addr) do { } while (0)
308#endif /* CONFIG_MMU */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309
Paul Mundtd57d6402010-01-19 13:34:38 +0900310static inline void __iomem *
311ioremap(unsigned long offset, unsigned long size)
312{
313 return __ioremap_mode(offset, size, PAGE_KERNEL_NOCACHE);
314}
315
316static inline void __iomem *
317ioremap_cache(unsigned long offset, unsigned long size)
318{
319 return __ioremap_mode(offset, size, PAGE_KERNEL);
320}
321
322static inline void __iomem *
323ioremap_prot(resource_size_t offset, unsigned long size, unsigned long flags)
324{
325 return __ioremap_mode(offset, size, __pgprot(flags));
326}
327
328#define ioremap_nocache ioremap
329#define p3_ioremap __ioremap
330#define iounmap __iounmap
Linus Torvalds1da177e2005-04-16 15:20:36 -0700331
Paul Mundt14866542008-10-04 05:25:52 +0900332#define maybebadio(port) \
333 printk(KERN_ERR "bad PC-like io %s:%u for port 0x%lx at 0x%08x\n", \
334 __func__, __LINE__, (port), (u32)__builtin_return_address(0))
335
Linus Torvalds1da177e2005-04-16 15:20:36 -0700336/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337 * Convert a physical pointer to a virtual kernel pointer for /dev/mem
338 * access
339 */
340#define xlate_dev_mem_ptr(p) __va(p)
341
342/*
343 * Convert a virtual cached pointer to an uncached pointer
344 */
345#define xlate_dev_kmem_ptr(p) p
346
Paul Mundt185aed72008-11-12 12:53:48 +0900347#define ARCH_HAS_VALID_PHYS_ADDR_RANGE
348int valid_phys_addr_range(unsigned long addr, size_t size);
349int valid_mmap_phys_addr_range(unsigned long pfn, size_t size);
350
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351#endif /* __KERNEL__ */
352
353#endif /* __ASM_SH_IO_H */