blob: 9093577755f69bac2c548518922b1b63215a62a6 [file] [log] [blame]
Lennert Buytenhek2e16a772008-10-07 13:46:22 +00001/*
2 * net/dsa/mv88e6060.c - Driver for Marvell 88e6060 switch chips
Lennert Buytenheke84665c2009-03-20 09:52:09 +00003 * Copyright (c) 2008-2009 Marvell Semiconductor
Lennert Buytenhek2e16a772008-10-07 13:46:22 +00004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; either version 2 of the License, or
8 * (at your option) any later version.
9 */
10
Barry Grussling19b2f972013-01-08 16:05:54 +000011#include <linux/delay.h>
12#include <linux/jiffies.h>
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000013#include <linux/list.h>
Paul Gortmaker2bbba272012-01-24 10:41:40 +000014#include <linux/module.h>
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000015#include <linux/netdevice.h>
16#include <linux/phy.h>
Ben Hutchingsc8f0b862011-11-27 17:06:08 +000017#include <net/dsa.h>
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000018
19#define REG_PORT(p) (8 + (p))
20#define REG_GLOBAL 0x0f
21
22static int reg_read(struct dsa_switch *ds, int addr, int reg)
23{
Guenter Roeckb184e492014-10-17 12:30:58 -070024 struct mii_bus *bus = dsa_host_dev_to_mii_bus(ds->master_dev);
25
26 if (bus == NULL)
27 return -EINVAL;
28
Neil Armstrongf0505612015-10-22 10:37:57 +020029 return mdiobus_read_nested(bus, ds->pd->sw_addr + addr, reg);
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000030}
31
32#define REG_READ(addr, reg) \
33 ({ \
34 int __ret; \
35 \
36 __ret = reg_read(ds, addr, reg); \
37 if (__ret < 0) \
38 return __ret; \
39 __ret; \
40 })
41
42
43static int reg_write(struct dsa_switch *ds, int addr, int reg, u16 val)
44{
Guenter Roeckb184e492014-10-17 12:30:58 -070045 struct mii_bus *bus = dsa_host_dev_to_mii_bus(ds->master_dev);
46
47 if (bus == NULL)
48 return -EINVAL;
49
Neil Armstrongf0505612015-10-22 10:37:57 +020050 return mdiobus_write_nested(bus, ds->pd->sw_addr + addr, reg, val);
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000051}
52
53#define REG_WRITE(addr, reg, val) \
54 ({ \
55 int __ret; \
56 \
57 __ret = reg_write(ds, addr, reg, val); \
58 if (__ret < 0) \
59 return __ret; \
60 })
61
Alexander Duyckb4d23942014-09-15 13:00:27 -040062static char *mv88e6060_probe(struct device *host_dev, int sw_addr)
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000063{
Alexander Duyckb4d23942014-09-15 13:00:27 -040064 struct mii_bus *bus = dsa_host_dev_to_mii_bus(host_dev);
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000065 int ret;
66
Alexander Duyckb4d23942014-09-15 13:00:27 -040067 if (bus == NULL)
68 return NULL;
69
Peter Korsgaardfdb838c2011-03-07 05:49:47 +000070 ret = mdiobus_read(bus, sw_addr + REG_PORT(0), 0x03);
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000071 if (ret >= 0) {
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000072 if (ret == 0x0600)
Guenter Roeck3de6aa4c2014-10-29 10:44:54 -070073 return "Marvell 88E6060 (A0)";
74 if (ret == 0x0601 || ret == 0x0602)
75 return "Marvell 88E6060 (B0)";
76 if ((ret & 0xfff0) == 0x0600)
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000077 return "Marvell 88E6060";
78 }
79
80 return NULL;
81}
82
83static int mv88e6060_switch_reset(struct dsa_switch *ds)
84{
85 int i;
86 int ret;
Barry Grussling19b2f972013-01-08 16:05:54 +000087 unsigned long timeout;
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000088
Barry Grussling3675c8d2013-01-08 16:05:53 +000089 /* Set all ports to the disabled state. */
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000090 for (i = 0; i < 6; i++) {
91 ret = REG_READ(REG_PORT(i), 0x04);
92 REG_WRITE(REG_PORT(i), 0x04, ret & 0xfffc);
93 }
94
Barry Grussling3675c8d2013-01-08 16:05:53 +000095 /* Wait for transmit queues to drain. */
Barry Grussling19b2f972013-01-08 16:05:54 +000096 usleep_range(2000, 4000);
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000097
Barry Grussling3675c8d2013-01-08 16:05:53 +000098 /* Reset the switch. */
Lennert Buytenheke84665c2009-03-20 09:52:09 +000099 REG_WRITE(REG_GLOBAL, 0x0a, 0xa130);
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000100
Barry Grussling3675c8d2013-01-08 16:05:53 +0000101 /* Wait up to one second for reset to complete. */
Barry Grussling19b2f972013-01-08 16:05:54 +0000102 timeout = jiffies + 1 * HZ;
103 while (time_before(jiffies, timeout)) {
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000104 ret = REG_READ(REG_GLOBAL, 0x00);
105 if ((ret & 0x8000) == 0x0000)
106 break;
107
Barry Grussling19b2f972013-01-08 16:05:54 +0000108 usleep_range(1000, 2000);
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000109 }
Barry Grussling19b2f972013-01-08 16:05:54 +0000110 if (time_after(jiffies, timeout))
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000111 return -ETIMEDOUT;
112
113 return 0;
114}
115
116static int mv88e6060_setup_global(struct dsa_switch *ds)
117{
Barry Grussling3675c8d2013-01-08 16:05:53 +0000118 /* Disable discarding of frames with excessive collisions,
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000119 * set the maximum frame size to 1536 bytes, and mask all
120 * interrupt sources.
121 */
122 REG_WRITE(REG_GLOBAL, 0x04, 0x0800);
123
Barry Grussling3675c8d2013-01-08 16:05:53 +0000124 /* Enable automatic address learning, set the address
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000125 * database size to 1024 entries, and set the default aging
126 * time to 5 minutes.
127 */
128 REG_WRITE(REG_GLOBAL, 0x0a, 0x2130);
129
130 return 0;
131}
132
133static int mv88e6060_setup_port(struct dsa_switch *ds, int p)
134{
135 int addr = REG_PORT(p);
136
Barry Grussling3675c8d2013-01-08 16:05:53 +0000137 /* Do not force flow control, disable Ingress and Egress
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000138 * Header tagging, disable VLAN tunneling, and set the port
139 * state to Forwarding. Additionally, if this is the CPU
140 * port, enable Ingress and Egress Trailer tagging mode.
141 */
Lennert Buytenheke84665c2009-03-20 09:52:09 +0000142 REG_WRITE(addr, 0x04, dsa_is_cpu_port(ds, p) ? 0x4103 : 0x0003);
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000143
Barry Grussling3675c8d2013-01-08 16:05:53 +0000144 /* Port based VLAN map: give each port its own address
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000145 * database, allow the CPU port to talk to each of the 'real'
146 * ports, and allow each of the 'real' ports to only talk to
147 * the CPU port.
148 */
149 REG_WRITE(addr, 0x06,
150 ((p & 0xf) << 12) |
Lennert Buytenheke84665c2009-03-20 09:52:09 +0000151 (dsa_is_cpu_port(ds, p) ?
152 ds->phys_port_mask :
153 (1 << ds->dst->cpu_port)));
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000154
Barry Grussling3675c8d2013-01-08 16:05:53 +0000155 /* Port Association Vector: when learning source addresses
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000156 * of packets, add the address to the address database using
157 * a port bitmap that has only the bit for this port set and
158 * the other bits clear.
159 */
160 REG_WRITE(addr, 0x0b, 1 << p);
161
162 return 0;
163}
164
165static int mv88e6060_setup(struct dsa_switch *ds)
166{
167 int i;
168 int ret;
169
170 ret = mv88e6060_switch_reset(ds);
171 if (ret < 0)
172 return ret;
173
174 /* @@@ initialise atu */
175
176 ret = mv88e6060_setup_global(ds);
177 if (ret < 0)
178 return ret;
179
180 for (i = 0; i < 6; i++) {
181 ret = mv88e6060_setup_port(ds, i);
182 if (ret < 0)
183 return ret;
184 }
185
186 return 0;
187}
188
189static int mv88e6060_set_addr(struct dsa_switch *ds, u8 *addr)
190{
191 REG_WRITE(REG_GLOBAL, 0x01, (addr[0] << 8) | addr[1]);
192 REG_WRITE(REG_GLOBAL, 0x02, (addr[2] << 8) | addr[3]);
193 REG_WRITE(REG_GLOBAL, 0x03, (addr[4] << 8) | addr[5]);
194
195 return 0;
196}
197
198static int mv88e6060_port_to_phy_addr(int port)
199{
200 if (port >= 0 && port <= 5)
201 return port;
202 return -1;
203}
204
205static int mv88e6060_phy_read(struct dsa_switch *ds, int port, int regnum)
206{
207 int addr;
208
209 addr = mv88e6060_port_to_phy_addr(port);
210 if (addr == -1)
211 return 0xffff;
212
213 return reg_read(ds, addr, regnum);
214}
215
216static int
217mv88e6060_phy_write(struct dsa_switch *ds, int port, int regnum, u16 val)
218{
219 int addr;
220
221 addr = mv88e6060_port_to_phy_addr(port);
222 if (addr == -1)
223 return 0xffff;
224
225 return reg_write(ds, addr, regnum, val);
226}
227
228static void mv88e6060_poll_link(struct dsa_switch *ds)
229{
230 int i;
231
232 for (i = 0; i < DSA_MAX_PORTS; i++) {
233 struct net_device *dev;
Ingo Molnard3f644d2008-11-25 16:51:13 -0800234 int uninitialized_var(port_status);
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000235 int link;
236 int speed;
237 int duplex;
238 int fc;
239
240 dev = ds->ports[i];
241 if (dev == NULL)
242 continue;
243
244 link = 0;
245 if (dev->flags & IFF_UP) {
246 port_status = reg_read(ds, REG_PORT(i), 0x00);
247 if (port_status < 0)
248 continue;
249
250 link = !!(port_status & 0x1000);
251 }
252
253 if (!link) {
254 if (netif_carrier_ok(dev)) {
Barry Grusslingab381a92013-01-08 16:05:55 +0000255 netdev_info(dev, "link down\n");
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000256 netif_carrier_off(dev);
257 }
258 continue;
259 }
260
261 speed = (port_status & 0x0100) ? 100 : 10;
262 duplex = (port_status & 0x0200) ? 1 : 0;
263 fc = ((port_status & 0xc000) == 0xc000) ? 1 : 0;
264
265 if (!netif_carrier_ok(dev)) {
Barry Grusslingab381a92013-01-08 16:05:55 +0000266 netdev_info(dev,
267 "link up, %d Mb/s, %s duplex, flow control %sabled\n",
268 speed,
269 duplex ? "full" : "half",
270 fc ? "en" : "dis");
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000271 netif_carrier_on(dev);
272 }
273 }
274}
275
276static struct dsa_switch_driver mv88e6060_switch_driver = {
Florian Fainelliac7a04c2014-09-11 21:18:09 -0700277 .tag_protocol = DSA_TAG_PROTO_TRAILER,
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000278 .probe = mv88e6060_probe,
279 .setup = mv88e6060_setup,
280 .set_addr = mv88e6060_set_addr,
281 .phy_read = mv88e6060_phy_read,
282 .phy_write = mv88e6060_phy_write,
283 .poll_link = mv88e6060_poll_link,
284};
285
Roel Kluin5eaa65b2008-12-10 15:18:31 -0800286static int __init mv88e6060_init(void)
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000287{
288 register_switch_driver(&mv88e6060_switch_driver);
289 return 0;
290}
291module_init(mv88e6060_init);
292
Roel Kluin5eaa65b2008-12-10 15:18:31 -0800293static void __exit mv88e6060_cleanup(void)
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000294{
295 unregister_switch_driver(&mv88e6060_switch_driver);
296}
297module_exit(mv88e6060_cleanup);
Ben Hutchings3d825ed2011-11-25 14:37:16 +0000298
299MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
300MODULE_DESCRIPTION("Driver for Marvell 88E6060 ethernet switch chip");
301MODULE_LICENSE("GPL");
302MODULE_ALIAS("platform:mv88e6060");