blob: 6b17da120e5fbf5c4080e59ea5decaa9927ffd54 [file] [log] [blame]
Tony Lindgren3179a012005-11-10 14:26:48 +00001/*
2 * linux/arch/arm/mach-omap1/clock.c
3 *
4 * Copyright (C) 2004 - 2005 Nokia corporation
5 * Written by Tuukka Tikkanen <tuukka.tikkanen@elektrobit.com>
6 *
7 * Modified to use omap shared clock framework by
8 * Tony Lindgren <tony@atomide.com>
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 */
14#include <linux/module.h>
15#include <linux/kernel.h>
16#include <linux/list.h>
17#include <linux/errno.h>
18#include <linux/err.h>
Russell Kingf8ce2542006-01-07 16:15:52 +000019#include <linux/clk.h>
Russell Kingfced80c2008-09-06 12:10:45 +010020#include <linux/io.h>
Tony Lindgren3179a012005-11-10 14:26:48 +000021
Tony Lindgren90afd5c2006-09-25 13:27:20 +030022#include <asm/mach-types.h>
Tony Lindgren3179a012005-11-10 14:26:48 +000023
Russell Kinga09e64f2008-08-05 16:14:15 +010024#include <mach/cpu.h>
25#include <mach/usb.h>
26#include <mach/clock.h>
27#include <mach/sram.h>
Tony Lindgren3179a012005-11-10 14:26:48 +000028
Russell King548d8492008-11-04 14:02:46 +000029static const struct clkops clkops_generic;
30static const struct clkops clkops_uart;
31static const struct clkops clkops_dspck;
32
Tony Lindgren3179a012005-11-10 14:26:48 +000033#include "clock.h"
34
Russell King548d8492008-11-04 14:02:46 +000035static int omap1_clk_enable_generic(struct clk * clk);
36static int omap1_clk_enable(struct clk *clk);
37static void omap1_clk_disable_generic(struct clk * clk);
38static void omap1_clk_disable(struct clk *clk);
39
Tony Lindgren3179a012005-11-10 14:26:48 +000040__u32 arm_idlect1_mask;
41
42/*-------------------------------------------------------------------------
43 * Omap1 specific clock functions
44 *-------------------------------------------------------------------------*/
45
46static void omap1_watchdog_recalc(struct clk * clk)
47{
48 clk->rate = clk->parent->rate / 14;
49}
50
51static void omap1_uart_recalc(struct clk * clk)
52{
53 unsigned int val = omap_readl(clk->enable_reg);
54 if (val & clk->enable_bit)
55 clk->rate = 48000000;
56 else
57 clk->rate = 12000000;
58}
59
Imre Deakdf2c2e72007-03-05 17:22:58 +020060static void omap1_sossi_recalc(struct clk *clk)
61{
62 u32 div = omap_readl(MOD_CONF_CTRL_1);
63
64 div = (div >> 17) & 0x7;
65 div++;
66 clk->rate = clk->parent->rate / div;
67}
68
Tony Lindgren3179a012005-11-10 14:26:48 +000069static int omap1_clk_enable_dsp_domain(struct clk *clk)
70{
71 int retval;
72
Tony Lindgren10b55792006-01-17 15:30:42 -080073 retval = omap1_clk_enable(&api_ck.clk);
Tony Lindgren3179a012005-11-10 14:26:48 +000074 if (!retval) {
Tony Lindgren10b55792006-01-17 15:30:42 -080075 retval = omap1_clk_enable_generic(clk);
76 omap1_clk_disable(&api_ck.clk);
Tony Lindgren3179a012005-11-10 14:26:48 +000077 }
78
79 return retval;
80}
81
82static void omap1_clk_disable_dsp_domain(struct clk *clk)
83{
Tony Lindgren10b55792006-01-17 15:30:42 -080084 if (omap1_clk_enable(&api_ck.clk) == 0) {
85 omap1_clk_disable_generic(clk);
86 omap1_clk_disable(&api_ck.clk);
Tony Lindgren3179a012005-11-10 14:26:48 +000087 }
88}
89
Russell King548d8492008-11-04 14:02:46 +000090static const struct clkops clkops_dspck = {
91 .enable = &omap1_clk_enable_dsp_domain,
92 .disable = &omap1_clk_disable_dsp_domain,
93};
94
Tony Lindgren3179a012005-11-10 14:26:48 +000095static int omap1_clk_enable_uart_functional(struct clk *clk)
96{
97 int ret;
98 struct uart_clk *uclk;
99
Tony Lindgren10b55792006-01-17 15:30:42 -0800100 ret = omap1_clk_enable_generic(clk);
Tony Lindgren3179a012005-11-10 14:26:48 +0000101 if (ret == 0) {
102 /* Set smart idle acknowledgement mode */
103 uclk = (struct uart_clk *)clk;
104 omap_writeb((omap_readb(uclk->sysc_addr) & ~0x10) | 8,
105 uclk->sysc_addr);
106 }
107
108 return ret;
109}
110
111static void omap1_clk_disable_uart_functional(struct clk *clk)
112{
113 struct uart_clk *uclk;
114
115 /* Set force idle acknowledgement mode */
116 uclk = (struct uart_clk *)clk;
117 omap_writeb((omap_readb(uclk->sysc_addr) & ~0x18), uclk->sysc_addr);
118
Tony Lindgren10b55792006-01-17 15:30:42 -0800119 omap1_clk_disable_generic(clk);
Tony Lindgren3179a012005-11-10 14:26:48 +0000120}
121
Russell King548d8492008-11-04 14:02:46 +0000122static const struct clkops clkops_uart = {
123 .enable = &omap1_clk_enable_uart_functional,
124 .disable = &omap1_clk_disable_uart_functional,
125};
126
Tony Lindgren3179a012005-11-10 14:26:48 +0000127static void omap1_clk_allow_idle(struct clk *clk)
128{
129 struct arm_idlect1_clk * iclk = (struct arm_idlect1_clk *)clk;
130
131 if (!(clk->flags & CLOCK_IDLE_CONTROL))
132 return;
133
134 if (iclk->no_idle_count > 0 && !(--iclk->no_idle_count))
135 arm_idlect1_mask |= 1 << iclk->idlect_shift;
136}
137
138static void omap1_clk_deny_idle(struct clk *clk)
139{
140 struct arm_idlect1_clk * iclk = (struct arm_idlect1_clk *)clk;
141
142 if (!(clk->flags & CLOCK_IDLE_CONTROL))
143 return;
144
145 if (iclk->no_idle_count++ == 0)
146 arm_idlect1_mask &= ~(1 << iclk->idlect_shift);
147}
148
149static __u16 verify_ckctl_value(__u16 newval)
150{
151 /* This function checks for following limitations set
152 * by the hardware (all conditions must be true):
153 * DSPMMU_CK == DSP_CK or DSPMMU_CK == DSP_CK/2
154 * ARM_CK >= TC_CK
155 * DSP_CK >= TC_CK
156 * DSPMMU_CK >= TC_CK
157 *
158 * In addition following rules are enforced:
159 * LCD_CK <= TC_CK
160 * ARMPER_CK <= TC_CK
161 *
162 * However, maximum frequencies are not checked for!
163 */
164 __u8 per_exp;
165 __u8 lcd_exp;
166 __u8 arm_exp;
167 __u8 dsp_exp;
168 __u8 tc_exp;
169 __u8 dspmmu_exp;
170
171 per_exp = (newval >> CKCTL_PERDIV_OFFSET) & 3;
172 lcd_exp = (newval >> CKCTL_LCDDIV_OFFSET) & 3;
173 arm_exp = (newval >> CKCTL_ARMDIV_OFFSET) & 3;
174 dsp_exp = (newval >> CKCTL_DSPDIV_OFFSET) & 3;
175 tc_exp = (newval >> CKCTL_TCDIV_OFFSET) & 3;
176 dspmmu_exp = (newval >> CKCTL_DSPMMUDIV_OFFSET) & 3;
177
178 if (dspmmu_exp < dsp_exp)
179 dspmmu_exp = dsp_exp;
180 if (dspmmu_exp > dsp_exp+1)
181 dspmmu_exp = dsp_exp+1;
182 if (tc_exp < arm_exp)
183 tc_exp = arm_exp;
184 if (tc_exp < dspmmu_exp)
185 tc_exp = dspmmu_exp;
186 if (tc_exp > lcd_exp)
187 lcd_exp = tc_exp;
188 if (tc_exp > per_exp)
189 per_exp = tc_exp;
190
191 newval &= 0xf000;
192 newval |= per_exp << CKCTL_PERDIV_OFFSET;
193 newval |= lcd_exp << CKCTL_LCDDIV_OFFSET;
194 newval |= arm_exp << CKCTL_ARMDIV_OFFSET;
195 newval |= dsp_exp << CKCTL_DSPDIV_OFFSET;
196 newval |= tc_exp << CKCTL_TCDIV_OFFSET;
197 newval |= dspmmu_exp << CKCTL_DSPMMUDIV_OFFSET;
198
199 return newval;
200}
201
202static int calc_dsor_exp(struct clk *clk, unsigned long rate)
203{
204 /* Note: If target frequency is too low, this function will return 4,
205 * which is invalid value. Caller must check for this value and act
206 * accordingly.
207 *
208 * Note: This function does not check for following limitations set
209 * by the hardware (all conditions must be true):
210 * DSPMMU_CK == DSP_CK or DSPMMU_CK == DSP_CK/2
211 * ARM_CK >= TC_CK
212 * DSP_CK >= TC_CK
213 * DSPMMU_CK >= TC_CK
214 */
215 unsigned long realrate;
216 struct clk * parent;
217 unsigned dsor_exp;
218
Tony Lindgren3179a012005-11-10 14:26:48 +0000219 parent = clk->parent;
Russell Kingc0fc18c52008-09-05 15:10:27 +0100220 if (unlikely(parent == NULL))
Tony Lindgren3179a012005-11-10 14:26:48 +0000221 return -EIO;
222
223 realrate = parent->rate;
224 for (dsor_exp=0; dsor_exp<4; dsor_exp++) {
225 if (realrate <= rate)
226 break;
227
228 realrate /= 2;
229 }
230
231 return dsor_exp;
232}
233
234static void omap1_ckctl_recalc(struct clk * clk)
235{
236 int dsor;
237
238 /* Calculate divisor encoded as 2-bit exponent */
239 dsor = 1 << (3 & (omap_readw(ARM_CKCTL) >> clk->rate_offset));
240
241 if (unlikely(clk->rate == clk->parent->rate / dsor))
242 return; /* No change, quick exit */
243 clk->rate = clk->parent->rate / dsor;
Tony Lindgren3179a012005-11-10 14:26:48 +0000244}
245
246static void omap1_ckctl_recalc_dsp_domain(struct clk * clk)
247{
248 int dsor;
249
250 /* Calculate divisor encoded as 2-bit exponent
251 *
252 * The clock control bits are in DSP domain,
253 * so api_ck is needed for access.
254 * Note that DSP_CKCTL virt addr = phys addr, so
255 * we must use __raw_readw() instead of omap_readw().
256 */
Tony Lindgren10b55792006-01-17 15:30:42 -0800257 omap1_clk_enable(&api_ck.clk);
Tony Lindgren3179a012005-11-10 14:26:48 +0000258 dsor = 1 << (3 & (__raw_readw(DSP_CKCTL) >> clk->rate_offset));
Tony Lindgren10b55792006-01-17 15:30:42 -0800259 omap1_clk_disable(&api_ck.clk);
Tony Lindgren3179a012005-11-10 14:26:48 +0000260
261 if (unlikely(clk->rate == clk->parent->rate / dsor))
262 return; /* No change, quick exit */
263 clk->rate = clk->parent->rate / dsor;
Tony Lindgren3179a012005-11-10 14:26:48 +0000264}
265
266/* MPU virtual clock functions */
267static int omap1_select_table_rate(struct clk * clk, unsigned long rate)
268{
269 /* Find the highest supported frequency <= rate and switch to it */
270 struct mpu_rate * ptr;
271
272 if (clk != &virtual_ck_mpu)
273 return -EINVAL;
274
275 for (ptr = rate_table; ptr->rate; ptr++) {
276 if (ptr->xtal != ck_ref.rate)
277 continue;
278
279 /* DPLL1 cannot be reprogrammed without risking system crash */
280 if (likely(ck_dpll1.rate!=0) && ptr->pll_rate != ck_dpll1.rate)
281 continue;
282
283 /* Can check only after xtal frequency check */
284 if (ptr->rate <= rate)
285 break;
286 }
287
288 if (!ptr->rate)
289 return -EINVAL;
290
291 /*
292 * In most cases we should not need to reprogram DPLL.
293 * Reprogramming the DPLL is tricky, it must be done from SRAM.
Brian Swetland495f71d2006-06-26 16:16:03 -0700294 * (on 730, bit 13 must always be 1)
Tony Lindgren3179a012005-11-10 14:26:48 +0000295 */
Brian Swetland495f71d2006-06-26 16:16:03 -0700296 if (cpu_is_omap730())
297 omap_sram_reprogram_clock(ptr->dpllctl_val, ptr->ckctl_val | 0x2000);
298 else
299 omap_sram_reprogram_clock(ptr->dpllctl_val, ptr->ckctl_val);
Tony Lindgren3179a012005-11-10 14:26:48 +0000300
301 ck_dpll1.rate = ptr->pll_rate;
Tony Lindgren3179a012005-11-10 14:26:48 +0000302 return 0;
303}
304
305static int omap1_clk_set_rate_dsp_domain(struct clk *clk, unsigned long rate)
306{
Russell Kingd5e60722009-02-08 16:07:46 +0000307 int dsor_exp;
308 u16 regval;
Tony Lindgren3179a012005-11-10 14:26:48 +0000309
Russell Kingd5e60722009-02-08 16:07:46 +0000310 dsor_exp = calc_dsor_exp(clk, rate);
311 if (dsor_exp > 3)
312 dsor_exp = -EINVAL;
313 if (dsor_exp < 0)
314 return dsor_exp;
Tony Lindgren3179a012005-11-10 14:26:48 +0000315
Russell Kingd5e60722009-02-08 16:07:46 +0000316 regval = __raw_readw(DSP_CKCTL);
317 regval &= ~(3 << clk->rate_offset);
318 regval |= dsor_exp << clk->rate_offset;
319 __raw_writew(regval, DSP_CKCTL);
320 clk->rate = clk->parent->rate / (1 << dsor_exp);
Tony Lindgren3179a012005-11-10 14:26:48 +0000321
Russell Kingd5e60722009-02-08 16:07:46 +0000322 return 0;
323}
324
325static long omap1_clk_round_rate_ckctl_arm(struct clk *clk, unsigned long rate)
326{
327 int dsor_exp = calc_dsor_exp(clk, rate);
328 if (dsor_exp < 0)
329 return dsor_exp;
330 if (dsor_exp > 3)
331 dsor_exp = 3;
332 return clk->parent->rate / (1 << dsor_exp);
333}
334
335static int omap1_clk_set_rate_ckctl_arm(struct clk *clk, unsigned long rate)
336{
337 int dsor_exp;
338 u16 regval;
339
340 dsor_exp = calc_dsor_exp(clk, rate);
341 if (dsor_exp > 3)
342 dsor_exp = -EINVAL;
343 if (dsor_exp < 0)
344 return dsor_exp;
345
346 regval = omap_readw(ARM_CKCTL);
347 regval &= ~(3 << clk->rate_offset);
348 regval |= dsor_exp << clk->rate_offset;
349 regval = verify_ckctl_value(regval);
350 omap_writew(regval, ARM_CKCTL);
351 clk->rate = clk->parent->rate / (1 << dsor_exp);
352 return 0;
Tony Lindgren3179a012005-11-10 14:26:48 +0000353}
354
355static long omap1_round_to_table_rate(struct clk * clk, unsigned long rate)
356{
357 /* Find the highest supported frequency <= rate */
358 struct mpu_rate * ptr;
359 long highest_rate;
360
361 if (clk != &virtual_ck_mpu)
362 return -EINVAL;
363
364 highest_rate = -EINVAL;
365
366 for (ptr = rate_table; ptr->rate; ptr++) {
367 if (ptr->xtal != ck_ref.rate)
368 continue;
369
370 highest_rate = ptr->rate;
371
372 /* Can check only after xtal frequency check */
373 if (ptr->rate <= rate)
374 break;
375 }
376
377 return highest_rate;
378}
379
380static unsigned calc_ext_dsor(unsigned long rate)
381{
382 unsigned dsor;
383
384 /* MCLK and BCLK divisor selection is not linear:
385 * freq = 96MHz / dsor
386 *
387 * RATIO_SEL range: dsor <-> RATIO_SEL
388 * 0..6: (RATIO_SEL+2) <-> (dsor-2)
389 * 6..48: (8+(RATIO_SEL-6)*2) <-> ((dsor-8)/2+6)
390 * Minimum dsor is 2 and maximum is 96. Odd divisors starting from 9
391 * can not be used.
392 */
393 for (dsor = 2; dsor < 96; ++dsor) {
394 if ((dsor & 1) && dsor > 8)
Tony Lindgrenb824efa2006-04-02 17:46:20 +0100395 continue;
Tony Lindgren3179a012005-11-10 14:26:48 +0000396 if (rate >= 96000000 / dsor)
397 break;
398 }
399 return dsor;
400}
401
402/* Only needed on 1510 */
403static int omap1_set_uart_rate(struct clk * clk, unsigned long rate)
404{
405 unsigned int val;
406
407 val = omap_readl(clk->enable_reg);
408 if (rate == 12000000)
409 val &= ~(1 << clk->enable_bit);
410 else if (rate == 48000000)
411 val |= (1 << clk->enable_bit);
412 else
413 return -EINVAL;
414 omap_writel(val, clk->enable_reg);
415 clk->rate = rate;
416
417 return 0;
418}
419
420/* External clock (MCLK & BCLK) functions */
421static int omap1_set_ext_clk_rate(struct clk * clk, unsigned long rate)
422{
423 unsigned dsor;
424 __u16 ratio_bits;
425
426 dsor = calc_ext_dsor(rate);
427 clk->rate = 96000000 / dsor;
428 if (dsor > 8)
429 ratio_bits = ((dsor - 8) / 2 + 6) << 2;
430 else
431 ratio_bits = (dsor - 2) << 2;
432
433 ratio_bits |= omap_readw(clk->enable_reg) & ~0xfd;
434 omap_writew(ratio_bits, clk->enable_reg);
435
436 return 0;
437}
438
Imre Deakdf2c2e72007-03-05 17:22:58 +0200439static int omap1_set_sossi_rate(struct clk *clk, unsigned long rate)
440{
441 u32 l;
442 int div;
443 unsigned long p_rate;
444
445 p_rate = clk->parent->rate;
446 /* Round towards slower frequency */
447 div = (p_rate + rate - 1) / rate;
448 div--;
449 if (div < 0 || div > 7)
450 return -EINVAL;
451
452 l = omap_readl(MOD_CONF_CTRL_1);
453 l &= ~(7 << 17);
454 l |= div << 17;
455 omap_writel(l, MOD_CONF_CTRL_1);
456
457 clk->rate = p_rate / (div + 1);
Imre Deakdf2c2e72007-03-05 17:22:58 +0200458
459 return 0;
460}
461
Tony Lindgren3179a012005-11-10 14:26:48 +0000462static long omap1_round_ext_clk_rate(struct clk * clk, unsigned long rate)
463{
464 return 96000000 / calc_ext_dsor(rate);
465}
466
467static void omap1_init_ext_clk(struct clk * clk)
468{
469 unsigned dsor;
470 __u16 ratio_bits;
471
472 /* Determine current rate and ensure clock is based on 96MHz APLL */
473 ratio_bits = omap_readw(clk->enable_reg) & ~1;
474 omap_writew(ratio_bits, clk->enable_reg);
475
476 ratio_bits = (ratio_bits & 0xfc) >> 2;
477 if (ratio_bits > 6)
478 dsor = (ratio_bits - 6) * 2 + 8;
479 else
480 dsor = ratio_bits + 2;
481
482 clk-> rate = 96000000 / dsor;
483}
484
Tony Lindgren10b55792006-01-17 15:30:42 -0800485static int omap1_clk_enable(struct clk *clk)
Tony Lindgren3179a012005-11-10 14:26:48 +0000486{
487 int ret = 0;
488 if (clk->usecount++ == 0) {
489 if (likely(clk->parent)) {
Tony Lindgren10b55792006-01-17 15:30:42 -0800490 ret = omap1_clk_enable(clk->parent);
Tony Lindgren3179a012005-11-10 14:26:48 +0000491
492 if (unlikely(ret != 0)) {
493 clk->usecount--;
494 return ret;
495 }
496
497 if (clk->flags & CLOCK_NO_IDLE_PARENT)
Dirk Behme6f9c92f2006-12-06 17:13:51 -0800498 omap1_clk_deny_idle(clk->parent);
Tony Lindgren3179a012005-11-10 14:26:48 +0000499 }
500
Russell King548d8492008-11-04 14:02:46 +0000501 ret = clk->ops->enable(clk);
Tony Lindgren3179a012005-11-10 14:26:48 +0000502
503 if (unlikely(ret != 0) && clk->parent) {
Tony Lindgren10b55792006-01-17 15:30:42 -0800504 omap1_clk_disable(clk->parent);
Tony Lindgren3179a012005-11-10 14:26:48 +0000505 clk->usecount--;
506 }
507 }
508
509 return ret;
510}
511
Tony Lindgren10b55792006-01-17 15:30:42 -0800512static void omap1_clk_disable(struct clk *clk)
Tony Lindgren3179a012005-11-10 14:26:48 +0000513{
514 if (clk->usecount > 0 && !(--clk->usecount)) {
Russell King548d8492008-11-04 14:02:46 +0000515 clk->ops->disable(clk);
Tony Lindgren3179a012005-11-10 14:26:48 +0000516 if (likely(clk->parent)) {
Tony Lindgren10b55792006-01-17 15:30:42 -0800517 omap1_clk_disable(clk->parent);
Tony Lindgren3179a012005-11-10 14:26:48 +0000518 if (clk->flags & CLOCK_NO_IDLE_PARENT)
Dirk Behme6f9c92f2006-12-06 17:13:51 -0800519 omap1_clk_allow_idle(clk->parent);
Tony Lindgren3179a012005-11-10 14:26:48 +0000520 }
521 }
522}
523
Tony Lindgren10b55792006-01-17 15:30:42 -0800524static int omap1_clk_enable_generic(struct clk *clk)
Tony Lindgren3179a012005-11-10 14:26:48 +0000525{
526 __u16 regval16;
527 __u32 regval32;
528
Russell Kingc0fc18c52008-09-05 15:10:27 +0100529 if (unlikely(clk->enable_reg == NULL)) {
Tony Lindgren3179a012005-11-10 14:26:48 +0000530 printk(KERN_ERR "clock.c: Enable for %s without enable code\n",
531 clk->name);
Dirk Behme6f9c92f2006-12-06 17:13:51 -0800532 return -EINVAL;
Tony Lindgren3179a012005-11-10 14:26:48 +0000533 }
534
535 if (clk->flags & ENABLE_REG_32BIT) {
536 if (clk->flags & VIRTUAL_IO_ADDRESS) {
537 regval32 = __raw_readl(clk->enable_reg);
538 regval32 |= (1 << clk->enable_bit);
539 __raw_writel(regval32, clk->enable_reg);
540 } else {
541 regval32 = omap_readl(clk->enable_reg);
542 regval32 |= (1 << clk->enable_bit);
543 omap_writel(regval32, clk->enable_reg);
544 }
545 } else {
546 if (clk->flags & VIRTUAL_IO_ADDRESS) {
547 regval16 = __raw_readw(clk->enable_reg);
548 regval16 |= (1 << clk->enable_bit);
549 __raw_writew(regval16, clk->enable_reg);
550 } else {
551 regval16 = omap_readw(clk->enable_reg);
552 regval16 |= (1 << clk->enable_bit);
553 omap_writew(regval16, clk->enable_reg);
554 }
555 }
556
Dirk Behme6f9c92f2006-12-06 17:13:51 -0800557 return 0;
Tony Lindgren3179a012005-11-10 14:26:48 +0000558}
559
Tony Lindgren10b55792006-01-17 15:30:42 -0800560static void omap1_clk_disable_generic(struct clk *clk)
Tony Lindgren3179a012005-11-10 14:26:48 +0000561{
562 __u16 regval16;
563 __u32 regval32;
564
Russell Kingc0fc18c52008-09-05 15:10:27 +0100565 if (clk->enable_reg == NULL)
Tony Lindgren3179a012005-11-10 14:26:48 +0000566 return;
567
568 if (clk->flags & ENABLE_REG_32BIT) {
569 if (clk->flags & VIRTUAL_IO_ADDRESS) {
570 regval32 = __raw_readl(clk->enable_reg);
571 regval32 &= ~(1 << clk->enable_bit);
572 __raw_writel(regval32, clk->enable_reg);
573 } else {
574 regval32 = omap_readl(clk->enable_reg);
575 regval32 &= ~(1 << clk->enable_bit);
576 omap_writel(regval32, clk->enable_reg);
577 }
578 } else {
579 if (clk->flags & VIRTUAL_IO_ADDRESS) {
580 regval16 = __raw_readw(clk->enable_reg);
581 regval16 &= ~(1 << clk->enable_bit);
582 __raw_writew(regval16, clk->enable_reg);
583 } else {
584 regval16 = omap_readw(clk->enable_reg);
585 regval16 &= ~(1 << clk->enable_bit);
586 omap_writew(regval16, clk->enable_reg);
587 }
588 }
589}
590
Russell King548d8492008-11-04 14:02:46 +0000591static const struct clkops clkops_generic = {
592 .enable = &omap1_clk_enable_generic,
593 .disable = &omap1_clk_disable_generic,
594};
595
Tony Lindgren3179a012005-11-10 14:26:48 +0000596static long omap1_clk_round_rate(struct clk *clk, unsigned long rate)
597{
Tony Lindgren3179a012005-11-10 14:26:48 +0000598 if (clk->flags & RATE_FIXED)
599 return clk->rate;
600
Russell Kingc0fc18c52008-09-05 15:10:27 +0100601 if (clk->round_rate != NULL)
Tony Lindgren3179a012005-11-10 14:26:48 +0000602 return clk->round_rate(clk, rate);
603
604 return clk->rate;
605}
606
607static int omap1_clk_set_rate(struct clk *clk, unsigned long rate)
608{
609 int ret = -EINVAL;
Tony Lindgren3179a012005-11-10 14:26:48 +0000610
611 if (clk->set_rate)
612 ret = clk->set_rate(clk, rate);
Tony Lindgren3179a012005-11-10 14:26:48 +0000613 return ret;
614}
615
616/*-------------------------------------------------------------------------
617 * Omap1 clock reset and init functions
618 *-------------------------------------------------------------------------*/
619
620#ifdef CONFIG_OMAP_RESET_CLOCKS
Tony Lindgren3179a012005-11-10 14:26:48 +0000621
Tony Lindgren90afd5c2006-09-25 13:27:20 +0300622static void __init omap1_clk_disable_unused(struct clk *clk)
Tony Lindgren3179a012005-11-10 14:26:48 +0000623{
Tony Lindgren3179a012005-11-10 14:26:48 +0000624 __u32 regval32;
625
Tony Lindgren90afd5c2006-09-25 13:27:20 +0300626 /* Clocks in the DSP domain need api_ck. Just assume bootloader
627 * has not enabled any DSP clocks */
Russell King397fcaf2008-09-05 15:46:19 +0100628 if (clk->enable_reg == DSP_IDLECT2) {
Tony Lindgren90afd5c2006-09-25 13:27:20 +0300629 printk(KERN_INFO "Skipping reset check for DSP domain "
630 "clock \"%s\"\n", clk->name);
631 return;
Tony Lindgren3179a012005-11-10 14:26:48 +0000632 }
633
Tony Lindgren90afd5c2006-09-25 13:27:20 +0300634 /* Is the clock already disabled? */
635 if (clk->flags & ENABLE_REG_32BIT) {
636 if (clk->flags & VIRTUAL_IO_ADDRESS)
637 regval32 = __raw_readl(clk->enable_reg);
638 else
639 regval32 = omap_readl(clk->enable_reg);
640 } else {
641 if (clk->flags & VIRTUAL_IO_ADDRESS)
642 regval32 = __raw_readw(clk->enable_reg);
643 else
644 regval32 = omap_readw(clk->enable_reg);
645 }
646
647 if ((regval32 & (1 << clk->enable_bit)) == 0)
648 return;
649
650 /* FIXME: This clock seems to be necessary but no-one
651 * has asked for its activation. */
David Cohen6e2d4102007-12-13 22:27:15 -0400652 if (clk == &tc2_ck /* FIX: pm.c (SRAM), CCP, Camera */
653 || clk == &ck_dpll1out.clk /* FIX: SoSSI, SSR */
654 || clk == &arm_gpio_ck /* FIX: GPIO code for 1510 */
Tony Lindgren90afd5c2006-09-25 13:27:20 +0300655 ) {
656 printk(KERN_INFO "FIXME: Clock \"%s\" seems unused\n",
657 clk->name);
658 return;
659 }
660
661 printk(KERN_INFO "Disabling unused clock \"%s\"... ", clk->name);
Russell King548d8492008-11-04 14:02:46 +0000662 clk->ops->disable(clk);
Tony Lindgren90afd5c2006-09-25 13:27:20 +0300663 printk(" done\n");
Tony Lindgren3179a012005-11-10 14:26:48 +0000664}
Tony Lindgren3179a012005-11-10 14:26:48 +0000665
666#else
Tony Lindgren90afd5c2006-09-25 13:27:20 +0300667#define omap1_clk_disable_unused NULL
Tony Lindgren3179a012005-11-10 14:26:48 +0000668#endif
669
670static struct clk_functions omap1_clk_functions = {
Tony Lindgren10b55792006-01-17 15:30:42 -0800671 .clk_enable = omap1_clk_enable,
672 .clk_disable = omap1_clk_disable,
Tony Lindgren3179a012005-11-10 14:26:48 +0000673 .clk_round_rate = omap1_clk_round_rate,
674 .clk_set_rate = omap1_clk_set_rate,
Tony Lindgren90afd5c2006-09-25 13:27:20 +0300675 .clk_disable_unused = omap1_clk_disable_unused,
Tony Lindgren3179a012005-11-10 14:26:48 +0000676};
677
678int __init omap1_clk_init(void)
679{
680 struct clk ** clkp;
681 const struct omap_clock_config *info;
682 int crystal_type = 0; /* Default 12 MHz */
Tony Lindgren90afd5c2006-09-25 13:27:20 +0300683 u32 reg;
Tony Lindgren3179a012005-11-10 14:26:48 +0000684
Dirk Behmeef772f22006-12-06 17:14:02 -0800685#ifdef CONFIG_DEBUG_LL
686 /* Resets some clocks that may be left on from bootloader,
687 * but leaves serial clocks on.
688 */
689 omap_writel(0x3 << 29, MOD_CONF_CTRL_0);
690#endif
691
Tony Lindgren90afd5c2006-09-25 13:27:20 +0300692 /* USB_REQ_EN will be disabled later if necessary (usb_dc_ck) */
693 reg = omap_readw(SOFT_REQ_REG) & (1 << 4);
694 omap_writew(reg, SOFT_REQ_REG);
Andrzej Zaborowskief557d72006-12-06 17:13:48 -0800695 if (!cpu_is_omap15xx())
696 omap_writew(0, SOFT_REQ_REG2);
Tony Lindgren90afd5c2006-09-25 13:27:20 +0300697
Tony Lindgren3179a012005-11-10 14:26:48 +0000698 clk_init(&omap1_clk_functions);
699
700 /* By default all idlect1 clocks are allowed to idle */
701 arm_idlect1_mask = ~0;
702
703 for (clkp = onchip_clks; clkp < onchip_clks+ARRAY_SIZE(onchip_clks); clkp++) {
704 if (((*clkp)->flags &CLOCK_IN_OMAP1510) && cpu_is_omap1510()) {
705 clk_register(*clkp);
706 continue;
707 }
708
709 if (((*clkp)->flags &CLOCK_IN_OMAP16XX) && cpu_is_omap16xx()) {
710 clk_register(*clkp);
711 continue;
712 }
713
714 if (((*clkp)->flags &CLOCK_IN_OMAP730) && cpu_is_omap730()) {
715 clk_register(*clkp);
716 continue;
717 }
Tony Lindgrenb824efa2006-04-02 17:46:20 +0100718
719 if (((*clkp)->flags &CLOCK_IN_OMAP310) && cpu_is_omap310()) {
720 clk_register(*clkp);
721 continue;
722 }
Tony Lindgren3179a012005-11-10 14:26:48 +0000723 }
724
725 info = omap_get_config(OMAP_TAG_CLOCK, struct omap_clock_config);
726 if (info != NULL) {
Vladimir Ananiev99c658a2006-12-11 13:30:21 -0800727 if (!cpu_is_omap15xx())
Tony Lindgren3179a012005-11-10 14:26:48 +0000728 crystal_type = info->system_clock_type;
729 }
730
731#if defined(CONFIG_ARCH_OMAP730)
732 ck_ref.rate = 13000000;
733#elif defined(CONFIG_ARCH_OMAP16XX)
734 if (crystal_type == 2)
735 ck_ref.rate = 19200000;
736#endif
737
738 printk("Clocks: ARM_SYSST: 0x%04x DPLL_CTL: 0x%04x ARM_CKCTL: 0x%04x\n",
739 omap_readw(ARM_SYSST), omap_readw(DPLL_CTL),
740 omap_readw(ARM_CKCTL));
741
742 /* We want to be in syncronous scalable mode */
743 omap_writew(0x1000, ARM_SYSST);
744
745#ifdef CONFIG_OMAP_CLOCKS_SET_BY_BOOTLOADER
746 /* Use values set by bootloader. Determine PLL rate and recalculate
747 * dependent clocks as if kernel had changed PLL or divisors.
748 */
749 {
750 unsigned pll_ctl_val = omap_readw(DPLL_CTL);
751
752 ck_dpll1.rate = ck_ref.rate; /* Base xtal rate */
753 if (pll_ctl_val & 0x10) {
754 /* PLL enabled, apply multiplier and divisor */
755 if (pll_ctl_val & 0xf80)
756 ck_dpll1.rate *= (pll_ctl_val & 0xf80) >> 7;
757 ck_dpll1.rate /= ((pll_ctl_val & 0x60) >> 5) + 1;
758 } else {
759 /* PLL disabled, apply bypass divisor */
760 switch (pll_ctl_val & 0xc) {
761 case 0:
762 break;
763 case 0x4:
764 ck_dpll1.rate /= 2;
765 break;
766 default:
767 ck_dpll1.rate /= 4;
768 break;
769 }
770 }
771 }
Tony Lindgren3179a012005-11-10 14:26:48 +0000772#else
773 /* Find the highest supported frequency and enable it */
774 if (omap1_select_table_rate(&virtual_ck_mpu, ~0)) {
775 printk(KERN_ERR "System frequencies not set. Check your config.\n");
776 /* Guess sane values (60MHz) */
777 omap_writew(0x2290, DPLL_CTL);
Brian Swetland495f71d2006-06-26 16:16:03 -0700778 omap_writew(cpu_is_omap730() ? 0x3005 : 0x1005, ARM_CKCTL);
Tony Lindgren3179a012005-11-10 14:26:48 +0000779 ck_dpll1.rate = 60000000;
Tony Lindgren3179a012005-11-10 14:26:48 +0000780 }
781#endif
Russell Kinga9e88202008-11-13 13:07:00 +0000782 propagate_rate(&ck_dpll1);
Tony Lindgren3179a012005-11-10 14:26:48 +0000783 /* Cache rates for clocks connected to ck_ref (not dpll1) */
784 propagate_rate(&ck_ref);
785 printk(KERN_INFO "Clocking rate (xtal/DPLL1/MPU): "
786 "%ld.%01ld/%ld.%01ld/%ld.%01ld MHz\n",
787 ck_ref.rate / 1000000, (ck_ref.rate / 100000) % 10,
788 ck_dpll1.rate / 1000000, (ck_dpll1.rate / 100000) % 10,
789 arm_ck.rate / 1000000, (arm_ck.rate / 100000) % 10);
790
Brian Swetland495f71d2006-06-26 16:16:03 -0700791#if defined(CONFIG_MACH_OMAP_PERSEUS2) || defined(CONFIG_MACH_OMAP_FSAMPLE)
Tony Lindgren3179a012005-11-10 14:26:48 +0000792 /* Select slicer output as OMAP input clock */
793 omap_writew(omap_readw(OMAP730_PCC_UPLD_CTRL) & ~0x1, OMAP730_PCC_UPLD_CTRL);
794#endif
795
Tony Lindgren90afd5c2006-09-25 13:27:20 +0300796 /* Amstrad Delta wants BCLK high when inactive */
797 if (machine_is_ams_delta())
798 omap_writel(omap_readl(ULPD_CLOCK_CTRL) |
799 (1 << SDW_MCLK_INV_BIT),
800 ULPD_CLOCK_CTRL);
801
Tony Lindgren3179a012005-11-10 14:26:48 +0000802 /* Turn off DSP and ARM_TIMXO. Make sure ARM_INTHCK is not divided */
Brian Swetland495f71d2006-06-26 16:16:03 -0700803 /* (on 730, bit 13 must not be cleared) */
804 if (cpu_is_omap730())
805 omap_writew(omap_readw(ARM_CKCTL) & 0x2fff, ARM_CKCTL);
806 else
807 omap_writew(omap_readw(ARM_CKCTL) & 0x0fff, ARM_CKCTL);
Tony Lindgren3179a012005-11-10 14:26:48 +0000808
809 /* Put DSP/MPUI into reset until needed */
810 omap_writew(0, ARM_RSTCT1);
811 omap_writew(1, ARM_RSTCT2);
812 omap_writew(0x400, ARM_IDLECT1);
813
814 /*
815 * According to OMAP5910 Erratum SYS_DMA_1, bit DMACK_REQ (bit 8)
816 * of the ARM_IDLECT2 register must be set to zero. The power-on
817 * default value of this bit is one.
818 */
819 omap_writew(0x0000, ARM_IDLECT2); /* Turn LCD clock off also */
820
821 /*
822 * Only enable those clocks we will need, let the drivers
823 * enable other clocks as necessary
824 */
Tony Lindgren10b55792006-01-17 15:30:42 -0800825 clk_enable(&armper_ck.clk);
826 clk_enable(&armxor_ck.clk);
827 clk_enable(&armtim_ck.clk); /* This should be done by timer code */
Tony Lindgren3179a012005-11-10 14:26:48 +0000828
Tony Lindgrenb824efa2006-04-02 17:46:20 +0100829 if (cpu_is_omap15xx())
Tony Lindgren3179a012005-11-10 14:26:48 +0000830 clk_enable(&arm_gpio_ck);
831
832 return 0;
833}
834