blob: d2c89963af2d168179e01e72d51f6684decc8d5e [file] [log] [blame]
Daniel Lezcanofa50ae92012-01-25 00:56:06 +01001/*
2 * AT91 Power Management
3 *
4 * Copyright (C) 2005 David Brownell
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 */
11#ifndef __ARCH_ARM_MACH_AT91_PM
12#define __ARCH_ARM_MACH_AT91_PM
13
Daniel Lezcano5ad945e2013-09-22 22:29:57 +020014#include <asm/proc-fns.h>
15
Jean-Christophe PLAGNIOL-VILLARDf363c402012-02-13 12:58:53 +080016#include <mach/at91_ramc.h>
Albin Tonnerre1ea60cf2009-11-01 18:40:50 +010017
Brent Taylor7093bf22013-11-24 12:02:35 -060018#ifdef CONFIG_PM
Daniel Lezcano5ad945e2013-09-22 22:29:57 +020019extern void at91_pm_set_standby(void (*at91_standby)(void));
Brent Taylor7093bf22013-11-24 12:02:35 -060020#else
21static inline void at91_pm_set_standby(void (*at91_standby)(void)) { }
22#endif
Daniel Lezcano5ad945e2013-09-22 22:29:57 +020023
Albin Tonnerre1ea60cf2009-11-01 18:40:50 +010024/*
25 * The AT91RM9200 goes into self-refresh mode with this command, and will
26 * terminate self-refresh automatically on the next SDRAM access.
27 *
28 * Self-refresh mode is exited as soon as a memory access is made, but we don't
29 * know for sure when that happens. However, we need to restore the low-power
30 * mode if it was enabled before going idle. Restoring low-power mode while
31 * still in self-refresh is "not recommended", but seems to work.
32 */
33
Daniel Lezcano00482a42012-01-25 00:56:08 +010034static inline void at91rm9200_standby(void)
Albin Tonnerre1ea60cf2009-11-01 18:40:50 +010035{
Jean-Christophe PLAGNIOL-VILLARDf363c402012-02-13 12:58:53 +080036 u32 lpr = at91_ramc_read(0, AT91RM9200_SDRAMC_LPR);
Albin Tonnerre1ea60cf2009-11-01 18:40:50 +010037
Daniel Lezcano00482a42012-01-25 00:56:08 +010038 asm volatile(
39 "b 1f\n\t"
40 ".align 5\n\t"
41 "1: mcr p15, 0, %0, c7, c10, 4\n\t"
42 " str %0, [%1, %2]\n\t"
43 " str %3, [%1, %4]\n\t"
44 " mcr p15, 0, %0, c7, c0, 4\n\t"
45 " str %5, [%1, %2]"
46 :
Jean-Christophe PLAGNIOL-VILLARD1a269ad2011-11-16 02:58:31 +080047 : "r" (0), "r" (AT91_BASE_SYS), "r" (AT91RM9200_SDRAMC_LPR),
48 "r" (1), "r" (AT91RM9200_SDRAMC_SRR),
Daniel Lezcano00482a42012-01-25 00:56:08 +010049 "r" (lpr));
Albin Tonnerre1ea60cf2009-11-01 18:40:50 +010050}
51
Nicolas Ferre7dca3342010-06-21 14:59:27 +010052/* We manage both DDRAM/SDRAM controllers, we need more than one value to
53 * remember.
54 */
Jean-Christophe PLAGNIOL-VILLARD2d2c4762013-10-16 16:24:56 +020055static inline void at91_ddr_standby(void)
Nicolas Ferre7dca3342010-06-21 14:59:27 +010056{
Daniel Lezcano00482a42012-01-25 00:56:08 +010057 /* Those two values allow us to delay self-refresh activation
Nicolas Ferre7dca3342010-06-21 14:59:27 +010058 * to the maximum. */
Jean-Christophe PLAGNIOL-VILLARD2d2c4762013-10-16 16:24:56 +020059 u32 lpr0, lpr1 = 0;
60 u32 saved_lpr0, saved_lpr1 = 0;
Nicolas Ferre7dca3342010-06-21 14:59:27 +010061
Jean-Christophe PLAGNIOL-VILLARD2d2c4762013-10-16 16:24:56 +020062 if (at91_ramc_base[1]) {
63 saved_lpr1 = at91_ramc_read(1, AT91_DDRSDRC_LPR);
64 lpr1 = saved_lpr1 & ~AT91_DDRSDRC_LPCB;
65 lpr1 |= AT91_DDRSDRC_LPCB_SELF_REFRESH;
66 }
Nicolas Ferre7dca3342010-06-21 14:59:27 +010067
68 saved_lpr0 = at91_ramc_read(0, AT91_DDRSDRC_LPR);
69 lpr0 = saved_lpr0 & ~AT91_DDRSDRC_LPCB;
70 lpr0 |= AT91_DDRSDRC_LPCB_SELF_REFRESH;
71
72 /* self-refresh mode now */
73 at91_ramc_write(0, AT91_DDRSDRC_LPR, lpr0);
Jean-Christophe PLAGNIOL-VILLARD2d2c4762013-10-16 16:24:56 +020074 if (at91_ramc_base[1])
75 at91_ramc_write(1, AT91_DDRSDRC_LPR, lpr1);
Nicolas Ferre7dca3342010-06-21 14:59:27 +010076
Daniel Lezcano00482a42012-01-25 00:56:08 +010077 cpu_do_idle();
78
79 at91_ramc_write(0, AT91_DDRSDRC_LPR, saved_lpr0);
Jean-Christophe PLAGNIOL-VILLARD2d2c4762013-10-16 16:24:56 +020080 if (at91_ramc_base[1])
81 at91_ramc_write(1, AT91_DDRSDRC_LPR, saved_lpr1);
Nicolas Ferre7dca3342010-06-21 14:59:27 +010082}
83
Arnd Bergmannf5fa4092013-01-25 22:44:17 +000084/* We manage both DDRAM/SDRAM controllers, we need more than one value to
85 * remember.
Albin Tonnerre1ea60cf2009-11-01 18:40:50 +010086 */
Jean-Christophe PLAGNIOL-VILLARD2d2c4762013-10-16 16:24:56 +020087static inline void at91sam9_sdram_standby(void)
Arnd Bergmannf5fa4092013-01-25 22:44:17 +000088{
Jean-Christophe PLAGNIOL-VILLARD2d2c4762013-10-16 16:24:56 +020089 u32 lpr0, lpr1 = 0;
90 u32 saved_lpr0, saved_lpr1 = 0;
Arnd Bergmannf5fa4092013-01-25 22:44:17 +000091
Jean-Christophe PLAGNIOL-VILLARD2d2c4762013-10-16 16:24:56 +020092 if (at91_ramc_base[1]) {
93 saved_lpr1 = at91_ramc_read(1, AT91_SDRAMC_LPR);
94 lpr1 = saved_lpr1 & ~AT91_SDRAMC_LPCB;
95 lpr1 |= AT91_SDRAMC_LPCB_SELF_REFRESH;
96 }
Arnd Bergmannf5fa4092013-01-25 22:44:17 +000097
98 saved_lpr0 = at91_ramc_read(0, AT91_SDRAMC_LPR);
99 lpr0 = saved_lpr0 & ~AT91_SDRAMC_LPCB;
100 lpr0 |= AT91_SDRAMC_LPCB_SELF_REFRESH;
101
102 /* self-refresh mode now */
103 at91_ramc_write(0, AT91_SDRAMC_LPR, lpr0);
Jean-Christophe PLAGNIOL-VILLARD2d2c4762013-10-16 16:24:56 +0200104 if (at91_ramc_base[1])
105 at91_ramc_write(1, AT91_SDRAMC_LPR, lpr1);
Arnd Bergmannf5fa4092013-01-25 22:44:17 +0000106
107 cpu_do_idle();
108
109 at91_ramc_write(0, AT91_SDRAMC_LPR, saved_lpr0);
Jean-Christophe PLAGNIOL-VILLARD2d2c4762013-10-16 16:24:56 +0200110 if (at91_ramc_base[1])
111 at91_ramc_write(1, AT91_SDRAMC_LPR, saved_lpr1);
Albin Tonnerre1ea60cf2009-11-01 18:40:50 +0100112}
113
Daniel Lezcanofa50ae92012-01-25 00:56:06 +0100114#endif