blob: f1e70979b4c1e09fe62cfa8b85c704b0e6226b16 [file] [log] [blame]
Roland Dreier225c7b12007-05-08 18:00:38 -07001/*
2 * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
Jack Morgenstein51a379d2008-07-25 10:32:52 -07003 * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
Roland Dreier225c7b12007-05-08 18:00:38 -07004 * Copyright (c) 2005, 2006, 2007 Cisco Systems, Inc. All rights reserved.
5 *
6 * This software is available to you under a choice of one of two
7 * licenses. You may choose to be licensed under the terms of the GNU
8 * General Public License (GPL) Version 2, available from the file
9 * COPYING in the main directory of this source tree, or the
10 * OpenIB.org BSD license below:
11 *
12 * Redistribution and use in source and binary forms, with or
13 * without modification, are permitted provided that the following
14 * conditions are met:
15 *
16 * - Redistributions of source code must retain the above
17 * copyright notice, this list of conditions and the following
18 * disclaimer.
19 *
20 * - Redistributions in binary form must reproduce the above
21 * copyright notice, this list of conditions and the following
22 * disclaimer in the documentation and/or other materials
23 * provided with the distribution.
24 *
25 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
26 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
27 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
28 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
29 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
30 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
31 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
32 * SOFTWARE.
33 */
34
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +000035#include <linux/etherdevice.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070036#include <linux/mlx4/cmd.h>
Paul Gortmaker9d9779e2011-07-03 15:21:01 -040037#include <linux/module.h>
Eli Cohenc57e20dcf2009-09-24 11:03:03 -070038#include <linux/cache.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070039
40#include "fw.h"
41#include "icm.h"
42
Roland Dreierfe409002007-06-07 23:24:36 -070043enum {
Roland Dreier5ae2a7a2007-06-18 08:15:02 -070044 MLX4_COMMAND_INTERFACE_MIN_REV = 2,
45 MLX4_COMMAND_INTERFACE_MAX_REV = 3,
46 MLX4_COMMAND_INTERFACE_NEW_PORT_CMDS = 3,
Roland Dreierfe409002007-06-07 23:24:36 -070047};
48
Roland Dreier225c7b12007-05-08 18:00:38 -070049extern void __buggy_use_of_MLX4_GET(void);
50extern void __buggy_use_of_MLX4_PUT(void);
51
Rusty Russelleb939922011-12-19 14:08:01 +000052static bool enable_qos;
Jack Morgenstein51f5f0e2008-07-22 14:19:37 -070053module_param(enable_qos, bool, 0444);
54MODULE_PARM_DESC(enable_qos, "Enable Quality of Service support in the HCA (default: off)");
55
Roland Dreier225c7b12007-05-08 18:00:38 -070056#define MLX4_GET(dest, source, offset) \
57 do { \
58 void *__p = (char *) (source) + (offset); \
59 switch (sizeof (dest)) { \
60 case 1: (dest) = *(u8 *) __p; break; \
61 case 2: (dest) = be16_to_cpup(__p); break; \
62 case 4: (dest) = be32_to_cpup(__p); break; \
63 case 8: (dest) = be64_to_cpup(__p); break; \
64 default: __buggy_use_of_MLX4_GET(); \
65 } \
66 } while (0)
67
68#define MLX4_PUT(dest, source, offset) \
69 do { \
70 void *__d = ((char *) (dest) + (offset)); \
71 switch (sizeof(source)) { \
72 case 1: *(u8 *) __d = (source); break; \
73 case 2: *(__be16 *) __d = cpu_to_be16(source); break; \
74 case 4: *(__be32 *) __d = cpu_to_be32(source); break; \
75 case 8: *(__be64 *) __d = cpu_to_be64(source); break; \
76 default: __buggy_use_of_MLX4_PUT(); \
77 } \
78 } while (0)
79
Or Gerlitz52eafc62011-06-15 14:41:42 +000080static void dump_dev_cap_flags(struct mlx4_dev *dev, u64 flags)
Roland Dreier225c7b12007-05-08 18:00:38 -070081{
82 static const char *fname[] = {
83 [ 0] = "RC transport",
84 [ 1] = "UC transport",
85 [ 2] = "UD transport",
Roland Dreierea980542007-10-09 19:59:13 -070086 [ 3] = "XRC transport",
Roland Dreier225c7b12007-05-08 18:00:38 -070087 [ 4] = "reliable multicast",
88 [ 5] = "FCoIB support",
89 [ 6] = "SRQ support",
90 [ 7] = "IPoIB checksum offload",
91 [ 8] = "P_Key violation counter",
92 [ 9] = "Q_Key violation counter",
93 [10] = "VMM",
Or Gerlitz4d531aa2013-04-07 03:44:06 +000094 [12] = "Dual Port Different Protocol (DPDP) support",
Eli Cohen417608c2009-11-12 11:19:44 -080095 [15] = "Big LSO headers",
Roland Dreier225c7b12007-05-08 18:00:38 -070096 [16] = "MW support",
97 [17] = "APM support",
98 [18] = "Atomic ops support",
99 [19] = "Raw multicast support",
100 [20] = "Address vector port checking support",
101 [21] = "UD multicast support",
102 [24] = "Demand paging support",
Eli Cohen96dfa682010-10-20 21:57:02 -0700103 [25] = "Router support",
Or Gerlitzccf86322011-07-07 19:19:29 +0000104 [30] = "IBoE support",
105 [32] = "Unicast loopback support",
Yevgeny Petrilinf3a9d1f2011-10-18 01:50:42 +0000106 [34] = "FCS header control",
Or Gerlitzccf86322011-07-07 19:19:29 +0000107 [38] = "Wake On LAN support",
108 [40] = "UDP RSS support",
109 [41] = "Unicast VEP steering support",
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000110 [42] = "Multicast VEP steering support",
111 [48] = "Counters support",
Or Gerlitz540b3a32013-04-07 03:44:07 +0000112 [53] = "Port ETS Scheduler support",
Or Gerlitz4d531aa2013-04-07 03:44:06 +0000113 [55] = "Port link type sensing support",
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300114 [59] = "Port management change event support",
Or Gerlitz08ff3232012-10-21 14:59:24 +0000115 [61] = "64 byte EQE support",
116 [62] = "64 byte CQE support",
Roland Dreier225c7b12007-05-08 18:00:38 -0700117 };
118 int i;
119
120 mlx4_dbg(dev, "DEV_CAP flags:\n");
Roland Dreier23c15c22007-05-19 08:51:57 -0700121 for (i = 0; i < ARRAY_SIZE(fname); ++i)
Or Gerlitz52eafc62011-06-15 14:41:42 +0000122 if (fname[i] && (flags & (1LL << i)))
Roland Dreier225c7b12007-05-08 18:00:38 -0700123 mlx4_dbg(dev, " %s\n", fname[i]);
124}
125
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300126static void dump_dev_cap_flags2(struct mlx4_dev *dev, u64 flags)
127{
128 static const char * const fname[] = {
129 [0] = "RSS support",
130 [1] = "RSS Toeplitz Hash Function support",
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000131 [2] = "RSS XOR Hash Function support",
Matan Barak955154f2013-01-30 23:07:10 +0000132 [3] = "Device manage flow steering support",
Eugenia Emantayevd9987352013-04-23 06:06:47 +0000133 [4] = "Automatic MAC reassignment support",
134 [5] = "Time stamping support"
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300135 };
136 int i;
137
138 for (i = 0; i < ARRAY_SIZE(fname); ++i)
139 if (fname[i] && (flags & (1LL << i)))
140 mlx4_dbg(dev, " %s\n", fname[i]);
141}
142
Vladimir Sokolovsky2d928652008-07-14 23:48:53 -0700143int mlx4_MOD_STAT_CFG(struct mlx4_dev *dev, struct mlx4_mod_stat_cfg *cfg)
144{
145 struct mlx4_cmd_mailbox *mailbox;
146 u32 *inbox;
147 int err = 0;
148
149#define MOD_STAT_CFG_IN_SIZE 0x100
150
151#define MOD_STAT_CFG_PG_SZ_M_OFFSET 0x002
152#define MOD_STAT_CFG_PG_SZ_OFFSET 0x003
153
154 mailbox = mlx4_alloc_cmd_mailbox(dev);
155 if (IS_ERR(mailbox))
156 return PTR_ERR(mailbox);
157 inbox = mailbox->buf;
158
159 memset(inbox, 0, MOD_STAT_CFG_IN_SIZE);
160
161 MLX4_PUT(inbox, cfg->log_pg_sz, MOD_STAT_CFG_PG_SZ_OFFSET);
162 MLX4_PUT(inbox, cfg->log_pg_sz_m, MOD_STAT_CFG_PG_SZ_M_OFFSET);
163
164 err = mlx4_cmd(dev, mailbox->dma, 0, 0, MLX4_CMD_MOD_STAT_CFG,
Jack Morgensteinf9baff52011-12-13 04:10:51 +0000165 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
Vladimir Sokolovsky2d928652008-07-14 23:48:53 -0700166
167 mlx4_free_cmd_mailbox(dev, mailbox);
168 return err;
169}
170
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000171int mlx4_QUERY_FUNC_CAP_wrapper(struct mlx4_dev *dev, int slave,
172 struct mlx4_vhcr *vhcr,
173 struct mlx4_cmd_mailbox *inbox,
174 struct mlx4_cmd_mailbox *outbox,
175 struct mlx4_cmd_info *cmd)
176{
177 u8 field;
178 u32 size;
179 int err = 0;
180
181#define QUERY_FUNC_CAP_FLAGS_OFFSET 0x0
182#define QUERY_FUNC_CAP_NUM_PORTS_OFFSET 0x1
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000183#define QUERY_FUNC_CAP_PF_BHVR_OFFSET 0x4
Jack Morgenstein105c3202012-06-19 11:21:43 +0300184#define QUERY_FUNC_CAP_FMR_OFFSET 0x8
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000185#define QUERY_FUNC_CAP_QP_QUOTA_OFFSET 0x10
186#define QUERY_FUNC_CAP_CQ_QUOTA_OFFSET 0x14
187#define QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET 0x18
188#define QUERY_FUNC_CAP_MPT_QUOTA_OFFSET 0x20
189#define QUERY_FUNC_CAP_MTT_QUOTA_OFFSET 0x24
190#define QUERY_FUNC_CAP_MCG_QUOTA_OFFSET 0x28
191#define QUERY_FUNC_CAP_MAX_EQ_OFFSET 0x2c
Roland Dreier69612b92012-09-23 09:18:24 -0700192#define QUERY_FUNC_CAP_RESERVED_EQ_OFFSET 0x30
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000193
Jack Morgenstein105c3202012-06-19 11:21:43 +0300194#define QUERY_FUNC_CAP_FMR_FLAG 0x80
195#define QUERY_FUNC_CAP_FLAG_RDMA 0x40
196#define QUERY_FUNC_CAP_FLAG_ETH 0x80
197
198/* when opcode modifier = 1 */
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000199#define QUERY_FUNC_CAP_PHYS_PORT_OFFSET 0x3
Jack Morgenstein105c3202012-06-19 11:21:43 +0300200#define QUERY_FUNC_CAP_RDMA_PROPS_OFFSET 0x8
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000201#define QUERY_FUNC_CAP_ETH_PROPS_OFFSET 0xc
202
Jack Morgenstein47605df2012-08-03 08:40:57 +0000203#define QUERY_FUNC_CAP_QP0_TUNNEL 0x10
204#define QUERY_FUNC_CAP_QP0_PROXY 0x14
205#define QUERY_FUNC_CAP_QP1_TUNNEL 0x18
206#define QUERY_FUNC_CAP_QP1_PROXY 0x1c
207
Jack Morgenstein105c3202012-06-19 11:21:43 +0300208#define QUERY_FUNC_CAP_ETH_PROPS_FORCE_MAC 0x40
209#define QUERY_FUNC_CAP_ETH_PROPS_FORCE_VLAN 0x80
210
211#define QUERY_FUNC_CAP_RDMA_PROPS_FORCE_PHY_WQE_GID 0x80
212
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000213 if (vhcr->op_modifier == 1) {
Jack Morgenstein105c3202012-06-19 11:21:43 +0300214 field = 0;
215 /* ensure force vlan and force mac bits are not set */
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000216 MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_ETH_PROPS_OFFSET);
Jack Morgenstein105c3202012-06-19 11:21:43 +0300217 /* ensure that phy_wqe_gid bit is not set */
218 MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_RDMA_PROPS_OFFSET);
219
Jack Morgenstein47605df2012-08-03 08:40:57 +0000220 field = vhcr->in_modifier; /* phys-port = logical-port */
221 MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_PHYS_PORT_OFFSET);
222
223 /* size is now the QP number */
224 size = dev->phys_caps.base_tunnel_sqpn + 8 * slave + field - 1;
225 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP0_TUNNEL);
226
227 size += 2;
228 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP1_TUNNEL);
229
230 size = dev->phys_caps.base_proxy_sqpn + 8 * slave + field - 1;
231 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP0_PROXY);
232
233 size += 2;
234 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP1_PROXY);
235
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000236 } else if (vhcr->op_modifier == 0) {
Jack Morgenstein105c3202012-06-19 11:21:43 +0300237 /* enable rdma and ethernet interfaces */
238 field = (QUERY_FUNC_CAP_FLAG_ETH | QUERY_FUNC_CAP_FLAG_RDMA);
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000239 MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_FLAGS_OFFSET);
240
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000241 field = dev->caps.num_ports;
242 MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_NUM_PORTS_OFFSET);
243
Or Gerlitz08ff3232012-10-21 14:59:24 +0000244 size = dev->caps.function_caps; /* set PF behaviours */
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000245 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_PF_BHVR_OFFSET);
246
Jack Morgenstein105c3202012-06-19 11:21:43 +0300247 field = 0; /* protected FMR support not available as yet */
248 MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_FMR_OFFSET);
249
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000250 size = dev->caps.num_qps;
251 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP_QUOTA_OFFSET);
252
253 size = dev->caps.num_srqs;
254 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET);
255
256 size = dev->caps.num_cqs;
257 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_CQ_QUOTA_OFFSET);
258
259 size = dev->caps.num_eqs;
260 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MAX_EQ_OFFSET);
261
262 size = dev->caps.reserved_eqs;
263 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_RESERVED_EQ_OFFSET);
264
265 size = dev->caps.num_mpts;
266 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MPT_QUOTA_OFFSET);
267
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000268 size = dev->caps.num_mtts;
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000269 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MTT_QUOTA_OFFSET);
270
271 size = dev->caps.num_mgms + dev->caps.num_amgms;
272 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MCG_QUOTA_OFFSET);
273
274 } else
275 err = -EINVAL;
276
277 return err;
278}
279
Jack Morgenstein47605df2012-08-03 08:40:57 +0000280int mlx4_QUERY_FUNC_CAP(struct mlx4_dev *dev, u32 gen_or_port,
281 struct mlx4_func_cap *func_cap)
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000282{
283 struct mlx4_cmd_mailbox *mailbox;
284 u32 *outbox;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000285 u8 field, op_modifier;
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000286 u32 size;
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000287 int err = 0;
288
Jack Morgenstein47605df2012-08-03 08:40:57 +0000289 op_modifier = !!gen_or_port; /* 0 = general, 1 = logical port */
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000290
291 mailbox = mlx4_alloc_cmd_mailbox(dev);
292 if (IS_ERR(mailbox))
293 return PTR_ERR(mailbox);
294
Jack Morgenstein47605df2012-08-03 08:40:57 +0000295 err = mlx4_cmd_box(dev, 0, mailbox->dma, gen_or_port, op_modifier,
296 MLX4_CMD_QUERY_FUNC_CAP,
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000297 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
298 if (err)
299 goto out;
300
301 outbox = mailbox->buf;
302
Jack Morgenstein47605df2012-08-03 08:40:57 +0000303 if (!op_modifier) {
304 MLX4_GET(field, outbox, QUERY_FUNC_CAP_FLAGS_OFFSET);
305 if (!(field & (QUERY_FUNC_CAP_FLAG_ETH | QUERY_FUNC_CAP_FLAG_RDMA))) {
306 mlx4_err(dev, "The host supports neither eth nor rdma interfaces\n");
307 err = -EPROTONOSUPPORT;
308 goto out;
309 }
310 func_cap->flags = field;
311
312 MLX4_GET(field, outbox, QUERY_FUNC_CAP_NUM_PORTS_OFFSET);
313 func_cap->num_ports = field;
314
315 MLX4_GET(size, outbox, QUERY_FUNC_CAP_PF_BHVR_OFFSET);
316 func_cap->pf_context_behaviour = size;
317
318 MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP_QUOTA_OFFSET);
319 func_cap->qp_quota = size & 0xFFFFFF;
320
321 MLX4_GET(size, outbox, QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET);
322 func_cap->srq_quota = size & 0xFFFFFF;
323
324 MLX4_GET(size, outbox, QUERY_FUNC_CAP_CQ_QUOTA_OFFSET);
325 func_cap->cq_quota = size & 0xFFFFFF;
326
327 MLX4_GET(size, outbox, QUERY_FUNC_CAP_MAX_EQ_OFFSET);
328 func_cap->max_eq = size & 0xFFFFFF;
329
330 MLX4_GET(size, outbox, QUERY_FUNC_CAP_RESERVED_EQ_OFFSET);
331 func_cap->reserved_eq = size & 0xFFFFFF;
332
333 MLX4_GET(size, outbox, QUERY_FUNC_CAP_MPT_QUOTA_OFFSET);
334 func_cap->mpt_quota = size & 0xFFFFFF;
335
336 MLX4_GET(size, outbox, QUERY_FUNC_CAP_MTT_QUOTA_OFFSET);
337 func_cap->mtt_quota = size & 0xFFFFFF;
338
339 MLX4_GET(size, outbox, QUERY_FUNC_CAP_MCG_QUOTA_OFFSET);
340 func_cap->mcg_quota = size & 0xFFFFFF;
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000341 goto out;
342 }
343
Jack Morgenstein47605df2012-08-03 08:40:57 +0000344 /* logical port query */
345 if (gen_or_port > dev->caps.num_ports) {
346 err = -EINVAL;
347 goto out;
348 }
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000349
Jack Morgenstein47605df2012-08-03 08:40:57 +0000350 if (dev->caps.port_type[gen_or_port] == MLX4_PORT_TYPE_ETH) {
351 MLX4_GET(field, outbox, QUERY_FUNC_CAP_ETH_PROPS_OFFSET);
352 if (field & QUERY_FUNC_CAP_ETH_PROPS_FORCE_VLAN) {
353 mlx4_err(dev, "VLAN is enforced on this port\n");
354 err = -EPROTONOSUPPORT;
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000355 goto out;
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000356 }
357
Jack Morgenstein47605df2012-08-03 08:40:57 +0000358 if (field & QUERY_FUNC_CAP_ETH_PROPS_FORCE_MAC) {
359 mlx4_err(dev, "Force mac is enabled on this port\n");
360 err = -EPROTONOSUPPORT;
361 goto out;
362 }
363 } else if (dev->caps.port_type[gen_or_port] == MLX4_PORT_TYPE_IB) {
364 MLX4_GET(field, outbox, QUERY_FUNC_CAP_RDMA_PROPS_OFFSET);
365 if (field & QUERY_FUNC_CAP_RDMA_PROPS_FORCE_PHY_WQE_GID) {
366 mlx4_err(dev, "phy_wqe_gid is "
367 "enforced on this ib port\n");
368 err = -EPROTONOSUPPORT;
369 goto out;
370 }
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000371 }
372
Jack Morgenstein47605df2012-08-03 08:40:57 +0000373 MLX4_GET(field, outbox, QUERY_FUNC_CAP_PHYS_PORT_OFFSET);
374 func_cap->physical_port = field;
375 if (func_cap->physical_port != gen_or_port) {
376 err = -ENOSYS;
377 goto out;
378 }
379
380 MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP0_TUNNEL);
381 func_cap->qp0_tunnel_qpn = size & 0xFFFFFF;
382
383 MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP0_PROXY);
384 func_cap->qp0_proxy_qpn = size & 0xFFFFFF;
385
386 MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP1_TUNNEL);
387 func_cap->qp1_tunnel_qpn = size & 0xFFFFFF;
388
389 MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP1_PROXY);
390 func_cap->qp1_proxy_qpn = size & 0xFFFFFF;
391
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000392 /* All other resources are allocated by the master, but we still report
393 * 'num' and 'reserved' capabilities as follows:
394 * - num remains the maximum resource index
395 * - 'num - reserved' is the total available objects of a resource, but
396 * resource indices may be less than 'reserved'
397 * TODO: set per-resource quotas */
398
399out:
400 mlx4_free_cmd_mailbox(dev, mailbox);
401
402 return err;
403}
404
Roland Dreier225c7b12007-05-08 18:00:38 -0700405int mlx4_QUERY_DEV_CAP(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap)
406{
407 struct mlx4_cmd_mailbox *mailbox;
408 u32 *outbox;
409 u8 field;
Or Gerlitzccf86322011-07-07 19:19:29 +0000410 u32 field32, flags, ext_flags;
Roland Dreier225c7b12007-05-08 18:00:38 -0700411 u16 size;
412 u16 stat_rate;
413 int err;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700414 int i;
Roland Dreier225c7b12007-05-08 18:00:38 -0700415
416#define QUERY_DEV_CAP_OUT_SIZE 0x100
417#define QUERY_DEV_CAP_MAX_SRQ_SZ_OFFSET 0x10
418#define QUERY_DEV_CAP_MAX_QP_SZ_OFFSET 0x11
419#define QUERY_DEV_CAP_RSVD_QP_OFFSET 0x12
420#define QUERY_DEV_CAP_MAX_QP_OFFSET 0x13
421#define QUERY_DEV_CAP_RSVD_SRQ_OFFSET 0x14
422#define QUERY_DEV_CAP_MAX_SRQ_OFFSET 0x15
423#define QUERY_DEV_CAP_RSVD_EEC_OFFSET 0x16
424#define QUERY_DEV_CAP_MAX_EEC_OFFSET 0x17
425#define QUERY_DEV_CAP_MAX_CQ_SZ_OFFSET 0x19
426#define QUERY_DEV_CAP_RSVD_CQ_OFFSET 0x1a
427#define QUERY_DEV_CAP_MAX_CQ_OFFSET 0x1b
428#define QUERY_DEV_CAP_MAX_MPT_OFFSET 0x1d
429#define QUERY_DEV_CAP_RSVD_EQ_OFFSET 0x1e
430#define QUERY_DEV_CAP_MAX_EQ_OFFSET 0x1f
431#define QUERY_DEV_CAP_RSVD_MTT_OFFSET 0x20
432#define QUERY_DEV_CAP_MAX_MRW_SZ_OFFSET 0x21
433#define QUERY_DEV_CAP_RSVD_MRW_OFFSET 0x22
434#define QUERY_DEV_CAP_MAX_MTT_SEG_OFFSET 0x23
435#define QUERY_DEV_CAP_MAX_AV_OFFSET 0x27
436#define QUERY_DEV_CAP_MAX_REQ_QP_OFFSET 0x29
437#define QUERY_DEV_CAP_MAX_RES_QP_OFFSET 0x2b
Eli Cohenb832be12008-04-16 21:09:27 -0700438#define QUERY_DEV_CAP_MAX_GSO_OFFSET 0x2d
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300439#define QUERY_DEV_CAP_RSS_OFFSET 0x2e
Roland Dreier225c7b12007-05-08 18:00:38 -0700440#define QUERY_DEV_CAP_MAX_RDMA_OFFSET 0x2f
441#define QUERY_DEV_CAP_RSZ_SRQ_OFFSET 0x33
442#define QUERY_DEV_CAP_ACK_DELAY_OFFSET 0x35
443#define QUERY_DEV_CAP_MTU_WIDTH_OFFSET 0x36
444#define QUERY_DEV_CAP_VL_PORT_OFFSET 0x37
Dotan Barak149983af2007-06-26 15:55:28 +0300445#define QUERY_DEV_CAP_MAX_MSG_SZ_OFFSET 0x38
Roland Dreier225c7b12007-05-08 18:00:38 -0700446#define QUERY_DEV_CAP_MAX_GID_OFFSET 0x3b
447#define QUERY_DEV_CAP_RATE_SUPPORT_OFFSET 0x3c
Eugenia Emantayevd9987352013-04-23 06:06:47 +0000448#define QUERY_DEV_CAP_CQ_TS_SUPPORT_OFFSET 0x3e
Roland Dreier225c7b12007-05-08 18:00:38 -0700449#define QUERY_DEV_CAP_MAX_PKEY_OFFSET 0x3f
Or Gerlitzccf86322011-07-07 19:19:29 +0000450#define QUERY_DEV_CAP_EXT_FLAGS_OFFSET 0x40
Roland Dreier225c7b12007-05-08 18:00:38 -0700451#define QUERY_DEV_CAP_FLAGS_OFFSET 0x44
452#define QUERY_DEV_CAP_RSVD_UAR_OFFSET 0x48
453#define QUERY_DEV_CAP_UAR_SZ_OFFSET 0x49
454#define QUERY_DEV_CAP_PAGE_SZ_OFFSET 0x4b
455#define QUERY_DEV_CAP_BF_OFFSET 0x4c
456#define QUERY_DEV_CAP_LOG_BF_REG_SZ_OFFSET 0x4d
457#define QUERY_DEV_CAP_LOG_MAX_BF_REGS_PER_PAGE_OFFSET 0x4e
458#define QUERY_DEV_CAP_LOG_MAX_BF_PAGES_OFFSET 0x4f
459#define QUERY_DEV_CAP_MAX_SG_SQ_OFFSET 0x51
460#define QUERY_DEV_CAP_MAX_DESC_SZ_SQ_OFFSET 0x52
461#define QUERY_DEV_CAP_MAX_SG_RQ_OFFSET 0x55
462#define QUERY_DEV_CAP_MAX_DESC_SZ_RQ_OFFSET 0x56
463#define QUERY_DEV_CAP_MAX_QP_MCG_OFFSET 0x61
464#define QUERY_DEV_CAP_RSVD_MCG_OFFSET 0x62
465#define QUERY_DEV_CAP_MAX_MCG_OFFSET 0x63
466#define QUERY_DEV_CAP_RSVD_PD_OFFSET 0x64
467#define QUERY_DEV_CAP_MAX_PD_OFFSET 0x65
Linus Torvaldsf470f8d2011-11-01 10:51:38 -0700468#define QUERY_DEV_CAP_RSVD_XRC_OFFSET 0x66
469#define QUERY_DEV_CAP_MAX_XRC_OFFSET 0x67
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000470#define QUERY_DEV_CAP_MAX_COUNTERS_OFFSET 0x68
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000471#define QUERY_DEV_CAP_FLOW_STEERING_RANGE_EN_OFFSET 0x76
472#define QUERY_DEV_CAP_FLOW_STEERING_MAX_QP_OFFSET 0x77
Roland Dreier225c7b12007-05-08 18:00:38 -0700473#define QUERY_DEV_CAP_RDMARC_ENTRY_SZ_OFFSET 0x80
474#define QUERY_DEV_CAP_QPC_ENTRY_SZ_OFFSET 0x82
475#define QUERY_DEV_CAP_AUX_ENTRY_SZ_OFFSET 0x84
476#define QUERY_DEV_CAP_ALTC_ENTRY_SZ_OFFSET 0x86
477#define QUERY_DEV_CAP_EQC_ENTRY_SZ_OFFSET 0x88
478#define QUERY_DEV_CAP_CQC_ENTRY_SZ_OFFSET 0x8a
479#define QUERY_DEV_CAP_SRQ_ENTRY_SZ_OFFSET 0x8c
480#define QUERY_DEV_CAP_C_MPT_ENTRY_SZ_OFFSET 0x8e
481#define QUERY_DEV_CAP_MTT_ENTRY_SZ_OFFSET 0x90
482#define QUERY_DEV_CAP_D_MPT_ENTRY_SZ_OFFSET 0x92
Roland Dreier95d04f02008-07-23 08:12:26 -0700483#define QUERY_DEV_CAP_BMME_FLAGS_OFFSET 0x94
Roland Dreier225c7b12007-05-08 18:00:38 -0700484#define QUERY_DEV_CAP_RSVD_LKEY_OFFSET 0x98
485#define QUERY_DEV_CAP_MAX_ICM_SZ_OFFSET 0xa0
Matan Barak955154f2013-01-30 23:07:10 +0000486#define QUERY_DEV_CAP_FW_REASSIGN_MAC 0x9d
Roland Dreier225c7b12007-05-08 18:00:38 -0700487
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300488 dev_cap->flags2 = 0;
Roland Dreier225c7b12007-05-08 18:00:38 -0700489 mailbox = mlx4_alloc_cmd_mailbox(dev);
490 if (IS_ERR(mailbox))
491 return PTR_ERR(mailbox);
492 outbox = mailbox->buf;
493
494 err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_DEV_CAP,
Jack Morgenstein401453a2012-05-30 09:14:55 +0000495 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
Roland Dreier225c7b12007-05-08 18:00:38 -0700496 if (err)
497 goto out;
498
499 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_QP_OFFSET);
500 dev_cap->reserved_qps = 1 << (field & 0xf);
501 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_OFFSET);
502 dev_cap->max_qps = 1 << (field & 0x1f);
503 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_SRQ_OFFSET);
504 dev_cap->reserved_srqs = 1 << (field >> 4);
505 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SRQ_OFFSET);
506 dev_cap->max_srqs = 1 << (field & 0x1f);
507 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_CQ_SZ_OFFSET);
508 dev_cap->max_cq_sz = 1 << field;
509 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_CQ_OFFSET);
510 dev_cap->reserved_cqs = 1 << (field & 0xf);
511 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_CQ_OFFSET);
512 dev_cap->max_cqs = 1 << (field & 0x1f);
513 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MPT_OFFSET);
514 dev_cap->max_mpts = 1 << (field & 0x3f);
515 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_EQ_OFFSET);
Yevgeny Petrilinbe504b02009-11-12 15:51:16 -0800516 dev_cap->reserved_eqs = field & 0xf;
Roland Dreier225c7b12007-05-08 18:00:38 -0700517 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_EQ_OFFSET);
Jack Morgenstein59208692007-12-10 05:25:23 +0200518 dev_cap->max_eqs = 1 << (field & 0xf);
Roland Dreier225c7b12007-05-08 18:00:38 -0700519 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MTT_OFFSET);
520 dev_cap->reserved_mtts = 1 << (field >> 4);
521 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MRW_SZ_OFFSET);
522 dev_cap->max_mrw_sz = 1 << field;
523 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MRW_OFFSET);
524 dev_cap->reserved_mrws = 1 << (field & 0xf);
525 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MTT_SEG_OFFSET);
526 dev_cap->max_mtt_seg = 1 << (field & 0x3f);
527 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_REQ_QP_OFFSET);
528 dev_cap->max_requester_per_qp = 1 << (field & 0x3f);
529 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_RES_QP_OFFSET);
530 dev_cap->max_responder_per_qp = 1 << (field & 0x3f);
Eli Cohenb832be12008-04-16 21:09:27 -0700531 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_GSO_OFFSET);
532 field &= 0x1f;
533 if (!field)
534 dev_cap->max_gso_sz = 0;
535 else
536 dev_cap->max_gso_sz = 1 << field;
537
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300538 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSS_OFFSET);
539 if (field & 0x20)
540 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_RSS_XOR;
541 if (field & 0x10)
542 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_RSS_TOP;
543 field &= 0xf;
544 if (field) {
545 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_RSS;
546 dev_cap->max_rss_tbl_sz = 1 << field;
547 } else
548 dev_cap->max_rss_tbl_sz = 0;
Roland Dreier225c7b12007-05-08 18:00:38 -0700549 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_RDMA_OFFSET);
550 dev_cap->max_rdma_global = 1 << (field & 0x3f);
551 MLX4_GET(field, outbox, QUERY_DEV_CAP_ACK_DELAY_OFFSET);
552 dev_cap->local_ca_ack_delay = field & 0x1f;
Roland Dreier225c7b12007-05-08 18:00:38 -0700553 MLX4_GET(field, outbox, QUERY_DEV_CAP_VL_PORT_OFFSET);
Roland Dreier225c7b12007-05-08 18:00:38 -0700554 dev_cap->num_ports = field & 0xf;
Dotan Barak149983af2007-06-26 15:55:28 +0300555 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MSG_SZ_OFFSET);
556 dev_cap->max_msg_sz = 1 << (field & 0x1f);
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000557 MLX4_GET(field, outbox, QUERY_DEV_CAP_FLOW_STEERING_RANGE_EN_OFFSET);
558 if (field & 0x80)
559 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_FS_EN;
560 dev_cap->fs_log_max_ucast_qp_range_size = field & 0x1f;
561 MLX4_GET(field, outbox, QUERY_DEV_CAP_FLOW_STEERING_MAX_QP_OFFSET);
562 dev_cap->fs_max_num_qp_per_entry = field;
Roland Dreier225c7b12007-05-08 18:00:38 -0700563 MLX4_GET(stat_rate, outbox, QUERY_DEV_CAP_RATE_SUPPORT_OFFSET);
564 dev_cap->stat_rate_support = stat_rate;
Eugenia Emantayevd9987352013-04-23 06:06:47 +0000565 MLX4_GET(field, outbox, QUERY_DEV_CAP_CQ_TS_SUPPORT_OFFSET);
566 if (field & 0x80)
567 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_TS;
Or Gerlitzccf86322011-07-07 19:19:29 +0000568 MLX4_GET(ext_flags, outbox, QUERY_DEV_CAP_EXT_FLAGS_OFFSET);
Or Gerlitz52eafc62011-06-15 14:41:42 +0000569 MLX4_GET(flags, outbox, QUERY_DEV_CAP_FLAGS_OFFSET);
Or Gerlitzccf86322011-07-07 19:19:29 +0000570 dev_cap->flags = flags | (u64)ext_flags << 32;
Roland Dreier225c7b12007-05-08 18:00:38 -0700571 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_UAR_OFFSET);
572 dev_cap->reserved_uars = field >> 4;
573 MLX4_GET(field, outbox, QUERY_DEV_CAP_UAR_SZ_OFFSET);
574 dev_cap->uar_size = 1 << ((field & 0x3f) + 20);
575 MLX4_GET(field, outbox, QUERY_DEV_CAP_PAGE_SZ_OFFSET);
576 dev_cap->min_page_sz = 1 << field;
577
578 MLX4_GET(field, outbox, QUERY_DEV_CAP_BF_OFFSET);
579 if (field & 0x80) {
580 MLX4_GET(field, outbox, QUERY_DEV_CAP_LOG_BF_REG_SZ_OFFSET);
581 dev_cap->bf_reg_size = 1 << (field & 0x1f);
582 MLX4_GET(field, outbox, QUERY_DEV_CAP_LOG_MAX_BF_REGS_PER_PAGE_OFFSET);
Roland Dreierf5a49532011-01-10 17:42:05 -0800583 if ((1 << (field & 0x3f)) > (PAGE_SIZE / dev_cap->bf_reg_size))
Eli Cohen58d74bb2010-11-10 12:52:37 +0000584 field = 3;
Roland Dreier225c7b12007-05-08 18:00:38 -0700585 dev_cap->bf_regs_per_page = 1 << (field & 0x3f);
586 mlx4_dbg(dev, "BlueFlame available (reg size %d, regs/page %d)\n",
587 dev_cap->bf_reg_size, dev_cap->bf_regs_per_page);
588 } else {
589 dev_cap->bf_reg_size = 0;
590 mlx4_dbg(dev, "BlueFlame not available\n");
591 }
592
593 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SG_SQ_OFFSET);
594 dev_cap->max_sq_sg = field;
595 MLX4_GET(size, outbox, QUERY_DEV_CAP_MAX_DESC_SZ_SQ_OFFSET);
596 dev_cap->max_sq_desc_sz = size;
597
598 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_MCG_OFFSET);
599 dev_cap->max_qp_per_mcg = 1 << field;
600 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MCG_OFFSET);
601 dev_cap->reserved_mgms = field & 0xf;
602 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MCG_OFFSET);
603 dev_cap->max_mcgs = 1 << field;
604 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_PD_OFFSET);
605 dev_cap->reserved_pds = field >> 4;
606 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_PD_OFFSET);
607 dev_cap->max_pds = 1 << (field & 0x3f);
Linus Torvaldsf470f8d2011-11-01 10:51:38 -0700608 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_XRC_OFFSET);
609 dev_cap->reserved_xrcds = field >> 4;
Dotan Barak426dd002012-08-23 14:09:04 +0000610 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_XRC_OFFSET);
Linus Torvaldsf470f8d2011-11-01 10:51:38 -0700611 dev_cap->max_xrcds = 1 << (field & 0x1f);
Roland Dreier225c7b12007-05-08 18:00:38 -0700612
613 MLX4_GET(size, outbox, QUERY_DEV_CAP_RDMARC_ENTRY_SZ_OFFSET);
614 dev_cap->rdmarc_entry_sz = size;
615 MLX4_GET(size, outbox, QUERY_DEV_CAP_QPC_ENTRY_SZ_OFFSET);
616 dev_cap->qpc_entry_sz = size;
617 MLX4_GET(size, outbox, QUERY_DEV_CAP_AUX_ENTRY_SZ_OFFSET);
618 dev_cap->aux_entry_sz = size;
619 MLX4_GET(size, outbox, QUERY_DEV_CAP_ALTC_ENTRY_SZ_OFFSET);
620 dev_cap->altc_entry_sz = size;
621 MLX4_GET(size, outbox, QUERY_DEV_CAP_EQC_ENTRY_SZ_OFFSET);
622 dev_cap->eqc_entry_sz = size;
623 MLX4_GET(size, outbox, QUERY_DEV_CAP_CQC_ENTRY_SZ_OFFSET);
624 dev_cap->cqc_entry_sz = size;
625 MLX4_GET(size, outbox, QUERY_DEV_CAP_SRQ_ENTRY_SZ_OFFSET);
626 dev_cap->srq_entry_sz = size;
627 MLX4_GET(size, outbox, QUERY_DEV_CAP_C_MPT_ENTRY_SZ_OFFSET);
628 dev_cap->cmpt_entry_sz = size;
629 MLX4_GET(size, outbox, QUERY_DEV_CAP_MTT_ENTRY_SZ_OFFSET);
630 dev_cap->mtt_entry_sz = size;
631 MLX4_GET(size, outbox, QUERY_DEV_CAP_D_MPT_ENTRY_SZ_OFFSET);
632 dev_cap->dmpt_entry_sz = size;
633
634 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SRQ_SZ_OFFSET);
635 dev_cap->max_srq_sz = 1 << field;
636 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_SZ_OFFSET);
637 dev_cap->max_qp_sz = 1 << field;
638 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSZ_SRQ_OFFSET);
639 dev_cap->resize_srq = field & 1;
640 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SG_RQ_OFFSET);
641 dev_cap->max_rq_sg = field;
642 MLX4_GET(size, outbox, QUERY_DEV_CAP_MAX_DESC_SZ_RQ_OFFSET);
643 dev_cap->max_rq_desc_sz = size;
644
645 MLX4_GET(dev_cap->bmme_flags, outbox,
646 QUERY_DEV_CAP_BMME_FLAGS_OFFSET);
647 MLX4_GET(dev_cap->reserved_lkey, outbox,
648 QUERY_DEV_CAP_RSVD_LKEY_OFFSET);
Matan Barak955154f2013-01-30 23:07:10 +0000649 MLX4_GET(field, outbox, QUERY_DEV_CAP_FW_REASSIGN_MAC);
650 if (field & 1<<6)
651 dev_cap->flags2 |= MLX4_DEV_CAP_FLAGS2_REASSIGN_MAC_EN;
Roland Dreier225c7b12007-05-08 18:00:38 -0700652 MLX4_GET(dev_cap->max_icm_sz, outbox,
653 QUERY_DEV_CAP_MAX_ICM_SZ_OFFSET);
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000654 if (dev_cap->flags & MLX4_DEV_CAP_FLAG_COUNTERS)
655 MLX4_GET(dev_cap->max_counters, outbox,
656 QUERY_DEV_CAP_MAX_COUNTERS_OFFSET);
Roland Dreier225c7b12007-05-08 18:00:38 -0700657
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700658 if (dev->flags & MLX4_FLAG_OLD_PORT_CMDS) {
659 for (i = 1; i <= dev_cap->num_ports; ++i) {
660 MLX4_GET(field, outbox, QUERY_DEV_CAP_VL_PORT_OFFSET);
661 dev_cap->max_vl[i] = field >> 4;
662 MLX4_GET(field, outbox, QUERY_DEV_CAP_MTU_WIDTH_OFFSET);
Yevgeny Petrilinb79acb42008-10-22 10:56:48 -0700663 dev_cap->ib_mtu[i] = field >> 4;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700664 dev_cap->max_port_width[i] = field & 0xf;
665 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_GID_OFFSET);
666 dev_cap->max_gids[i] = 1 << (field & 0xf);
667 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_PKEY_OFFSET);
668 dev_cap->max_pkeys[i] = 1 << (field & 0xf);
669 }
670 } else {
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700671#define QUERY_PORT_SUPPORTED_TYPE_OFFSET 0x00
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700672#define QUERY_PORT_MTU_OFFSET 0x01
Yevgeny Petrilinb79acb42008-10-22 10:56:48 -0700673#define QUERY_PORT_ETH_MTU_OFFSET 0x02
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700674#define QUERY_PORT_WIDTH_OFFSET 0x06
675#define QUERY_PORT_MAX_GID_PKEY_OFFSET 0x07
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700676#define QUERY_PORT_MAX_MACVLAN_OFFSET 0x0a
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700677#define QUERY_PORT_MAX_VL_OFFSET 0x0b
Yevgeny Petriline65b9592008-10-26 17:13:24 +0200678#define QUERY_PORT_MAC_OFFSET 0x10
Yevgeny Petrilin76995172010-08-24 03:46:23 +0000679#define QUERY_PORT_TRANS_VENDOR_OFFSET 0x18
680#define QUERY_PORT_WAVELENGTH_OFFSET 0x1c
681#define QUERY_PORT_TRANS_CODE_OFFSET 0x20
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700682
683 for (i = 1; i <= dev_cap->num_ports; ++i) {
684 err = mlx4_cmd_box(dev, 0, mailbox->dma, i, 0, MLX4_CMD_QUERY_PORT,
Jack Morgenstein401453a2012-05-30 09:14:55 +0000685 MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700686 if (err)
687 goto out;
688
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700689 MLX4_GET(field, outbox, QUERY_PORT_SUPPORTED_TYPE_OFFSET);
690 dev_cap->supported_port_types[i] = field & 3;
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000691 dev_cap->suggested_type[i] = (field >> 3) & 1;
692 dev_cap->default_sense[i] = (field >> 4) & 1;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700693 MLX4_GET(field, outbox, QUERY_PORT_MTU_OFFSET);
Yevgeny Petrilinb79acb42008-10-22 10:56:48 -0700694 dev_cap->ib_mtu[i] = field & 0xf;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700695 MLX4_GET(field, outbox, QUERY_PORT_WIDTH_OFFSET);
696 dev_cap->max_port_width[i] = field & 0xf;
697 MLX4_GET(field, outbox, QUERY_PORT_MAX_GID_PKEY_OFFSET);
698 dev_cap->max_gids[i] = 1 << (field >> 4);
699 dev_cap->max_pkeys[i] = 1 << (field & 0xf);
700 MLX4_GET(field, outbox, QUERY_PORT_MAX_VL_OFFSET);
701 dev_cap->max_vl[i] = field & 0xf;
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700702 MLX4_GET(field, outbox, QUERY_PORT_MAX_MACVLAN_OFFSET);
703 dev_cap->log_max_macs[i] = field & 0xf;
704 dev_cap->log_max_vlans[i] = field >> 4;
Yevgeny Petrilinb79acb42008-10-22 10:56:48 -0700705 MLX4_GET(dev_cap->eth_mtu[i], outbox, QUERY_PORT_ETH_MTU_OFFSET);
706 MLX4_GET(dev_cap->def_mac[i], outbox, QUERY_PORT_MAC_OFFSET);
Yevgeny Petrilin76995172010-08-24 03:46:23 +0000707 MLX4_GET(field32, outbox, QUERY_PORT_TRANS_VENDOR_OFFSET);
708 dev_cap->trans_type[i] = field32 >> 24;
709 dev_cap->vendor_oui[i] = field32 & 0xffffff;
710 MLX4_GET(dev_cap->wavelength[i], outbox, QUERY_PORT_WAVELENGTH_OFFSET);
711 MLX4_GET(dev_cap->trans_code[i], outbox, QUERY_PORT_TRANS_CODE_OFFSET);
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700712 }
713 }
714
Roland Dreier95d04f02008-07-23 08:12:26 -0700715 mlx4_dbg(dev, "Base MM extensions: flags %08x, rsvd L_Key %08x\n",
716 dev_cap->bmme_flags, dev_cap->reserved_lkey);
Roland Dreier225c7b12007-05-08 18:00:38 -0700717
718 /*
719 * Each UAR has 4 EQ doorbells; so if a UAR is reserved, then
720 * we can't use any EQs whose doorbell falls on that page,
721 * even if the EQ itself isn't reserved.
722 */
723 dev_cap->reserved_eqs = max(dev_cap->reserved_uars * 4,
724 dev_cap->reserved_eqs);
725
726 mlx4_dbg(dev, "Max ICM size %lld MB\n",
727 (unsigned long long) dev_cap->max_icm_sz >> 20);
728 mlx4_dbg(dev, "Max QPs: %d, reserved QPs: %d, entry size: %d\n",
729 dev_cap->max_qps, dev_cap->reserved_qps, dev_cap->qpc_entry_sz);
730 mlx4_dbg(dev, "Max SRQs: %d, reserved SRQs: %d, entry size: %d\n",
731 dev_cap->max_srqs, dev_cap->reserved_srqs, dev_cap->srq_entry_sz);
732 mlx4_dbg(dev, "Max CQs: %d, reserved CQs: %d, entry size: %d\n",
733 dev_cap->max_cqs, dev_cap->reserved_cqs, dev_cap->cqc_entry_sz);
734 mlx4_dbg(dev, "Max EQs: %d, reserved EQs: %d, entry size: %d\n",
735 dev_cap->max_eqs, dev_cap->reserved_eqs, dev_cap->eqc_entry_sz);
736 mlx4_dbg(dev, "reserved MPTs: %d, reserved MTTs: %d\n",
737 dev_cap->reserved_mrws, dev_cap->reserved_mtts);
738 mlx4_dbg(dev, "Max PDs: %d, reserved PDs: %d, reserved UARs: %d\n",
739 dev_cap->max_pds, dev_cap->reserved_pds, dev_cap->reserved_uars);
740 mlx4_dbg(dev, "Max QP/MCG: %d, reserved MGMs: %d\n",
741 dev_cap->max_pds, dev_cap->reserved_mgms);
742 mlx4_dbg(dev, "Max CQEs: %d, max WQEs: %d, max SRQ WQEs: %d\n",
743 dev_cap->max_cq_sz, dev_cap->max_qp_sz, dev_cap->max_srq_sz);
744 mlx4_dbg(dev, "Local CA ACK delay: %d, max MTU: %d, port width cap: %d\n",
Yevgeny Petrilinb79acb42008-10-22 10:56:48 -0700745 dev_cap->local_ca_ack_delay, 128 << dev_cap->ib_mtu[1],
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700746 dev_cap->max_port_width[1]);
Roland Dreier225c7b12007-05-08 18:00:38 -0700747 mlx4_dbg(dev, "Max SQ desc size: %d, max SQ S/G: %d\n",
748 dev_cap->max_sq_desc_sz, dev_cap->max_sq_sg);
749 mlx4_dbg(dev, "Max RQ desc size: %d, max RQ S/G: %d\n",
750 dev_cap->max_rq_desc_sz, dev_cap->max_rq_sg);
Eli Cohenb832be12008-04-16 21:09:27 -0700751 mlx4_dbg(dev, "Max GSO size: %d\n", dev_cap->max_gso_sz);
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000752 mlx4_dbg(dev, "Max counters: %d\n", dev_cap->max_counters);
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300753 mlx4_dbg(dev, "Max RSS Table size: %d\n", dev_cap->max_rss_tbl_sz);
Roland Dreier225c7b12007-05-08 18:00:38 -0700754
755 dump_dev_cap_flags(dev, dev_cap->flags);
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300756 dump_dev_cap_flags2(dev, dev_cap->flags2);
Roland Dreier225c7b12007-05-08 18:00:38 -0700757
758out:
759 mlx4_free_cmd_mailbox(dev, mailbox);
760 return err;
761}
762
Jack Morgensteinb91cb3e2012-05-30 09:14:53 +0000763int mlx4_QUERY_DEV_CAP_wrapper(struct mlx4_dev *dev, int slave,
764 struct mlx4_vhcr *vhcr,
765 struct mlx4_cmd_mailbox *inbox,
766 struct mlx4_cmd_mailbox *outbox,
767 struct mlx4_cmd_info *cmd)
768{
Jack Morgenstein2a4fae12012-08-03 08:40:50 +0000769 u64 flags;
Jack Morgensteinb91cb3e2012-05-30 09:14:53 +0000770 int err = 0;
771 u8 field;
Shani Michaelicc1ade92013-02-06 16:19:10 +0000772 u32 bmme_flags;
Jack Morgensteinb91cb3e2012-05-30 09:14:53 +0000773
774 err = mlx4_cmd_box(dev, 0, outbox->dma, 0, 0, MLX4_CMD_QUERY_DEV_CAP,
775 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
776 if (err)
777 return err;
778
Shani Michaelicc1ade92013-02-06 16:19:10 +0000779 /* add port mng change event capability and disable mw type 1
780 * unconditionally to slaves
781 */
Jack Morgenstein2a4fae12012-08-03 08:40:50 +0000782 MLX4_GET(flags, outbox->buf, QUERY_DEV_CAP_EXT_FLAGS_OFFSET);
783 flags |= MLX4_DEV_CAP_FLAG_PORT_MNG_CHG_EV;
Shani Michaelicc1ade92013-02-06 16:19:10 +0000784 flags &= ~MLX4_DEV_CAP_FLAG_MEM_WINDOW;
Jack Morgenstein2a4fae12012-08-03 08:40:50 +0000785 MLX4_PUT(outbox->buf, flags, QUERY_DEV_CAP_EXT_FLAGS_OFFSET);
786
Jack Morgensteinb91cb3e2012-05-30 09:14:53 +0000787 /* For guests, report Blueflame disabled */
788 MLX4_GET(field, outbox->buf, QUERY_DEV_CAP_BF_OFFSET);
789 field &= 0x7f;
790 MLX4_PUT(outbox->buf, field, QUERY_DEV_CAP_BF_OFFSET);
791
Shani Michaelicc1ade92013-02-06 16:19:10 +0000792 /* For guests, disable mw type 2 */
793 MLX4_GET(bmme_flags, outbox, QUERY_DEV_CAP_BMME_FLAGS_OFFSET);
794 bmme_flags &= ~MLX4_BMME_FLAG_TYPE_2_WIN;
795 MLX4_PUT(outbox->buf, bmme_flags, QUERY_DEV_CAP_BMME_FLAGS_OFFSET);
796
Jack Morgenstein0081c8f2013-03-07 03:46:53 +0000797 /* turn off device-managed steering capability if not enabled */
798 if (dev->caps.steering_mode != MLX4_STEERING_MODE_DEVICE_MANAGED) {
799 MLX4_GET(field, outbox->buf,
800 QUERY_DEV_CAP_FLOW_STEERING_RANGE_EN_OFFSET);
801 field &= 0x7f;
802 MLX4_PUT(outbox->buf, field,
803 QUERY_DEV_CAP_FLOW_STEERING_RANGE_EN_OFFSET);
804 }
Jack Morgensteinb91cb3e2012-05-30 09:14:53 +0000805 return 0;
806}
807
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000808int mlx4_QUERY_PORT_wrapper(struct mlx4_dev *dev, int slave,
809 struct mlx4_vhcr *vhcr,
810 struct mlx4_cmd_mailbox *inbox,
811 struct mlx4_cmd_mailbox *outbox,
812 struct mlx4_cmd_info *cmd)
813{
814 u64 def_mac;
815 u8 port_type;
Jack Morgenstein66349612012-06-19 11:21:44 +0300816 u16 short_field;
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000817 int err;
818
Jack Morgenstein105c3202012-06-19 11:21:43 +0300819#define MLX4_VF_PORT_NO_LINK_SENSE_MASK 0xE0
Jack Morgenstein66349612012-06-19 11:21:44 +0300820#define QUERY_PORT_CUR_MAX_PKEY_OFFSET 0x0c
821#define QUERY_PORT_CUR_MAX_GID_OFFSET 0x0e
Yevgeny Petrilin95f56e72011-12-29 07:42:39 +0000822
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000823 err = mlx4_cmd_box(dev, 0, outbox->dma, vhcr->in_modifier, 0,
824 MLX4_CMD_QUERY_PORT, MLX4_CMD_TIME_CLASS_B,
825 MLX4_CMD_NATIVE);
826
827 if (!err && dev->caps.function != slave) {
828 /* set slave default_mac address */
829 MLX4_GET(def_mac, outbox->buf, QUERY_PORT_MAC_OFFSET);
830 def_mac += slave << 8;
831 MLX4_PUT(outbox->buf, def_mac, QUERY_PORT_MAC_OFFSET);
832
833 /* get port type - currently only eth is enabled */
834 MLX4_GET(port_type, outbox->buf,
835 QUERY_PORT_SUPPORTED_TYPE_OFFSET);
836
Jack Morgenstein105c3202012-06-19 11:21:43 +0300837 /* No link sensing allowed */
838 port_type &= MLX4_VF_PORT_NO_LINK_SENSE_MASK;
839 /* set port type to currently operating port type */
840 port_type |= (dev->caps.port_type[vhcr->in_modifier] & 0x3);
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000841
842 MLX4_PUT(outbox->buf, port_type,
843 QUERY_PORT_SUPPORTED_TYPE_OFFSET);
Jack Morgenstein66349612012-06-19 11:21:44 +0300844
845 short_field = 1; /* slave max gids */
846 MLX4_PUT(outbox->buf, short_field,
847 QUERY_PORT_CUR_MAX_GID_OFFSET);
848
849 short_field = dev->caps.pkey_table_len[vhcr->in_modifier];
850 MLX4_PUT(outbox->buf, short_field,
851 QUERY_PORT_CUR_MAX_PKEY_OFFSET);
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +0000852 }
853
854 return err;
855}
856
Jack Morgenstein66349612012-06-19 11:21:44 +0300857int mlx4_get_slave_pkey_gid_tbl_len(struct mlx4_dev *dev, u8 port,
858 int *gid_tbl_len, int *pkey_tbl_len)
859{
860 struct mlx4_cmd_mailbox *mailbox;
861 u32 *outbox;
862 u16 field;
863 int err;
864
865 mailbox = mlx4_alloc_cmd_mailbox(dev);
866 if (IS_ERR(mailbox))
867 return PTR_ERR(mailbox);
868
869 err = mlx4_cmd_box(dev, 0, mailbox->dma, port, 0,
870 MLX4_CMD_QUERY_PORT, MLX4_CMD_TIME_CLASS_B,
871 MLX4_CMD_WRAPPED);
872 if (err)
873 goto out;
874
875 outbox = mailbox->buf;
876
877 MLX4_GET(field, outbox, QUERY_PORT_CUR_MAX_GID_OFFSET);
878 *gid_tbl_len = field;
879
880 MLX4_GET(field, outbox, QUERY_PORT_CUR_MAX_PKEY_OFFSET);
881 *pkey_tbl_len = field;
882
883out:
884 mlx4_free_cmd_mailbox(dev, mailbox);
885 return err;
886}
887EXPORT_SYMBOL(mlx4_get_slave_pkey_gid_tbl_len);
888
Roland Dreier225c7b12007-05-08 18:00:38 -0700889int mlx4_map_cmd(struct mlx4_dev *dev, u16 op, struct mlx4_icm *icm, u64 virt)
890{
891 struct mlx4_cmd_mailbox *mailbox;
892 struct mlx4_icm_iter iter;
893 __be64 *pages;
894 int lg;
895 int nent = 0;
896 int i;
897 int err = 0;
898 int ts = 0, tc = 0;
899
900 mailbox = mlx4_alloc_cmd_mailbox(dev);
901 if (IS_ERR(mailbox))
902 return PTR_ERR(mailbox);
903 memset(mailbox->buf, 0, MLX4_MAILBOX_SIZE);
904 pages = mailbox->buf;
905
906 for (mlx4_icm_first(icm, &iter);
907 !mlx4_icm_last(&iter);
908 mlx4_icm_next(&iter)) {
909 /*
910 * We have to pass pages that are aligned to their
911 * size, so find the least significant 1 in the
912 * address or size and use that as our log2 size.
913 */
914 lg = ffs(mlx4_icm_addr(&iter) | mlx4_icm_size(&iter)) - 1;
915 if (lg < MLX4_ICM_PAGE_SHIFT) {
916 mlx4_warn(dev, "Got FW area not aligned to %d (%llx/%lx).\n",
917 MLX4_ICM_PAGE_SIZE,
918 (unsigned long long) mlx4_icm_addr(&iter),
919 mlx4_icm_size(&iter));
920 err = -EINVAL;
921 goto out;
922 }
923
924 for (i = 0; i < mlx4_icm_size(&iter) >> lg; ++i) {
925 if (virt != -1) {
926 pages[nent * 2] = cpu_to_be64(virt);
927 virt += 1 << lg;
928 }
929
930 pages[nent * 2 + 1] =
931 cpu_to_be64((mlx4_icm_addr(&iter) + (i << lg)) |
932 (lg - MLX4_ICM_PAGE_SHIFT));
933 ts += 1 << (lg - 10);
934 ++tc;
935
936 if (++nent == MLX4_MAILBOX_SIZE / 16) {
937 err = mlx4_cmd(dev, mailbox->dma, nent, 0, op,
Jack Morgensteinf9baff52011-12-13 04:10:51 +0000938 MLX4_CMD_TIME_CLASS_B,
939 MLX4_CMD_NATIVE);
Roland Dreier225c7b12007-05-08 18:00:38 -0700940 if (err)
941 goto out;
942 nent = 0;
943 }
944 }
945 }
946
947 if (nent)
Jack Morgensteinf9baff52011-12-13 04:10:51 +0000948 err = mlx4_cmd(dev, mailbox->dma, nent, 0, op,
949 MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
Roland Dreier225c7b12007-05-08 18:00:38 -0700950 if (err)
951 goto out;
952
953 switch (op) {
954 case MLX4_CMD_MAP_FA:
955 mlx4_dbg(dev, "Mapped %d chunks/%d KB for FW.\n", tc, ts);
956 break;
957 case MLX4_CMD_MAP_ICM_AUX:
958 mlx4_dbg(dev, "Mapped %d chunks/%d KB for ICM aux.\n", tc, ts);
959 break;
960 case MLX4_CMD_MAP_ICM:
961 mlx4_dbg(dev, "Mapped %d chunks/%d KB at %llx for ICM.\n",
962 tc, ts, (unsigned long long) virt - (ts << 10));
963 break;
964 }
965
966out:
967 mlx4_free_cmd_mailbox(dev, mailbox);
968 return err;
969}
970
971int mlx4_MAP_FA(struct mlx4_dev *dev, struct mlx4_icm *icm)
972{
973 return mlx4_map_cmd(dev, MLX4_CMD_MAP_FA, icm, -1);
974}
975
976int mlx4_UNMAP_FA(struct mlx4_dev *dev)
977{
Jack Morgensteinf9baff52011-12-13 04:10:51 +0000978 return mlx4_cmd(dev, 0, 0, 0, MLX4_CMD_UNMAP_FA,
979 MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
Roland Dreier225c7b12007-05-08 18:00:38 -0700980}
981
982
983int mlx4_RUN_FW(struct mlx4_dev *dev)
984{
Jack Morgensteinf9baff52011-12-13 04:10:51 +0000985 return mlx4_cmd(dev, 0, 0, 0, MLX4_CMD_RUN_FW,
986 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
Roland Dreier225c7b12007-05-08 18:00:38 -0700987}
988
989int mlx4_QUERY_FW(struct mlx4_dev *dev)
990{
991 struct mlx4_fw *fw = &mlx4_priv(dev)->fw;
992 struct mlx4_cmd *cmd = &mlx4_priv(dev)->cmd;
993 struct mlx4_cmd_mailbox *mailbox;
994 u32 *outbox;
995 int err = 0;
996 u64 fw_ver;
Roland Dreierfe409002007-06-07 23:24:36 -0700997 u16 cmd_if_rev;
Roland Dreier225c7b12007-05-08 18:00:38 -0700998 u8 lg;
999
1000#define QUERY_FW_OUT_SIZE 0x100
1001#define QUERY_FW_VER_OFFSET 0x00
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +00001002#define QUERY_FW_PPF_ID 0x09
Roland Dreierfe409002007-06-07 23:24:36 -07001003#define QUERY_FW_CMD_IF_REV_OFFSET 0x0a
Roland Dreier225c7b12007-05-08 18:00:38 -07001004#define QUERY_FW_MAX_CMD_OFFSET 0x0f
1005#define QUERY_FW_ERR_START_OFFSET 0x30
1006#define QUERY_FW_ERR_SIZE_OFFSET 0x38
1007#define QUERY_FW_ERR_BAR_OFFSET 0x3c
1008
1009#define QUERY_FW_SIZE_OFFSET 0x00
1010#define QUERY_FW_CLR_INT_BASE_OFFSET 0x20
1011#define QUERY_FW_CLR_INT_BAR_OFFSET 0x28
1012
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +00001013#define QUERY_FW_COMM_BASE_OFFSET 0x40
1014#define QUERY_FW_COMM_BAR_OFFSET 0x48
1015
Roland Dreier225c7b12007-05-08 18:00:38 -07001016 mailbox = mlx4_alloc_cmd_mailbox(dev);
1017 if (IS_ERR(mailbox))
1018 return PTR_ERR(mailbox);
1019 outbox = mailbox->buf;
1020
1021 err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_FW,
Jack Morgensteinf9baff52011-12-13 04:10:51 +00001022 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
Roland Dreier225c7b12007-05-08 18:00:38 -07001023 if (err)
1024 goto out;
1025
1026 MLX4_GET(fw_ver, outbox, QUERY_FW_VER_OFFSET);
1027 /*
Roland Dreier3e1db332007-06-03 19:47:10 -07001028 * FW subminor version is at more significant bits than minor
Roland Dreier225c7b12007-05-08 18:00:38 -07001029 * version, so swap here.
1030 */
1031 dev->caps.fw_ver = (fw_ver & 0xffff00000000ull) |
1032 ((fw_ver & 0xffff0000ull) >> 16) |
1033 ((fw_ver & 0x0000ffffull) << 16);
1034
Jack Morgenstein752a50c2012-06-19 11:21:33 +03001035 MLX4_GET(lg, outbox, QUERY_FW_PPF_ID);
1036 dev->caps.function = lg;
1037
Jack Morgensteinb91cb3e2012-05-30 09:14:53 +00001038 if (mlx4_is_slave(dev))
1039 goto out;
1040
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +00001041
Roland Dreierfe409002007-06-07 23:24:36 -07001042 MLX4_GET(cmd_if_rev, outbox, QUERY_FW_CMD_IF_REV_OFFSET);
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07001043 if (cmd_if_rev < MLX4_COMMAND_INTERFACE_MIN_REV ||
1044 cmd_if_rev > MLX4_COMMAND_INTERFACE_MAX_REV) {
Roland Dreierfe409002007-06-07 23:24:36 -07001045 mlx4_err(dev, "Installed FW has unsupported "
1046 "command interface revision %d.\n",
1047 cmd_if_rev);
1048 mlx4_err(dev, "(Installed FW version is %d.%d.%03d)\n",
1049 (int) (dev->caps.fw_ver >> 32),
1050 (int) (dev->caps.fw_ver >> 16) & 0xffff,
1051 (int) dev->caps.fw_ver & 0xffff);
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07001052 mlx4_err(dev, "This driver version supports only revisions %d to %d.\n",
1053 MLX4_COMMAND_INTERFACE_MIN_REV, MLX4_COMMAND_INTERFACE_MAX_REV);
Roland Dreierfe409002007-06-07 23:24:36 -07001054 err = -ENODEV;
1055 goto out;
1056 }
1057
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07001058 if (cmd_if_rev < MLX4_COMMAND_INTERFACE_NEW_PORT_CMDS)
1059 dev->flags |= MLX4_FLAG_OLD_PORT_CMDS;
1060
Roland Dreier225c7b12007-05-08 18:00:38 -07001061 MLX4_GET(lg, outbox, QUERY_FW_MAX_CMD_OFFSET);
1062 cmd->max_cmds = 1 << lg;
1063
Roland Dreierfe409002007-06-07 23:24:36 -07001064 mlx4_dbg(dev, "FW version %d.%d.%03d (cmd intf rev %d), max commands %d\n",
Roland Dreier225c7b12007-05-08 18:00:38 -07001065 (int) (dev->caps.fw_ver >> 32),
1066 (int) (dev->caps.fw_ver >> 16) & 0xffff,
1067 (int) dev->caps.fw_ver & 0xffff,
Roland Dreierfe409002007-06-07 23:24:36 -07001068 cmd_if_rev, cmd->max_cmds);
Roland Dreier225c7b12007-05-08 18:00:38 -07001069
1070 MLX4_GET(fw->catas_offset, outbox, QUERY_FW_ERR_START_OFFSET);
1071 MLX4_GET(fw->catas_size, outbox, QUERY_FW_ERR_SIZE_OFFSET);
1072 MLX4_GET(fw->catas_bar, outbox, QUERY_FW_ERR_BAR_OFFSET);
1073 fw->catas_bar = (fw->catas_bar >> 6) * 2;
1074
1075 mlx4_dbg(dev, "Catastrophic error buffer at 0x%llx, size 0x%x, BAR %d\n",
1076 (unsigned long long) fw->catas_offset, fw->catas_size, fw->catas_bar);
1077
1078 MLX4_GET(fw->fw_pages, outbox, QUERY_FW_SIZE_OFFSET);
1079 MLX4_GET(fw->clr_int_base, outbox, QUERY_FW_CLR_INT_BASE_OFFSET);
1080 MLX4_GET(fw->clr_int_bar, outbox, QUERY_FW_CLR_INT_BAR_OFFSET);
1081 fw->clr_int_bar = (fw->clr_int_bar >> 6) * 2;
1082
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +00001083 MLX4_GET(fw->comm_base, outbox, QUERY_FW_COMM_BASE_OFFSET);
1084 MLX4_GET(fw->comm_bar, outbox, QUERY_FW_COMM_BAR_OFFSET);
1085 fw->comm_bar = (fw->comm_bar >> 6) * 2;
1086 mlx4_dbg(dev, "Communication vector bar:%d offset:0x%llx\n",
1087 fw->comm_bar, fw->comm_base);
Roland Dreier225c7b12007-05-08 18:00:38 -07001088 mlx4_dbg(dev, "FW size %d KB\n", fw->fw_pages >> 2);
1089
1090 /*
1091 * Round up number of system pages needed in case
1092 * MLX4_ICM_PAGE_SIZE < PAGE_SIZE.
1093 */
1094 fw->fw_pages =
1095 ALIGN(fw->fw_pages, PAGE_SIZE / MLX4_ICM_PAGE_SIZE) >>
1096 (PAGE_SHIFT - MLX4_ICM_PAGE_SHIFT);
1097
1098 mlx4_dbg(dev, "Clear int @ %llx, BAR %d\n",
1099 (unsigned long long) fw->clr_int_base, fw->clr_int_bar);
1100
1101out:
1102 mlx4_free_cmd_mailbox(dev, mailbox);
1103 return err;
1104}
1105
Jack Morgensteinb91cb3e2012-05-30 09:14:53 +00001106int mlx4_QUERY_FW_wrapper(struct mlx4_dev *dev, int slave,
1107 struct mlx4_vhcr *vhcr,
1108 struct mlx4_cmd_mailbox *inbox,
1109 struct mlx4_cmd_mailbox *outbox,
1110 struct mlx4_cmd_info *cmd)
1111{
1112 u8 *outbuf;
1113 int err;
1114
1115 outbuf = outbox->buf;
1116 err = mlx4_cmd_box(dev, 0, outbox->dma, 0, 0, MLX4_CMD_QUERY_FW,
1117 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
1118 if (err)
1119 return err;
1120
Jack Morgenstein752a50c2012-06-19 11:21:33 +03001121 /* for slaves, set pci PPF ID to invalid and zero out everything
1122 * else except FW version */
Jack Morgensteinb91cb3e2012-05-30 09:14:53 +00001123 outbuf[0] = outbuf[1] = 0;
1124 memset(&outbuf[8], 0, QUERY_FW_OUT_SIZE - 8);
Jack Morgenstein752a50c2012-06-19 11:21:33 +03001125 outbuf[QUERY_FW_PPF_ID] = MLX4_INVALID_SLAVE_ID;
1126
Jack Morgensteinb91cb3e2012-05-30 09:14:53 +00001127 return 0;
1128}
1129
Roland Dreier225c7b12007-05-08 18:00:38 -07001130static void get_board_id(void *vsd, char *board_id)
1131{
1132 int i;
1133
1134#define VSD_OFFSET_SIG1 0x00
1135#define VSD_OFFSET_SIG2 0xde
1136#define VSD_OFFSET_MLX_BOARD_ID 0xd0
1137#define VSD_OFFSET_TS_BOARD_ID 0x20
1138
1139#define VSD_SIGNATURE_TOPSPIN 0x5ad
1140
1141 memset(board_id, 0, MLX4_BOARD_ID_LEN);
1142
1143 if (be16_to_cpup(vsd + VSD_OFFSET_SIG1) == VSD_SIGNATURE_TOPSPIN &&
1144 be16_to_cpup(vsd + VSD_OFFSET_SIG2) == VSD_SIGNATURE_TOPSPIN) {
1145 strlcpy(board_id, vsd + VSD_OFFSET_TS_BOARD_ID, MLX4_BOARD_ID_LEN);
1146 } else {
1147 /*
1148 * The board ID is a string but the firmware byte
1149 * swaps each 4-byte word before passing it back to
1150 * us. Therefore we need to swab it before printing.
1151 */
1152 for (i = 0; i < 4; ++i)
1153 ((u32 *) board_id)[i] =
1154 swab32(*(u32 *) (vsd + VSD_OFFSET_MLX_BOARD_ID + i * 4));
1155 }
1156}
1157
1158int mlx4_QUERY_ADAPTER(struct mlx4_dev *dev, struct mlx4_adapter *adapter)
1159{
1160 struct mlx4_cmd_mailbox *mailbox;
1161 u32 *outbox;
1162 int err;
1163
1164#define QUERY_ADAPTER_OUT_SIZE 0x100
Roland Dreier225c7b12007-05-08 18:00:38 -07001165#define QUERY_ADAPTER_INTA_PIN_OFFSET 0x10
1166#define QUERY_ADAPTER_VSD_OFFSET 0x20
1167
1168 mailbox = mlx4_alloc_cmd_mailbox(dev);
1169 if (IS_ERR(mailbox))
1170 return PTR_ERR(mailbox);
1171 outbox = mailbox->buf;
1172
1173 err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_ADAPTER,
Jack Morgensteinf9baff52011-12-13 04:10:51 +00001174 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
Roland Dreier225c7b12007-05-08 18:00:38 -07001175 if (err)
1176 goto out;
1177
Roland Dreier225c7b12007-05-08 18:00:38 -07001178 MLX4_GET(adapter->inta_pin, outbox, QUERY_ADAPTER_INTA_PIN_OFFSET);
1179
1180 get_board_id(outbox + QUERY_ADAPTER_VSD_OFFSET / 4,
1181 adapter->board_id);
1182
1183out:
1184 mlx4_free_cmd_mailbox(dev, mailbox);
1185 return err;
1186}
1187
1188int mlx4_INIT_HCA(struct mlx4_dev *dev, struct mlx4_init_hca_param *param)
1189{
1190 struct mlx4_cmd_mailbox *mailbox;
1191 __be32 *inbox;
1192 int err;
1193
1194#define INIT_HCA_IN_SIZE 0x200
1195#define INIT_HCA_VERSION_OFFSET 0x000
1196#define INIT_HCA_VERSION 2
Eli Cohenc57e20dcf2009-09-24 11:03:03 -07001197#define INIT_HCA_CACHELINE_SZ_OFFSET 0x0e
Roland Dreier225c7b12007-05-08 18:00:38 -07001198#define INIT_HCA_FLAGS_OFFSET 0x014
1199#define INIT_HCA_QPC_OFFSET 0x020
1200#define INIT_HCA_QPC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x10)
1201#define INIT_HCA_LOG_QP_OFFSET (INIT_HCA_QPC_OFFSET + 0x17)
1202#define INIT_HCA_SRQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x28)
1203#define INIT_HCA_LOG_SRQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x2f)
1204#define INIT_HCA_CQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x30)
1205#define INIT_HCA_LOG_CQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x37)
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +00001206#define INIT_HCA_EQE_CQE_OFFSETS (INIT_HCA_QPC_OFFSET + 0x38)
Roland Dreier225c7b12007-05-08 18:00:38 -07001207#define INIT_HCA_ALTC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x40)
1208#define INIT_HCA_AUXC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x50)
1209#define INIT_HCA_EQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x60)
1210#define INIT_HCA_LOG_EQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x67)
1211#define INIT_HCA_RDMARC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x70)
1212#define INIT_HCA_LOG_RD_OFFSET (INIT_HCA_QPC_OFFSET + 0x77)
1213#define INIT_HCA_MCAST_OFFSET 0x0c0
1214#define INIT_HCA_MC_BASE_OFFSET (INIT_HCA_MCAST_OFFSET + 0x00)
1215#define INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x12)
1216#define INIT_HCA_LOG_MC_HASH_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x16)
Yevgeny Petrilin16792002011-03-22 22:38:31 +00001217#define INIT_HCA_UC_STEERING_OFFSET (INIT_HCA_MCAST_OFFSET + 0x18)
Roland Dreier225c7b12007-05-08 18:00:38 -07001218#define INIT_HCA_LOG_MC_TABLE_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x1b)
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001219#define INIT_HCA_DEVICE_MANAGED_FLOW_STEERING_EN 0x6
1220#define INIT_HCA_FS_PARAM_OFFSET 0x1d0
1221#define INIT_HCA_FS_BASE_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x00)
1222#define INIT_HCA_FS_LOG_ENTRY_SZ_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x12)
1223#define INIT_HCA_FS_LOG_TABLE_SZ_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x1b)
1224#define INIT_HCA_FS_ETH_BITS_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x21)
1225#define INIT_HCA_FS_ETH_NUM_ADDRS_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x22)
1226#define INIT_HCA_FS_IB_BITS_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x25)
1227#define INIT_HCA_FS_IB_NUM_ADDRS_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x26)
Roland Dreier225c7b12007-05-08 18:00:38 -07001228#define INIT_HCA_TPT_OFFSET 0x0f0
1229#define INIT_HCA_DMPT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x00)
Shani Michaelie4488342013-02-06 16:19:11 +00001230#define INIT_HCA_TPT_MW_OFFSET (INIT_HCA_TPT_OFFSET + 0x08)
Roland Dreier225c7b12007-05-08 18:00:38 -07001231#define INIT_HCA_LOG_MPT_SZ_OFFSET (INIT_HCA_TPT_OFFSET + 0x0b)
1232#define INIT_HCA_MTT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x10)
1233#define INIT_HCA_CMPT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x18)
1234#define INIT_HCA_UAR_OFFSET 0x120
1235#define INIT_HCA_LOG_UAR_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x0a)
1236#define INIT_HCA_UAR_PAGE_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x0b)
1237
1238 mailbox = mlx4_alloc_cmd_mailbox(dev);
1239 if (IS_ERR(mailbox))
1240 return PTR_ERR(mailbox);
1241 inbox = mailbox->buf;
1242
1243 memset(inbox, 0, INIT_HCA_IN_SIZE);
1244
1245 *((u8 *) mailbox->buf + INIT_HCA_VERSION_OFFSET) = INIT_HCA_VERSION;
1246
Eli Cohenc57e20dcf2009-09-24 11:03:03 -07001247 *((u8 *) mailbox->buf + INIT_HCA_CACHELINE_SZ_OFFSET) =
1248 (ilog2(cache_line_size()) - 4) << 5;
1249
Roland Dreier225c7b12007-05-08 18:00:38 -07001250#if defined(__LITTLE_ENDIAN)
1251 *(inbox + INIT_HCA_FLAGS_OFFSET / 4) &= ~cpu_to_be32(1 << 1);
1252#elif defined(__BIG_ENDIAN)
1253 *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 1);
1254#else
1255#error Host endianness not defined
1256#endif
1257 /* Check port for UD address vector: */
1258 *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1);
1259
Eli Cohen8ff095e2008-04-16 21:01:10 -07001260 /* Enable IPoIB checksumming if we can: */
1261 if (dev->caps.flags & MLX4_DEV_CAP_FLAG_IPOIB_CSUM)
1262 *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 3);
1263
Jack Morgenstein51f5f0e2008-07-22 14:19:37 -07001264 /* Enable QoS support if module parameter set */
1265 if (enable_qos)
1266 *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 2);
1267
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001268 /* enable counters */
1269 if (dev->caps.flags & MLX4_DEV_CAP_FLAG_COUNTERS)
1270 *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 4);
1271
Or Gerlitz08ff3232012-10-21 14:59:24 +00001272 /* CX3 is capable of extending CQEs/EQEs from 32 to 64 bytes */
1273 if (dev->caps.flags & MLX4_DEV_CAP_FLAG_64B_EQE) {
1274 *(inbox + INIT_HCA_EQE_CQE_OFFSETS / 4) |= cpu_to_be32(1 << 29);
1275 dev->caps.eqe_size = 64;
1276 dev->caps.eqe_factor = 1;
1277 } else {
1278 dev->caps.eqe_size = 32;
1279 dev->caps.eqe_factor = 0;
1280 }
1281
1282 if (dev->caps.flags & MLX4_DEV_CAP_FLAG_64B_CQE) {
1283 *(inbox + INIT_HCA_EQE_CQE_OFFSETS / 4) |= cpu_to_be32(1 << 30);
1284 dev->caps.cqe_size = 64;
1285 dev->caps.userspace_caps |= MLX4_USER_DEV_CAP_64B_CQE;
1286 } else {
1287 dev->caps.cqe_size = 32;
1288 }
1289
Roland Dreier225c7b12007-05-08 18:00:38 -07001290 /* QPC/EEC/CQC/EQC/RDMARC attributes */
1291
1292 MLX4_PUT(inbox, param->qpc_base, INIT_HCA_QPC_BASE_OFFSET);
1293 MLX4_PUT(inbox, param->log_num_qps, INIT_HCA_LOG_QP_OFFSET);
1294 MLX4_PUT(inbox, param->srqc_base, INIT_HCA_SRQC_BASE_OFFSET);
1295 MLX4_PUT(inbox, param->log_num_srqs, INIT_HCA_LOG_SRQ_OFFSET);
1296 MLX4_PUT(inbox, param->cqc_base, INIT_HCA_CQC_BASE_OFFSET);
1297 MLX4_PUT(inbox, param->log_num_cqs, INIT_HCA_LOG_CQ_OFFSET);
1298 MLX4_PUT(inbox, param->altc_base, INIT_HCA_ALTC_BASE_OFFSET);
1299 MLX4_PUT(inbox, param->auxc_base, INIT_HCA_AUXC_BASE_OFFSET);
1300 MLX4_PUT(inbox, param->eqc_base, INIT_HCA_EQC_BASE_OFFSET);
1301 MLX4_PUT(inbox, param->log_num_eqs, INIT_HCA_LOG_EQ_OFFSET);
1302 MLX4_PUT(inbox, param->rdmarc_base, INIT_HCA_RDMARC_BASE_OFFSET);
1303 MLX4_PUT(inbox, param->log_rd_per_qp, INIT_HCA_LOG_RD_OFFSET);
1304
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001305 /* steering attributes */
1306 if (dev->caps.steering_mode ==
1307 MLX4_STEERING_MODE_DEVICE_MANAGED) {
1308 *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |=
1309 cpu_to_be32(1 <<
1310 INIT_HCA_DEVICE_MANAGED_FLOW_STEERING_EN);
Roland Dreier225c7b12007-05-08 18:00:38 -07001311
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001312 MLX4_PUT(inbox, param->mc_base, INIT_HCA_FS_BASE_OFFSET);
1313 MLX4_PUT(inbox, param->log_mc_entry_sz,
1314 INIT_HCA_FS_LOG_ENTRY_SZ_OFFSET);
1315 MLX4_PUT(inbox, param->log_mc_table_sz,
1316 INIT_HCA_FS_LOG_TABLE_SZ_OFFSET);
1317 /* Enable Ethernet flow steering
1318 * with udp unicast and tcp unicast
1319 */
Hadar Hen Zion23537b72013-01-30 23:07:09 +00001320 MLX4_PUT(inbox, (u8) (MLX4_FS_UDP_UC_EN | MLX4_FS_TCP_UC_EN),
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001321 INIT_HCA_FS_ETH_BITS_OFFSET);
1322 MLX4_PUT(inbox, (u16) MLX4_FS_NUM_OF_L2_ADDR,
1323 INIT_HCA_FS_ETH_NUM_ADDRS_OFFSET);
1324 /* Enable IPoIB flow steering
1325 * with udp unicast and tcp unicast
1326 */
Hadar Hen Zion23537b72013-01-30 23:07:09 +00001327 MLX4_PUT(inbox, (u8) (MLX4_FS_UDP_UC_EN | MLX4_FS_TCP_UC_EN),
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001328 INIT_HCA_FS_IB_BITS_OFFSET);
1329 MLX4_PUT(inbox, (u16) MLX4_FS_NUM_OF_L2_ADDR,
1330 INIT_HCA_FS_IB_NUM_ADDRS_OFFSET);
1331 } else {
1332 MLX4_PUT(inbox, param->mc_base, INIT_HCA_MC_BASE_OFFSET);
1333 MLX4_PUT(inbox, param->log_mc_entry_sz,
1334 INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET);
1335 MLX4_PUT(inbox, param->log_mc_hash_sz,
1336 INIT_HCA_LOG_MC_HASH_SZ_OFFSET);
1337 MLX4_PUT(inbox, param->log_mc_table_sz,
1338 INIT_HCA_LOG_MC_TABLE_SZ_OFFSET);
1339 if (dev->caps.steering_mode == MLX4_STEERING_MODE_B0)
1340 MLX4_PUT(inbox, (u8) (1 << 3),
1341 INIT_HCA_UC_STEERING_OFFSET);
1342 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001343
1344 /* TPT attributes */
1345
1346 MLX4_PUT(inbox, param->dmpt_base, INIT_HCA_DMPT_BASE_OFFSET);
Shani Michaelie4488342013-02-06 16:19:11 +00001347 MLX4_PUT(inbox, param->mw_enabled, INIT_HCA_TPT_MW_OFFSET);
Roland Dreier225c7b12007-05-08 18:00:38 -07001348 MLX4_PUT(inbox, param->log_mpt_sz, INIT_HCA_LOG_MPT_SZ_OFFSET);
1349 MLX4_PUT(inbox, param->mtt_base, INIT_HCA_MTT_BASE_OFFSET);
1350 MLX4_PUT(inbox, param->cmpt_base, INIT_HCA_CMPT_BASE_OFFSET);
1351
1352 /* UAR attributes */
1353
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001354 MLX4_PUT(inbox, param->uar_page_sz, INIT_HCA_UAR_PAGE_SZ_OFFSET);
Roland Dreier225c7b12007-05-08 18:00:38 -07001355 MLX4_PUT(inbox, param->log_uar_sz, INIT_HCA_LOG_UAR_SZ_OFFSET);
1356
Jack Morgensteinf9baff52011-12-13 04:10:51 +00001357 err = mlx4_cmd(dev, mailbox->dma, 0, 0, MLX4_CMD_INIT_HCA, 10000,
1358 MLX4_CMD_NATIVE);
Roland Dreier225c7b12007-05-08 18:00:38 -07001359
1360 if (err)
1361 mlx4_err(dev, "INIT_HCA returns %d\n", err);
1362
1363 mlx4_free_cmd_mailbox(dev, mailbox);
1364 return err;
1365}
1366
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001367int mlx4_QUERY_HCA(struct mlx4_dev *dev,
1368 struct mlx4_init_hca_param *param)
1369{
1370 struct mlx4_cmd_mailbox *mailbox;
1371 __be32 *outbox;
Jack Morgenstein7b8157b2012-12-06 17:11:59 +00001372 u32 dword_field;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001373 int err;
Or Gerlitz08ff3232012-10-21 14:59:24 +00001374 u8 byte_field;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001375
1376#define QUERY_HCA_GLOBAL_CAPS_OFFSET 0x04
1377
1378 mailbox = mlx4_alloc_cmd_mailbox(dev);
1379 if (IS_ERR(mailbox))
1380 return PTR_ERR(mailbox);
1381 outbox = mailbox->buf;
1382
1383 err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0,
1384 MLX4_CMD_QUERY_HCA,
1385 MLX4_CMD_TIME_CLASS_B,
1386 !mlx4_is_slave(dev));
1387 if (err)
1388 goto out;
1389
1390 MLX4_GET(param->global_caps, outbox, QUERY_HCA_GLOBAL_CAPS_OFFSET);
1391
1392 /* QPC/EEC/CQC/EQC/RDMARC attributes */
1393
1394 MLX4_GET(param->qpc_base, outbox, INIT_HCA_QPC_BASE_OFFSET);
1395 MLX4_GET(param->log_num_qps, outbox, INIT_HCA_LOG_QP_OFFSET);
1396 MLX4_GET(param->srqc_base, outbox, INIT_HCA_SRQC_BASE_OFFSET);
1397 MLX4_GET(param->log_num_srqs, outbox, INIT_HCA_LOG_SRQ_OFFSET);
1398 MLX4_GET(param->cqc_base, outbox, INIT_HCA_CQC_BASE_OFFSET);
1399 MLX4_GET(param->log_num_cqs, outbox, INIT_HCA_LOG_CQ_OFFSET);
1400 MLX4_GET(param->altc_base, outbox, INIT_HCA_ALTC_BASE_OFFSET);
1401 MLX4_GET(param->auxc_base, outbox, INIT_HCA_AUXC_BASE_OFFSET);
1402 MLX4_GET(param->eqc_base, outbox, INIT_HCA_EQC_BASE_OFFSET);
1403 MLX4_GET(param->log_num_eqs, outbox, INIT_HCA_LOG_EQ_OFFSET);
1404 MLX4_GET(param->rdmarc_base, outbox, INIT_HCA_RDMARC_BASE_OFFSET);
1405 MLX4_GET(param->log_rd_per_qp, outbox, INIT_HCA_LOG_RD_OFFSET);
1406
Jack Morgenstein7b8157b2012-12-06 17:11:59 +00001407 MLX4_GET(dword_field, outbox, INIT_HCA_FLAGS_OFFSET);
1408 if (dword_field & (1 << INIT_HCA_DEVICE_MANAGED_FLOW_STEERING_EN)) {
1409 param->steering_mode = MLX4_STEERING_MODE_DEVICE_MANAGED;
1410 } else {
1411 MLX4_GET(byte_field, outbox, INIT_HCA_UC_STEERING_OFFSET);
1412 if (byte_field & 0x8)
1413 param->steering_mode = MLX4_STEERING_MODE_B0;
1414 else
1415 param->steering_mode = MLX4_STEERING_MODE_A0;
1416 }
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001417 /* steering attributes */
Jack Morgenstein7b8157b2012-12-06 17:11:59 +00001418 if (param->steering_mode == MLX4_STEERING_MODE_DEVICE_MANAGED) {
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001419 MLX4_GET(param->mc_base, outbox, INIT_HCA_FS_BASE_OFFSET);
1420 MLX4_GET(param->log_mc_entry_sz, outbox,
1421 INIT_HCA_FS_LOG_ENTRY_SZ_OFFSET);
1422 MLX4_GET(param->log_mc_table_sz, outbox,
1423 INIT_HCA_FS_LOG_TABLE_SZ_OFFSET);
1424 } else {
1425 MLX4_GET(param->mc_base, outbox, INIT_HCA_MC_BASE_OFFSET);
1426 MLX4_GET(param->log_mc_entry_sz, outbox,
1427 INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET);
1428 MLX4_GET(param->log_mc_hash_sz, outbox,
1429 INIT_HCA_LOG_MC_HASH_SZ_OFFSET);
1430 MLX4_GET(param->log_mc_table_sz, outbox,
1431 INIT_HCA_LOG_MC_TABLE_SZ_OFFSET);
1432 }
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001433
Or Gerlitz08ff3232012-10-21 14:59:24 +00001434 /* CX3 is capable of extending CQEs/EQEs from 32 to 64 bytes */
1435 MLX4_GET(byte_field, outbox, INIT_HCA_EQE_CQE_OFFSETS);
1436 if (byte_field & 0x20) /* 64-bytes eqe enabled */
1437 param->dev_cap_enabled |= MLX4_DEV_CAP_64B_EQE_ENABLED;
1438 if (byte_field & 0x40) /* 64-bytes cqe enabled */
1439 param->dev_cap_enabled |= MLX4_DEV_CAP_64B_CQE_ENABLED;
1440
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001441 /* TPT attributes */
1442
1443 MLX4_GET(param->dmpt_base, outbox, INIT_HCA_DMPT_BASE_OFFSET);
Shani Michaelie4488342013-02-06 16:19:11 +00001444 MLX4_GET(param->mw_enabled, outbox, INIT_HCA_TPT_MW_OFFSET);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001445 MLX4_GET(param->log_mpt_sz, outbox, INIT_HCA_LOG_MPT_SZ_OFFSET);
1446 MLX4_GET(param->mtt_base, outbox, INIT_HCA_MTT_BASE_OFFSET);
1447 MLX4_GET(param->cmpt_base, outbox, INIT_HCA_CMPT_BASE_OFFSET);
1448
1449 /* UAR attributes */
1450
1451 MLX4_GET(param->uar_page_sz, outbox, INIT_HCA_UAR_PAGE_SZ_OFFSET);
1452 MLX4_GET(param->log_uar_sz, outbox, INIT_HCA_LOG_UAR_SZ_OFFSET);
1453
1454out:
1455 mlx4_free_cmd_mailbox(dev, mailbox);
1456
1457 return err;
1458}
1459
Jack Morgenstein980e9002012-08-03 08:40:53 +00001460/* for IB-type ports only in SRIOV mode. Checks that both proxy QP0
1461 * and real QP0 are active, so that the paravirtualized QP0 is ready
1462 * to operate */
1463static int check_qp0_state(struct mlx4_dev *dev, int function, int port)
1464{
1465 struct mlx4_priv *priv = mlx4_priv(dev);
1466 /* irrelevant if not infiniband */
1467 if (priv->mfunc.master.qp0_state[port].proxy_qp0_active &&
1468 priv->mfunc.master.qp0_state[port].qp0_active)
1469 return 1;
1470 return 0;
1471}
1472
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +00001473int mlx4_INIT_PORT_wrapper(struct mlx4_dev *dev, int slave,
1474 struct mlx4_vhcr *vhcr,
1475 struct mlx4_cmd_mailbox *inbox,
1476 struct mlx4_cmd_mailbox *outbox,
1477 struct mlx4_cmd_info *cmd)
1478{
1479 struct mlx4_priv *priv = mlx4_priv(dev);
1480 int port = vhcr->in_modifier;
1481 int err;
1482
1483 if (priv->mfunc.master.slave_state[slave].init_port_mask & (1 << port))
1484 return 0;
1485
Jack Morgenstein980e9002012-08-03 08:40:53 +00001486 if (dev->caps.port_mask[port] != MLX4_PORT_TYPE_IB) {
1487 /* Enable port only if it was previously disabled */
1488 if (!priv->mfunc.master.init_port_ref[port]) {
1489 err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_INIT_PORT,
1490 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
1491 if (err)
1492 return err;
1493 }
1494 priv->mfunc.master.slave_state[slave].init_port_mask |= (1 << port);
1495 } else {
1496 if (slave == mlx4_master_func_num(dev)) {
1497 if (check_qp0_state(dev, slave, port) &&
1498 !priv->mfunc.master.qp0_state[port].port_active) {
1499 err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_INIT_PORT,
1500 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
1501 if (err)
1502 return err;
1503 priv->mfunc.master.qp0_state[port].port_active = 1;
1504 priv->mfunc.master.slave_state[slave].init_port_mask |= (1 << port);
1505 }
1506 } else
1507 priv->mfunc.master.slave_state[slave].init_port_mask |= (1 << port);
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +00001508 }
1509 ++priv->mfunc.master.init_port_ref[port];
1510 return 0;
1511}
1512
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07001513int mlx4_INIT_PORT(struct mlx4_dev *dev, int port)
Roland Dreier225c7b12007-05-08 18:00:38 -07001514{
1515 struct mlx4_cmd_mailbox *mailbox;
1516 u32 *inbox;
1517 int err;
1518 u32 flags;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07001519 u16 field;
Roland Dreier225c7b12007-05-08 18:00:38 -07001520
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07001521 if (dev->flags & MLX4_FLAG_OLD_PORT_CMDS) {
Roland Dreier225c7b12007-05-08 18:00:38 -07001522#define INIT_PORT_IN_SIZE 256
1523#define INIT_PORT_FLAGS_OFFSET 0x00
1524#define INIT_PORT_FLAG_SIG (1 << 18)
1525#define INIT_PORT_FLAG_NG (1 << 17)
1526#define INIT_PORT_FLAG_G0 (1 << 16)
1527#define INIT_PORT_VL_SHIFT 4
1528#define INIT_PORT_PORT_WIDTH_SHIFT 8
1529#define INIT_PORT_MTU_OFFSET 0x04
1530#define INIT_PORT_MAX_GID_OFFSET 0x06
1531#define INIT_PORT_MAX_PKEY_OFFSET 0x0a
1532#define INIT_PORT_GUID0_OFFSET 0x10
1533#define INIT_PORT_NODE_GUID_OFFSET 0x18
1534#define INIT_PORT_SI_GUID_OFFSET 0x20
1535
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07001536 mailbox = mlx4_alloc_cmd_mailbox(dev);
1537 if (IS_ERR(mailbox))
1538 return PTR_ERR(mailbox);
1539 inbox = mailbox->buf;
Roland Dreier225c7b12007-05-08 18:00:38 -07001540
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07001541 memset(inbox, 0, INIT_PORT_IN_SIZE);
Roland Dreier225c7b12007-05-08 18:00:38 -07001542
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07001543 flags = 0;
1544 flags |= (dev->caps.vl_cap[port] & 0xf) << INIT_PORT_VL_SHIFT;
1545 flags |= (dev->caps.port_width_cap[port] & 0xf) << INIT_PORT_PORT_WIDTH_SHIFT;
1546 MLX4_PUT(inbox, flags, INIT_PORT_FLAGS_OFFSET);
Roland Dreier225c7b12007-05-08 18:00:38 -07001547
Yevgeny Petrilinb79acb42008-10-22 10:56:48 -07001548 field = 128 << dev->caps.ib_mtu_cap[port];
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07001549 MLX4_PUT(inbox, field, INIT_PORT_MTU_OFFSET);
1550 field = dev->caps.gid_table_len[port];
1551 MLX4_PUT(inbox, field, INIT_PORT_MAX_GID_OFFSET);
1552 field = dev->caps.pkey_table_len[port];
1553 MLX4_PUT(inbox, field, INIT_PORT_MAX_PKEY_OFFSET);
Roland Dreier225c7b12007-05-08 18:00:38 -07001554
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07001555 err = mlx4_cmd(dev, mailbox->dma, port, 0, MLX4_CMD_INIT_PORT,
Jack Morgensteinf9baff52011-12-13 04:10:51 +00001556 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
Roland Dreier225c7b12007-05-08 18:00:38 -07001557
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07001558 mlx4_free_cmd_mailbox(dev, mailbox);
1559 } else
1560 err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_INIT_PORT,
Jack Morgensteinf9baff52011-12-13 04:10:51 +00001561 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
Roland Dreier225c7b12007-05-08 18:00:38 -07001562
1563 return err;
1564}
1565EXPORT_SYMBOL_GPL(mlx4_INIT_PORT);
1566
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +00001567int mlx4_CLOSE_PORT_wrapper(struct mlx4_dev *dev, int slave,
1568 struct mlx4_vhcr *vhcr,
1569 struct mlx4_cmd_mailbox *inbox,
1570 struct mlx4_cmd_mailbox *outbox,
1571 struct mlx4_cmd_info *cmd)
1572{
1573 struct mlx4_priv *priv = mlx4_priv(dev);
1574 int port = vhcr->in_modifier;
1575 int err;
1576
1577 if (!(priv->mfunc.master.slave_state[slave].init_port_mask &
1578 (1 << port)))
1579 return 0;
1580
Jack Morgenstein980e9002012-08-03 08:40:53 +00001581 if (dev->caps.port_mask[port] != MLX4_PORT_TYPE_IB) {
1582 if (priv->mfunc.master.init_port_ref[port] == 1) {
1583 err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_CLOSE_PORT,
1584 1000, MLX4_CMD_NATIVE);
1585 if (err)
1586 return err;
1587 }
1588 priv->mfunc.master.slave_state[slave].init_port_mask &= ~(1 << port);
1589 } else {
1590 /* infiniband port */
1591 if (slave == mlx4_master_func_num(dev)) {
1592 if (!priv->mfunc.master.qp0_state[port].qp0_active &&
1593 priv->mfunc.master.qp0_state[port].port_active) {
1594 err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_CLOSE_PORT,
1595 1000, MLX4_CMD_NATIVE);
1596 if (err)
1597 return err;
1598 priv->mfunc.master.slave_state[slave].init_port_mask &= ~(1 << port);
1599 priv->mfunc.master.qp0_state[port].port_active = 0;
1600 }
1601 } else
1602 priv->mfunc.master.slave_state[slave].init_port_mask &= ~(1 << port);
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +00001603 }
Marcel Apfelbaum5cc914f2011-12-13 04:12:40 +00001604 --priv->mfunc.master.init_port_ref[port];
1605 return 0;
1606}
1607
Roland Dreier225c7b12007-05-08 18:00:38 -07001608int mlx4_CLOSE_PORT(struct mlx4_dev *dev, int port)
1609{
Jack Morgensteinf9baff52011-12-13 04:10:51 +00001610 return mlx4_cmd(dev, 0, port, 0, MLX4_CMD_CLOSE_PORT, 1000,
1611 MLX4_CMD_WRAPPED);
Roland Dreier225c7b12007-05-08 18:00:38 -07001612}
1613EXPORT_SYMBOL_GPL(mlx4_CLOSE_PORT);
1614
1615int mlx4_CLOSE_HCA(struct mlx4_dev *dev, int panic)
1616{
Jack Morgensteinf9baff52011-12-13 04:10:51 +00001617 return mlx4_cmd(dev, 0, 0, panic, MLX4_CMD_CLOSE_HCA, 1000,
1618 MLX4_CMD_NATIVE);
Roland Dreier225c7b12007-05-08 18:00:38 -07001619}
1620
1621int mlx4_SET_ICM_SIZE(struct mlx4_dev *dev, u64 icm_size, u64 *aux_pages)
1622{
1623 int ret = mlx4_cmd_imm(dev, icm_size, aux_pages, 0, 0,
1624 MLX4_CMD_SET_ICM_SIZE,
Jack Morgensteinf9baff52011-12-13 04:10:51 +00001625 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
Roland Dreier225c7b12007-05-08 18:00:38 -07001626 if (ret)
1627 return ret;
1628
1629 /*
1630 * Round up number of system pages needed in case
1631 * MLX4_ICM_PAGE_SIZE < PAGE_SIZE.
1632 */
1633 *aux_pages = ALIGN(*aux_pages, PAGE_SIZE / MLX4_ICM_PAGE_SIZE) >>
1634 (PAGE_SHIFT - MLX4_ICM_PAGE_SHIFT);
1635
1636 return 0;
1637}
1638
1639int mlx4_NOP(struct mlx4_dev *dev)
1640{
1641 /* Input modifier of 0x1f means "finish as soon as possible." */
Jack Morgensteinf9baff52011-12-13 04:10:51 +00001642 return mlx4_cmd(dev, 0, 0x1f, 0, MLX4_CMD_NOP, 100, MLX4_CMD_NATIVE);
Roland Dreier225c7b12007-05-08 18:00:38 -07001643}
Yevgeny Petrilin14c07b12011-03-22 22:37:59 +00001644
1645#define MLX4_WOL_SETUP_MODE (5 << 28)
1646int mlx4_wol_read(struct mlx4_dev *dev, u64 *config, int port)
1647{
1648 u32 in_mod = MLX4_WOL_SETUP_MODE | port << 8;
1649
1650 return mlx4_cmd_imm(dev, 0, config, in_mod, 0x3,
Jack Morgensteinf9baff52011-12-13 04:10:51 +00001651 MLX4_CMD_MOD_STAT_CFG, MLX4_CMD_TIME_CLASS_A,
1652 MLX4_CMD_NATIVE);
Yevgeny Petrilin14c07b12011-03-22 22:37:59 +00001653}
1654EXPORT_SYMBOL_GPL(mlx4_wol_read);
1655
1656int mlx4_wol_write(struct mlx4_dev *dev, u64 config, int port)
1657{
1658 u32 in_mod = MLX4_WOL_SETUP_MODE | port << 8;
1659
1660 return mlx4_cmd(dev, config, in_mod, 0x1, MLX4_CMD_MOD_STAT_CFG,
Jack Morgensteinf9baff52011-12-13 04:10:51 +00001661 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
Yevgeny Petrilin14c07b12011-03-22 22:37:59 +00001662}
1663EXPORT_SYMBOL_GPL(mlx4_wol_write);