blob: f60d01c29d5107a49b37713addffed27c30097be [file] [log] [blame]
Zhang Xiantao82470192007-12-17 13:59:56 +08001#ifndef __KVM_X86_LAPIC_H
2#define __KVM_X86_LAPIC_H
3
Andre Przywaraaf669ac2015-03-26 14:39:29 +00004#include <kvm/iodev.h>
Zhang Xiantao82470192007-12-17 13:59:56 +08005
6#include <linux/kvm_host.h>
7
Jan Kiszka66450a22013-03-13 12:42:34 +01008#define KVM_APIC_INIT 0
9#define KVM_APIC_SIPI 1
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -050010#define KVM_APIC_LVT_NUM 6
Jan Kiszka66450a22013-03-13 12:42:34 +010011
Suravee Suthikulpanit18f40c52016-05-04 14:09:48 -050012#define KVM_APIC_SHORT_MASK 0xc0000
13#define KVM_APIC_DEST_MASK 0x800
14
Avi Kivitye9d90d42012-07-26 18:01:50 +030015struct kvm_timer {
16 struct hrtimer timer;
17 s64 period; /* unit: ns */
Radim Krčmářa323b402014-10-30 15:06:46 +010018 u32 timer_mode;
Avi Kivitye9d90d42012-07-26 18:01:50 +030019 u32 timer_mode_mask;
20 u64 tscdeadline;
Marcelo Tosattid0659d92014-12-16 09:08:15 -050021 u64 expired_tscdeadline;
Avi Kivitye9d90d42012-07-26 18:01:50 +030022 atomic_t pending; /* accumulated triggered timers */
Yunhong Jiangce7a0582016-06-13 14:20:01 -070023 bool hv_timer_in_use;
Avi Kivitye9d90d42012-07-26 18:01:50 +030024};
25
Zhang Xiantao82470192007-12-17 13:59:56 +080026struct kvm_lapic {
27 unsigned long base_address;
28 struct kvm_io_device dev;
Marcelo Tosattid3c7b772009-02-23 10:57:41 -030029 struct kvm_timer lapic_timer;
30 u32 divide_count;
Zhang Xiantao82470192007-12-17 13:59:56 +080031 struct kvm_vcpu *vcpu;
Radim Krčmáře4627552014-10-30 15:06:45 +010032 bool sw_enabled;
Gleb Natapov33e4c682009-06-11 11:06:51 +030033 bool irr_pending;
Radim Krčmář59fd1322015-06-30 22:19:16 +020034 bool lvt0_in_nmi_mode;
Michael S. Tsirkin8680b942012-06-24 19:24:26 +030035 /* Number of bits set in ISR. */
36 s16 isr_count;
37 /* The highest vector set in ISR; if -1 - invalid, must scan ISR. */
38 int highest_isr_cache;
Michael S. Tsirkin5eadf912012-06-24 19:24:19 +030039 /**
40 * APIC register page. The layout matches the register layout seen by
41 * the guest 1:1, because it is accessed by the vmx microcode.
42 * Note: Only one register, the TPR, is used by the microcode.
43 */
Zhang Xiantao82470192007-12-17 13:59:56 +080044 void *regs;
Avi Kivityb93463a2007-10-25 16:52:32 +020045 gpa_t vapic_addr;
Andy Honigfda4e2e82013-11-20 10:23:22 -080046 struct gfn_to_hva_cache vapic_cache;
Jan Kiszka66450a22013-03-13 12:42:34 +010047 unsigned long pending_events;
48 unsigned int sipi_vector;
Zhang Xiantao82470192007-12-17 13:59:56 +080049};
Joerg Roedel9e4aabe2016-02-29 16:04:43 +010050
51struct dest_map;
52
Zhang Xiantao82470192007-12-17 13:59:56 +080053int kvm_create_lapic(struct kvm_vcpu *vcpu);
54void kvm_free_lapic(struct kvm_vcpu *vcpu);
55
56int kvm_apic_has_interrupt(struct kvm_vcpu *vcpu);
57int kvm_apic_accept_pic_intr(struct kvm_vcpu *vcpu);
58int kvm_get_apic_interrupt(struct kvm_vcpu *vcpu);
Jan Kiszka66450a22013-03-13 12:42:34 +010059void kvm_apic_accept_events(struct kvm_vcpu *vcpu);
Nadav Amitd28bc9d2015-04-13 14:34:08 +030060void kvm_lapic_reset(struct kvm_vcpu *vcpu, bool init_event);
Zhang Xiantao82470192007-12-17 13:59:56 +080061u64 kvm_lapic_get_cr8(struct kvm_vcpu *vcpu);
62void kvm_lapic_set_tpr(struct kvm_vcpu *vcpu, unsigned long cr8);
Kevin Tian58fbbf22011-08-30 13:56:17 +030063void kvm_lapic_set_eoi(struct kvm_vcpu *vcpu);
Zhang Xiantao82470192007-12-17 13:59:56 +080064void kvm_lapic_set_base(struct kvm_vcpu *vcpu, u64 value);
Harvey Harrison8b2cf732008-04-27 12:14:13 -070065u64 kvm_lapic_get_base(struct kvm_vcpu *vcpu);
Gleb Natapovfc61b802009-07-05 17:39:35 +030066void kvm_apic_set_version(struct kvm_vcpu *vcpu);
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -050067int kvm_lapic_reg_write(struct kvm_lapic *apic, u32 reg, u32 val);
68int kvm_lapic_reg_read(struct kvm_lapic *apic, u32 offset, int len,
69 void *data);
70bool kvm_apic_match_dest(struct kvm_vcpu *vcpu, struct kvm_lapic *source,
71 int short_hand, unsigned int dest, int dest_mode);
Zhang Xiantao82470192007-12-17 13:59:56 +080072
Wincy Van705699a2015-02-03 23:58:17 +080073void __kvm_apic_update_irr(u32 *pir, void *regs);
Yang Zhanga20ed542013-04-11 19:25:15 +080074void kvm_apic_update_irr(struct kvm_vcpu *vcpu, u32 *pir);
Yang Zhangb4f22252013-04-11 19:21:37 +080075int kvm_apic_set_irq(struct kvm_vcpu *vcpu, struct kvm_lapic_irq *irq,
Joerg Roedel9e4aabe2016-02-29 16:04:43 +010076 struct dest_map *dest_map);
Avi Kivity89342082011-11-10 14:57:21 +020077int kvm_apic_local_deliver(struct kvm_lapic *apic, int lvt_type);
Zhang Xiantao82470192007-12-17 13:59:56 +080078
Gleb Natapov1e08ec42012-09-13 17:19:24 +030079bool kvm_irq_delivery_to_apic_fast(struct kvm *kvm, struct kvm_lapic *src,
Joerg Roedel9e4aabe2016-02-29 16:04:43 +010080 struct kvm_lapic_irq *irq, int *r, struct dest_map *dest_map);
Gleb Natapov1e08ec42012-09-13 17:19:24 +030081
Zhang Xiantao82470192007-12-17 13:59:56 +080082u64 kvm_get_apic_base(struct kvm_vcpu *vcpu);
Jan Kiszka58cb6282014-01-24 16:48:44 +010083int kvm_set_apic_base(struct kvm_vcpu *vcpu, struct msr_data *msr_info);
Radim Krčmářa92e2542016-07-12 22:09:22 +020084int kvm_apic_get_state(struct kvm_vcpu *vcpu, struct kvm_lapic_state *s);
85int kvm_apic_set_state(struct kvm_vcpu *vcpu, struct kvm_lapic_state *s);
Zhang Xiantao82470192007-12-17 13:59:56 +080086int kvm_lapic_find_highest_irr(struct kvm_vcpu *vcpu);
Zhang Xiantao82470192007-12-17 13:59:56 +080087
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +080088u64 kvm_get_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu);
89void kvm_set_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu, u64 data);
90
Yang Zhang83d4c282013-01-25 10:18:49 +080091void kvm_apic_write_nodecode(struct kvm_vcpu *vcpu, u32 offset);
Yang Zhangc7c9c562013-01-25 10:18:51 +080092void kvm_apic_set_eoi_accelerated(struct kvm_vcpu *vcpu, int vector);
Yang Zhang83d4c282013-01-25 10:18:49 +080093
Andy Honigfda4e2e82013-11-20 10:23:22 -080094int kvm_lapic_set_vapic_addr(struct kvm_vcpu *vcpu, gpa_t vapic_addr);
Avi Kivityb93463a2007-10-25 16:52:32 +020095void kvm_lapic_sync_from_vapic(struct kvm_vcpu *vcpu);
96void kvm_lapic_sync_to_vapic(struct kvm_vcpu *vcpu);
97
Gleb Natapov0105d1a2009-07-05 17:39:36 +030098int kvm_x2apic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data);
99int kvm_x2apic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data);
Gleb Natapov10388a02010-01-17 15:51:23 +0200100
101int kvm_hv_vapic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data);
102int kvm_hv_vapic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data);
103
104static inline bool kvm_hv_vapic_assist_page_enabled(struct kvm_vcpu *vcpu)
105{
Andrey Smetanine83d5882015-07-03 15:01:34 +0300106 return vcpu->arch.hyperv.hv_vapic & HV_X64_MSR_APIC_ASSIST_PAGE_ENABLE;
Gleb Natapov10388a02010-01-17 15:51:23 +0200107}
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300108
109int kvm_lapic_enable_pv_eoi(struct kvm_vcpu *vcpu, u64 data);
Gleb Natapovc5cc4212012-08-05 15:58:30 +0300110void kvm_lapic_init(void);
Gleb Natapovc48f1492012-08-05 15:58:33 +0300111
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -0500112#define VEC_POS(v) ((v) & (32 - 1))
113#define REG_POS(v) (((v) >> 5) << 4)
114
115static inline void kvm_lapic_set_vector(int vec, void *bitmap)
116{
117 set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
118}
119
120static inline void kvm_lapic_set_irr(int vec, struct kvm_lapic *apic)
121{
122 kvm_lapic_set_vector(vec, apic->regs + APIC_IRR);
123 /*
124 * irr_pending must be true if any interrupt is pending; set it after
125 * APIC_IRR to avoid race with apic_clear_irr
126 */
127 apic->irr_pending = true;
128}
129
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -0500130static inline u32 kvm_lapic_get_reg(struct kvm_lapic *apic, int reg_off)
Gleb Natapovc48f1492012-08-05 15:58:33 +0300131{
Suravee Suthikulpanitdfb95952016-05-04 14:09:41 -0500132 return *((u32 *) (apic->regs + reg_off));
Gleb Natapovc48f1492012-08-05 15:58:33 +0300133}
134
Suravee Suthikulpanit1e6e2752016-05-04 14:09:40 -0500135static inline void kvm_lapic_set_reg(struct kvm_lapic *apic, int reg_off, u32 val)
136{
137 *((u32 *) (apic->regs + reg_off)) = val;
138}
139
Gleb Natapovc48f1492012-08-05 15:58:33 +0300140extern struct static_key kvm_no_apic_vcpu;
141
Paolo Bonzinibce87cc2016-01-08 13:48:51 +0100142static inline bool lapic_in_kernel(struct kvm_vcpu *vcpu)
Gleb Natapovc48f1492012-08-05 15:58:33 +0300143{
144 if (static_key_false(&kvm_no_apic_vcpu))
145 return vcpu->arch.apic;
146 return true;
147}
148
149extern struct static_key_deferred apic_hw_disabled;
150
151static inline int kvm_apic_hw_enabled(struct kvm_lapic *apic)
152{
153 if (static_key_false(&apic_hw_disabled.key))
154 return apic->vcpu->arch.apic_base & MSR_IA32_APICBASE_ENABLE;
155 return MSR_IA32_APICBASE_ENABLE;
156}
157
158extern struct static_key_deferred apic_sw_disabled;
159
Radim Krčmářf30ebc32014-10-30 15:06:47 +0100160static inline bool kvm_apic_sw_enabled(struct kvm_lapic *apic)
Gleb Natapovc48f1492012-08-05 15:58:33 +0300161{
162 if (static_key_false(&apic_sw_disabled.key))
Radim Krčmářf30ebc32014-10-30 15:06:47 +0100163 return apic->sw_enabled;
164 return true;
Gleb Natapovc48f1492012-08-05 15:58:33 +0300165}
166
167static inline bool kvm_apic_present(struct kvm_vcpu *vcpu)
168{
Paolo Bonzinibce87cc2016-01-08 13:48:51 +0100169 return lapic_in_kernel(vcpu) && kvm_apic_hw_enabled(vcpu->arch.apic);
Gleb Natapovc48f1492012-08-05 15:58:33 +0300170}
171
172static inline int kvm_lapic_enabled(struct kvm_vcpu *vcpu)
173{
174 return kvm_apic_present(vcpu) && kvm_apic_sw_enabled(vcpu->arch.apic);
175}
176
Yang Zhang8d146952013-01-25 10:18:50 +0800177static inline int apic_x2apic_mode(struct kvm_lapic *apic)
178{
179 return apic->vcpu->arch.apic_base & X2APIC_ENABLE;
180}
181
Andrey Smetanind62caab2015-11-10 15:36:33 +0300182static inline bool kvm_vcpu_apicv_active(struct kvm_vcpu *vcpu)
Yang Zhangc7c9c562013-01-25 10:18:51 +0800183{
Andrey Smetanind62caab2015-11-10 15:36:33 +0300184 return vcpu->arch.apic && vcpu->arch.apicv_active;
Yang Zhangc7c9c562013-01-25 10:18:51 +0800185}
186
Jan Kiszka66450a22013-03-13 12:42:34 +0100187static inline bool kvm_apic_has_events(struct kvm_vcpu *vcpu)
188{
Paolo Bonzinibce87cc2016-01-08 13:48:51 +0100189 return lapic_in_kernel(vcpu) && vcpu->arch.apic->pending_events;
Jan Kiszka66450a22013-03-13 12:42:34 +0100190}
191
James Sullivand1ebdbf2015-03-18 19:26:04 -0600192static inline bool kvm_lowest_prio_delivery(struct kvm_lapic_irq *irq)
193{
194 return (irq->delivery_mode == APIC_DM_LOWEST ||
195 irq->msi_redir_hint);
196}
197
Paolo Bonzinif0778252015-04-01 15:06:40 +0200198static inline int kvm_lapic_latched_init(struct kvm_vcpu *vcpu)
199{
Paolo Bonzinibce87cc2016-01-08 13:48:51 +0100200 return lapic_in_kernel(vcpu) && test_bit(KVM_APIC_INIT, &vcpu->arch.apic->pending_events);
Paolo Bonzinif0778252015-04-01 15:06:40 +0200201}
202
Radim Krčmář0ca52e72016-07-12 22:09:20 +0200203static inline u32 kvm_apic_id(struct kvm_lapic *apic)
Andrey Smetanin5c9194122015-11-10 15:36:34 +0300204{
Radim Krčmářa92e2542016-07-12 22:09:22 +0200205 /* To avoid a race between apic_base and following APIC_ID update when
206 * switching to x2apic_mode, the x2apic mode returns initial x2apic id.
207 */
208 if (apic_x2apic_mode(apic))
209 return apic->vcpu->vcpu_id;
210
211 return kvm_lapic_get_reg(apic, APIC_ID) >> 24;
Andrey Smetanin5c9194122015-11-10 15:36:34 +0300212}
213
Yang Zhang10606912013-04-11 19:21:38 +0800214bool kvm_apic_pending_eoi(struct kvm_vcpu *vcpu, int vector);
215
Marcelo Tosattid0659d92014-12-16 09:08:15 -0500216void wait_lapic_expire(struct kvm_vcpu *vcpu);
217
Feng Wu8feb4a02015-09-18 22:29:47 +0800218bool kvm_intr_is_single_vcpu_fast(struct kvm *kvm, struct kvm_lapic_irq *irq,
219 struct kvm_vcpu **dest_vcpu);
Feng Wu520040142016-01-25 16:53:33 +0800220int kvm_vector_to_index(u32 vector, u32 dest_vcpus,
221 const unsigned long *bitmap, u32 bitmap_size);
Yunhong Jiangce7a0582016-06-13 14:20:01 -0700222void kvm_lapic_switch_to_sw_timer(struct kvm_vcpu *vcpu);
223void kvm_lapic_switch_to_hv_timer(struct kvm_vcpu *vcpu);
224void kvm_lapic_expired_hv_timer(struct kvm_vcpu *vcpu);
225bool kvm_lapic_hv_timer_in_use(struct kvm_vcpu *vcpu);
Zhang Xiantao82470192007-12-17 13:59:56 +0800226#endif