blob: 5f926bea5ab1d87a54054ad68555ea31bd62cb63 [file] [log] [blame]
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
23/*
24 * Ring initialization rules:
25 * 1. Each segment is initialized to zero, except for link TRBs.
26 * 2. Ring cycle state = 0. This represents Producer Cycle State (PCS) or
27 * Consumer Cycle State (CCS), depending on ring function.
28 * 3. Enqueue pointer = dequeue pointer = address of first TRB in the segment.
29 *
30 * Ring behavior rules:
31 * 1. A ring is empty if enqueue == dequeue. This means there will always be at
32 * least one free TRB in the ring. This is useful if you want to turn that
33 * into a link TRB and expand the ring.
34 * 2. When incrementing an enqueue or dequeue pointer, if the next TRB is a
35 * link TRB, then load the pointer with the address in the link TRB. If the
36 * link TRB had its toggle bit set, you may need to update the ring cycle
37 * state (see cycle bit rules). You may have to do this multiple times
38 * until you reach a non-link TRB.
39 * 3. A ring is full if enqueue++ (for the definition of increment above)
40 * equals the dequeue pointer.
41 *
42 * Cycle bit rules:
43 * 1. When a consumer increments a dequeue pointer and encounters a toggle bit
44 * in a link TRB, it must toggle the ring cycle state.
45 * 2. When a producer increments an enqueue pointer and encounters a toggle bit
46 * in a link TRB, it must toggle the ring cycle state.
47 *
48 * Producer rules:
49 * 1. Check if ring is full before you enqueue.
50 * 2. Write the ring cycle state to the cycle bit in the TRB you're enqueuing.
51 * Update enqueue pointer between each write (which may update the ring
52 * cycle state).
53 * 3. Notify consumer. If SW is producer, it rings the doorbell for command
54 * and endpoint rings. If HC is the producer for the event ring,
55 * and it generates an interrupt according to interrupt modulation rules.
56 *
57 * Consumer rules:
58 * 1. Check if TRB belongs to you. If the cycle bit == your ring cycle state,
59 * the TRB is owned by the consumer.
60 * 2. Update dequeue pointer (which may update the ring cycle state) and
61 * continue processing TRBs until you reach a TRB which is not owned by you.
62 * 3. Notify the producer. SW is the consumer for the event ring, and it
63 * updates event ring dequeue pointer. HC is the consumer for the command and
64 * endpoint rings; it generates events on the event ring for these.
65 */
66
Sarah Sharp8a96c052009-04-27 19:59:19 -070067#include <linux/scatterlist.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090068#include <linux/slab.h>
Sarah Sharp7f84eef2009-04-27 19:53:56 -070069#include "xhci.h"
Xenia Ragiadakou3a7fa5b2013-07-31 07:35:27 +030070#include "xhci-trace.h"
Sarah Sharp7f84eef2009-04-27 19:53:56 -070071
Andiry Xube88fe42010-10-14 07:22:57 -070072static int handle_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
73 struct xhci_virt_device *virt_dev,
74 struct xhci_event_cmd *event);
75
Sarah Sharp7f84eef2009-04-27 19:53:56 -070076/*
77 * Returns zero if the TRB isn't in this segment, otherwise it returns the DMA
78 * address of the TRB.
79 */
Sarah Sharp23e3be12009-04-29 19:05:20 -070080dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg,
Sarah Sharp7f84eef2009-04-27 19:53:56 -070081 union xhci_trb *trb)
82{
Sarah Sharp6071d832009-05-14 11:44:14 -070083 unsigned long segment_offset;
Sarah Sharp7f84eef2009-04-27 19:53:56 -070084
Sarah Sharp6071d832009-05-14 11:44:14 -070085 if (!seg || !trb || trb < seg->trbs)
Sarah Sharp7f84eef2009-04-27 19:53:56 -070086 return 0;
Sarah Sharp6071d832009-05-14 11:44:14 -070087 /* offset in TRBs */
88 segment_offset = trb - seg->trbs;
89 if (segment_offset > TRBS_PER_SEGMENT)
Sarah Sharp7f84eef2009-04-27 19:53:56 -070090 return 0;
Sarah Sharp6071d832009-05-14 11:44:14 -070091 return seg->dma + (segment_offset * sizeof(*trb));
Sarah Sharp7f84eef2009-04-27 19:53:56 -070092}
93
94/* Does this link TRB point to the first segment in a ring,
95 * or was the previous TRB the last TRB on the last segment in the ERST?
96 */
Dmitry Torokhov575688e2011-03-20 02:15:16 -070097static bool last_trb_on_last_seg(struct xhci_hcd *xhci, struct xhci_ring *ring,
Sarah Sharp7f84eef2009-04-27 19:53:56 -070098 struct xhci_segment *seg, union xhci_trb *trb)
99{
100 if (ring == xhci->event_ring)
101 return (trb == &seg->trbs[TRBS_PER_SEGMENT]) &&
102 (seg->next == xhci->event_ring->first_seg);
103 else
Matt Evans28ccd292011-03-29 13:40:46 +1100104 return le32_to_cpu(trb->link.control) & LINK_TOGGLE;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700105}
106
107/* Is this TRB a link TRB or was the last TRB the last TRB in this event ring
108 * segment? I.e. would the updated event TRB pointer step off the end of the
109 * event seg?
110 */
Dmitry Torokhov575688e2011-03-20 02:15:16 -0700111static int last_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700112 struct xhci_segment *seg, union xhci_trb *trb)
113{
114 if (ring == xhci->event_ring)
115 return trb == &seg->trbs[TRBS_PER_SEGMENT];
116 else
Matt Evansf5960b62011-06-01 10:22:55 +1000117 return TRB_TYPE_LINK_LE32(trb->link.control);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700118}
119
Dmitry Torokhov575688e2011-03-20 02:15:16 -0700120static int enqueue_is_link_trb(struct xhci_ring *ring)
John Youn6c12db92010-05-10 15:33:00 -0700121{
122 struct xhci_link_trb *link = &ring->enqueue->link;
Matt Evansf5960b62011-06-01 10:22:55 +1000123 return TRB_TYPE_LINK_LE32(link->control);
John Youn6c12db92010-05-10 15:33:00 -0700124}
125
Mathias Nymanec7e43e2013-08-30 18:25:49 +0300126union xhci_trb *xhci_find_next_enqueue(struct xhci_ring *ring)
127{
128 /* Enqueue pointer can be left pointing to the link TRB,
129 * we must handle that
130 */
131 if (TRB_TYPE_LINK_LE32(ring->enqueue->link.control))
132 return ring->enq_seg->next->trbs;
133 return ring->enqueue;
134}
135
Sarah Sharpae636742009-04-29 19:02:31 -0700136/* Updates trb to point to the next TRB in the ring, and updates seg if the next
137 * TRB is in a new segment. This does not skip over link TRBs, and it does not
138 * effect the ring dequeue or enqueue pointers.
139 */
140static void next_trb(struct xhci_hcd *xhci,
141 struct xhci_ring *ring,
142 struct xhci_segment **seg,
143 union xhci_trb **trb)
144{
145 if (last_trb(xhci, ring, *seg, *trb)) {
146 *seg = (*seg)->next;
147 *trb = ((*seg)->trbs);
148 } else {
John Youna1669b22010-08-09 13:56:11 -0700149 (*trb)++;
Sarah Sharpae636742009-04-29 19:02:31 -0700150 }
151}
152
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700153/*
154 * See Cycle bit rules. SW is the consumer for the event ring only.
155 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
156 */
Andiry Xu3b72fca2012-03-05 17:49:32 +0800157static void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700158{
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700159 ring->deq_updates++;
Andiry Xub008df62012-03-05 17:49:34 +0800160
Sarah Sharp50d02062012-07-26 12:03:59 -0700161 /*
162 * If this is not event ring, and the dequeue pointer
163 * is not on a link TRB, there is one more usable TRB
164 */
Andiry Xub008df62012-03-05 17:49:34 +0800165 if (ring->type != TYPE_EVENT &&
166 !last_trb(xhci, ring, ring->deq_seg, ring->dequeue))
167 ring->num_trbs_free++;
Andiry Xub008df62012-03-05 17:49:34 +0800168
Sarah Sharp50d02062012-07-26 12:03:59 -0700169 do {
170 /*
171 * Update the dequeue pointer further if that was a link TRB or
172 * we're at the end of an event ring segment (which doesn't have
173 * link TRBS)
174 */
175 if (last_trb(xhci, ring, ring->deq_seg, ring->dequeue)) {
176 if (ring->type == TYPE_EVENT &&
177 last_trb_on_last_seg(xhci, ring,
178 ring->deq_seg, ring->dequeue)) {
Dan Williams4e341812013-10-07 11:58:34 -0700179 ring->cycle_state ^= 1;
Sarah Sharp50d02062012-07-26 12:03:59 -0700180 }
181 ring->deq_seg = ring->deq_seg->next;
182 ring->dequeue = ring->deq_seg->trbs;
183 } else {
184 ring->dequeue++;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700185 }
Sarah Sharp50d02062012-07-26 12:03:59 -0700186 } while (last_trb(xhci, ring, ring->deq_seg, ring->dequeue));
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700187}
188
189/*
190 * See Cycle bit rules. SW is the consumer for the event ring only.
191 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
192 *
193 * If we've just enqueued a TRB that is in the middle of a TD (meaning the
194 * chain bit is set), then set the chain bit in all the following link TRBs.
195 * If we've enqueued the last TRB in a TD, make sure the following link TRBs
196 * have their chain bit cleared (so that each Link TRB is a separate TD).
197 *
198 * Section 6.4.4.1 of the 0.95 spec says link TRBs cannot have the chain bit
Sarah Sharpb0567b32009-08-07 14:04:36 -0700199 * set, but other sections talk about dealing with the chain bit set. This was
200 * fixed in the 0.96 specification errata, but we have to assume that all 0.95
201 * xHCI hardware can't handle the chain bit being cleared on a link TRB.
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700202 *
203 * @more_trbs_coming: Will you enqueue more TRBs before calling
204 * prepare_transfer()?
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700205 */
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700206static void inc_enq(struct xhci_hcd *xhci, struct xhci_ring *ring,
Andiry Xu3b72fca2012-03-05 17:49:32 +0800207 bool more_trbs_coming)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700208{
209 u32 chain;
210 union xhci_trb *next;
211
Matt Evans28ccd292011-03-29 13:40:46 +1100212 chain = le32_to_cpu(ring->enqueue->generic.field[3]) & TRB_CHAIN;
Andiry Xub008df62012-03-05 17:49:34 +0800213 /* If this is not event ring, there is one less usable TRB */
214 if (ring->type != TYPE_EVENT &&
215 !last_trb(xhci, ring, ring->enq_seg, ring->enqueue))
216 ring->num_trbs_free--;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700217 next = ++(ring->enqueue);
218
219 ring->enq_updates++;
220 /* Update the dequeue pointer further if that was a link TRB or we're at
221 * the end of an event ring segment (which doesn't have link TRBS)
222 */
223 while (last_trb(xhci, ring, ring->enq_seg, next)) {
Andiry Xu3b72fca2012-03-05 17:49:32 +0800224 if (ring->type != TYPE_EVENT) {
225 /*
226 * If the caller doesn't plan on enqueueing more
227 * TDs before ringing the doorbell, then we
228 * don't want to give the link TRB to the
229 * hardware just yet. We'll give the link TRB
230 * back in prepare_ring() just before we enqueue
231 * the TD at the top of the ring.
232 */
233 if (!chain && !more_trbs_coming)
234 break;
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700235
Andiry Xu3b72fca2012-03-05 17:49:32 +0800236 /* If we're not dealing with 0.95 hardware or
237 * isoc rings on AMD 0.96 host,
238 * carry over the chain bit of the previous TRB
239 * (which may mean the chain bit is cleared).
240 */
241 if (!(ring->type == TYPE_ISOC &&
242 (xhci->quirks & XHCI_AMD_0x96_HOST))
Andiry Xu7e393a82011-09-23 14:19:54 -0700243 && !xhci_link_trb_quirk(xhci)) {
Andiry Xu3b72fca2012-03-05 17:49:32 +0800244 next->link.control &=
245 cpu_to_le32(~TRB_CHAIN);
246 next->link.control |=
247 cpu_to_le32(chain);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700248 }
Andiry Xu3b72fca2012-03-05 17:49:32 +0800249 /* Give this link TRB to the hardware */
250 wmb();
251 next->link.control ^= cpu_to_le32(TRB_CYCLE);
252
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700253 /* Toggle the cycle bit after the last ring segment. */
254 if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
255 ring->cycle_state = (ring->cycle_state ? 0 : 1);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700256 }
257 }
258 ring->enq_seg = ring->enq_seg->next;
259 ring->enqueue = ring->enq_seg->trbs;
260 next = ring->enqueue;
261 }
262}
263
264/*
Andiry Xu085deb12012-03-05 17:49:40 +0800265 * Check to see if there's room to enqueue num_trbs on the ring and make sure
266 * enqueue pointer will not advance into dequeue segment. See rules above.
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700267 */
Andiry Xub008df62012-03-05 17:49:34 +0800268static inline int room_on_ring(struct xhci_hcd *xhci, struct xhci_ring *ring,
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700269 unsigned int num_trbs)
270{
Andiry Xu085deb12012-03-05 17:49:40 +0800271 int num_trbs_in_deq_seg;
Andiry Xub008df62012-03-05 17:49:34 +0800272
Andiry Xu085deb12012-03-05 17:49:40 +0800273 if (ring->num_trbs_free < num_trbs)
274 return 0;
275
276 if (ring->type != TYPE_COMMAND && ring->type != TYPE_EVENT) {
277 num_trbs_in_deq_seg = ring->dequeue - ring->deq_seg->trbs;
278 if (ring->num_trbs_free < num_trbs + num_trbs_in_deq_seg)
279 return 0;
280 }
281
282 return 1;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700283}
284
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700285/* Ring the host controller doorbell after placing a command on the ring */
Sarah Sharp23e3be12009-04-29 19:05:20 -0700286void xhci_ring_cmd_db(struct xhci_hcd *xhci)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700287{
Elric Fuc181bc52012-06-27 16:30:57 +0800288 if (!(xhci->cmd_ring_state & CMD_RING_STATE_RUNNING))
289 return;
290
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700291 xhci_dbg(xhci, "// Ding dong!\n");
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200292 writel(DB_VALUE_HOST, &xhci->dba->doorbell[0]);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700293 /* Flush PCI posted writes */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200294 readl(&xhci->dba->doorbell[0]);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700295}
296
Elric Fub92cc662012-06-27 16:31:12 +0800297static int xhci_abort_cmd_ring(struct xhci_hcd *xhci)
298{
299 u64 temp_64;
300 int ret;
301
302 xhci_dbg(xhci, "Abort command ring\n");
303
304 if (!(xhci->cmd_ring_state & CMD_RING_STATE_RUNNING)) {
305 xhci_dbg(xhci, "The command ring isn't running, "
306 "Have the command ring been stopped?\n");
307 return 0;
308 }
309
Sarah Sharpf7b2e402014-01-30 13:27:49 -0800310 temp_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
Elric Fub92cc662012-06-27 16:31:12 +0800311 if (!(temp_64 & CMD_RING_RUNNING)) {
312 xhci_dbg(xhci, "Command ring had been stopped\n");
313 return 0;
314 }
315 xhci->cmd_ring_state = CMD_RING_STATE_ABORTED;
Sarah Sharp477632d2014-01-29 14:02:00 -0800316 xhci_write_64(xhci, temp_64 | CMD_RING_ABORT,
317 &xhci->op_regs->cmd_ring);
Elric Fub92cc662012-06-27 16:31:12 +0800318
319 /* Section 4.6.1.2 of xHCI 1.0 spec says software should
320 * time the completion od all xHCI commands, including
321 * the Command Abort operation. If software doesn't see
322 * CRR negated in a timely manner (e.g. longer than 5
323 * seconds), then it should assume that the there are
324 * larger problems with the xHC and assert HCRST.
325 */
Sarah Sharp2611bd182012-10-25 13:27:51 -0700326 ret = xhci_handshake(xhci, &xhci->op_regs->cmd_ring,
Elric Fub92cc662012-06-27 16:31:12 +0800327 CMD_RING_RUNNING, 0, 5 * 1000 * 1000);
328 if (ret < 0) {
329 xhci_err(xhci, "Stopped the command ring failed, "
330 "maybe the host is dead\n");
331 xhci->xhc_state |= XHCI_STATE_DYING;
332 xhci_quiesce(xhci);
333 xhci_halt(xhci);
334 return -ESHUTDOWN;
335 }
336
337 return 0;
338}
339
340static int xhci_queue_cd(struct xhci_hcd *xhci,
341 struct xhci_command *command,
342 union xhci_trb *cmd_trb)
343{
344 struct xhci_cd *cd;
345 cd = kzalloc(sizeof(struct xhci_cd), GFP_ATOMIC);
346 if (!cd)
347 return -ENOMEM;
348 INIT_LIST_HEAD(&cd->cancel_cmd_list);
349
350 cd->command = command;
351 cd->cmd_trb = cmd_trb;
352 list_add_tail(&cd->cancel_cmd_list, &xhci->cancel_cmd_list);
353
354 return 0;
355}
356
357/*
358 * Cancel the command which has issue.
359 *
360 * Some commands may hang due to waiting for acknowledgement from
361 * usb device. It is outside of the xHC's ability to control and
362 * will cause the command ring is blocked. When it occurs software
363 * should intervene to recover the command ring.
364 * See Section 4.6.1.1 and 4.6.1.2
365 */
366int xhci_cancel_cmd(struct xhci_hcd *xhci, struct xhci_command *command,
367 union xhci_trb *cmd_trb)
368{
369 int retval = 0;
370 unsigned long flags;
371
372 spin_lock_irqsave(&xhci->lock, flags);
373
374 if (xhci->xhc_state & XHCI_STATE_DYING) {
375 xhci_warn(xhci, "Abort the command ring,"
376 " but the xHCI is dead.\n");
377 retval = -ESHUTDOWN;
378 goto fail;
379 }
380
381 /* queue the cmd desriptor to cancel_cmd_list */
382 retval = xhci_queue_cd(xhci, command, cmd_trb);
383 if (retval) {
384 xhci_warn(xhci, "Queuing command descriptor failed.\n");
385 goto fail;
386 }
387
388 /* abort command ring */
389 retval = xhci_abort_cmd_ring(xhci);
390 if (retval) {
391 xhci_err(xhci, "Abort command ring failed\n");
392 if (unlikely(retval == -ESHUTDOWN)) {
393 spin_unlock_irqrestore(&xhci->lock, flags);
394 usb_hc_died(xhci_to_hcd(xhci)->primary_hcd);
395 xhci_dbg(xhci, "xHCI host controller is dead.\n");
396 return retval;
397 }
398 }
399
400fail:
401 spin_unlock_irqrestore(&xhci->lock, flags);
402 return retval;
403}
404
Andiry Xube88fe42010-10-14 07:22:57 -0700405void xhci_ring_ep_doorbell(struct xhci_hcd *xhci,
Sarah Sharpae636742009-04-29 19:02:31 -0700406 unsigned int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700407 unsigned int ep_index,
408 unsigned int stream_id)
Sarah Sharpae636742009-04-29 19:02:31 -0700409{
Matt Evans28ccd292011-03-29 13:40:46 +1100410 __le32 __iomem *db_addr = &xhci->dba->doorbell[slot_id];
Matthew Wilcox50d646762010-12-15 14:18:11 -0500411 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
412 unsigned int ep_state = ep->ep_state;
Sarah Sharpae636742009-04-29 19:02:31 -0700413
Sarah Sharpae636742009-04-29 19:02:31 -0700414 /* Don't ring the doorbell for this endpoint if there are pending
Matthew Wilcox50d646762010-12-15 14:18:11 -0500415 * cancellations because we don't want to interrupt processing.
Sarah Sharp8df75f42010-04-02 15:34:16 -0700416 * We don't want to restart any stream rings if there's a set dequeue
417 * pointer command pending because the device can choose to start any
418 * stream once the endpoint is on the HW schedule.
419 * FIXME - check all the stream rings for pending cancellations.
Sarah Sharpae636742009-04-29 19:02:31 -0700420 */
Matthew Wilcox50d646762010-12-15 14:18:11 -0500421 if ((ep_state & EP_HALT_PENDING) || (ep_state & SET_DEQ_PENDING) ||
422 (ep_state & EP_HALTED))
423 return;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200424 writel(DB_VALUE(ep_index, stream_id), db_addr);
Matthew Wilcox50d646762010-12-15 14:18:11 -0500425 /* The CPU has better things to do at this point than wait for a
426 * write-posting flush. It'll get there soon enough.
427 */
Sarah Sharpae636742009-04-29 19:02:31 -0700428}
429
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700430/* Ring the doorbell for any rings with pending URBs */
431static void ring_doorbell_for_active_rings(struct xhci_hcd *xhci,
432 unsigned int slot_id,
433 unsigned int ep_index)
434{
435 unsigned int stream_id;
436 struct xhci_virt_ep *ep;
437
438 ep = &xhci->devs[slot_id]->eps[ep_index];
439
440 /* A ring has pending URBs if its TD list is not empty */
441 if (!(ep->ep_state & EP_HAS_STREAMS)) {
Oleksij Rempeld66eaf92013-07-21 15:36:19 +0200442 if (ep->ring && !(list_empty(&ep->ring->td_list)))
Andiry Xube88fe42010-10-14 07:22:57 -0700443 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, 0);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700444 return;
445 }
446
447 for (stream_id = 1; stream_id < ep->stream_info->num_streams;
448 stream_id++) {
449 struct xhci_stream_info *stream_info = ep->stream_info;
450 if (!list_empty(&stream_info->stream_rings[stream_id]->td_list))
Andiry Xube88fe42010-10-14 07:22:57 -0700451 xhci_ring_ep_doorbell(xhci, slot_id, ep_index,
452 stream_id);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700453 }
454}
455
Sarah Sharpae636742009-04-29 19:02:31 -0700456/*
457 * Find the segment that trb is in. Start searching in start_seg.
458 * If we must move past a segment that has a link TRB with a toggle cycle state
459 * bit set, then we will toggle the value pointed at by cycle_state.
460 */
461static struct xhci_segment *find_trb_seg(
462 struct xhci_segment *start_seg,
463 union xhci_trb *trb, int *cycle_state)
464{
465 struct xhci_segment *cur_seg = start_seg;
466 struct xhci_generic_trb *generic_trb;
467
468 while (cur_seg->trbs > trb ||
469 &cur_seg->trbs[TRBS_PER_SEGMENT - 1] < trb) {
470 generic_trb = &cur_seg->trbs[TRBS_PER_SEGMENT - 1].generic;
Matt Evansf5960b62011-06-01 10:22:55 +1000471 if (generic_trb->field[3] & cpu_to_le32(LINK_TOGGLE))
Sarah Sharpba0a4d92011-02-23 18:13:43 -0800472 *cycle_state ^= 0x1;
Sarah Sharpae636742009-04-29 19:02:31 -0700473 cur_seg = cur_seg->next;
474 if (cur_seg == start_seg)
475 /* Looped over the entire list. Oops! */
Randy Dunlap326b4812010-04-19 08:53:50 -0700476 return NULL;
Sarah Sharpae636742009-04-29 19:02:31 -0700477 }
478 return cur_seg;
479}
480
Sarah Sharp021bff92010-07-29 22:12:20 -0700481
482static struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci,
483 unsigned int slot_id, unsigned int ep_index,
484 unsigned int stream_id)
485{
486 struct xhci_virt_ep *ep;
487
488 ep = &xhci->devs[slot_id]->eps[ep_index];
489 /* Common case: no streams */
490 if (!(ep->ep_state & EP_HAS_STREAMS))
491 return ep->ring;
492
493 if (stream_id == 0) {
494 xhci_warn(xhci,
495 "WARN: Slot ID %u, ep index %u has streams, "
496 "but URB has no stream ID.\n",
497 slot_id, ep_index);
498 return NULL;
499 }
500
501 if (stream_id < ep->stream_info->num_streams)
502 return ep->stream_info->stream_rings[stream_id];
503
504 xhci_warn(xhci,
505 "WARN: Slot ID %u, ep index %u has "
506 "stream IDs 1 to %u allocated, "
507 "but stream ID %u is requested.\n",
508 slot_id, ep_index,
509 ep->stream_info->num_streams - 1,
510 stream_id);
511 return NULL;
512}
513
514/* Get the right ring for the given URB.
515 * If the endpoint supports streams, boundary check the URB's stream ID.
516 * If the endpoint doesn't support streams, return the singular endpoint ring.
517 */
518static struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci,
519 struct urb *urb)
520{
521 return xhci_triad_to_transfer_ring(xhci, urb->dev->slot_id,
522 xhci_get_endpoint_index(&urb->ep->desc), urb->stream_id);
523}
524
Sarah Sharpae636742009-04-29 19:02:31 -0700525/*
526 * Move the xHC's endpoint ring dequeue pointer past cur_td.
527 * Record the new state of the xHC's endpoint ring dequeue segment,
528 * dequeue pointer, and new consumer cycle state in state.
529 * Update our internal representation of the ring's dequeue pointer.
530 *
531 * We do this in three jumps:
532 * - First we update our new ring state to be the same as when the xHC stopped.
533 * - Then we traverse the ring to find the segment that contains
534 * the last TRB in the TD. We toggle the xHC's new cycle state when we pass
535 * any link TRBs with the toggle cycle bit set.
536 * - Finally we move the dequeue state one TRB further, toggling the cycle bit
537 * if we've moved it past a link TRB with the toggle cycle bit set.
Matt Evans28ccd292011-03-29 13:40:46 +1100538 *
539 * Some of the uses of xhci_generic_trb are grotty, but if they're done
540 * with correct __le32 accesses they should work fine. Only users of this are
541 * in here.
Sarah Sharpae636742009-04-29 19:02:31 -0700542 */
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700543void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
Sarah Sharpae636742009-04-29 19:02:31 -0700544 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700545 unsigned int stream_id, struct xhci_td *cur_td,
546 struct xhci_dequeue_state *state)
Sarah Sharpae636742009-04-29 19:02:31 -0700547{
548 struct xhci_virt_device *dev = xhci->devs[slot_id];
Hans de Goedec4bedb72013-10-04 00:29:47 +0200549 struct xhci_virt_ep *ep = &dev->eps[ep_index];
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700550 struct xhci_ring *ep_ring;
Sarah Sharpae636742009-04-29 19:02:31 -0700551 struct xhci_generic_trb *trb;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700552 dma_addr_t addr;
Sarah Sharpae636742009-04-29 19:02:31 -0700553
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700554 ep_ring = xhci_triad_to_transfer_ring(xhci, slot_id,
555 ep_index, stream_id);
556 if (!ep_ring) {
557 xhci_warn(xhci, "WARN can't find new dequeue state "
558 "for invalid stream ID %u.\n",
559 stream_id);
560 return;
561 }
Sarah Sharpae636742009-04-29 19:02:31 -0700562 state->new_cycle_state = 0;
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300563 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
564 "Finding segment containing stopped TRB.");
Sarah Sharpae636742009-04-29 19:02:31 -0700565 state->new_deq_seg = find_trb_seg(cur_td->start_seg,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700566 dev->eps[ep_index].stopped_trb,
Sarah Sharpae636742009-04-29 19:02:31 -0700567 &state->new_cycle_state);
Paul Zimmerman68e41c52011-02-12 14:06:06 -0800568 if (!state->new_deq_seg) {
569 WARN_ON(1);
570 return;
571 }
572
Sarah Sharpae636742009-04-29 19:02:31 -0700573 /* Dig out the cycle state saved by the xHC during the stop ep cmd */
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300574 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
575 "Finding endpoint context");
Hans de Goedec4bedb72013-10-04 00:29:47 +0200576 /* 4.6.9 the css flag is written to the stream context for streams */
577 if (ep->ep_state & EP_HAS_STREAMS) {
578 struct xhci_stream_ctx *ctx =
579 &ep->stream_info->stream_ctx_array[stream_id];
580 state->new_cycle_state = 0x1 & le64_to_cpu(ctx->stream_ring);
581 } else {
582 struct xhci_ep_ctx *ep_ctx
583 = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
584 state->new_cycle_state = 0x1 & le64_to_cpu(ep_ctx->deq);
585 }
Sarah Sharpae636742009-04-29 19:02:31 -0700586
587 state->new_deq_ptr = cur_td->last_trb;
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300588 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
589 "Finding segment containing last TRB in TD.");
Sarah Sharpae636742009-04-29 19:02:31 -0700590 state->new_deq_seg = find_trb_seg(state->new_deq_seg,
591 state->new_deq_ptr,
592 &state->new_cycle_state);
Paul Zimmerman68e41c52011-02-12 14:06:06 -0800593 if (!state->new_deq_seg) {
594 WARN_ON(1);
595 return;
596 }
Sarah Sharpae636742009-04-29 19:02:31 -0700597
598 trb = &state->new_deq_ptr->generic;
Matt Evansf5960b62011-06-01 10:22:55 +1000599 if (TRB_TYPE_LINK_LE32(trb->field[3]) &&
600 (trb->field[3] & cpu_to_le32(LINK_TOGGLE)))
Sarah Sharpba0a4d92011-02-23 18:13:43 -0800601 state->new_cycle_state ^= 0x1;
Sarah Sharpae636742009-04-29 19:02:31 -0700602 next_trb(xhci, ep_ring, &state->new_deq_seg, &state->new_deq_ptr);
603
Sarah Sharp01a1fdb2011-02-23 18:12:29 -0800604 /*
605 * If there is only one segment in a ring, find_trb_seg()'s while loop
606 * will not run, and it will return before it has a chance to see if it
607 * needs to toggle the cycle bit. It can't tell if the stalled transfer
608 * ended just before the link TRB on a one-segment ring, or if the TD
609 * wrapped around the top of the ring, because it doesn't have the TD in
610 * question. Look for the one-segment case where stalled TRB's address
611 * is greater than the new dequeue pointer address.
612 */
613 if (ep_ring->first_seg == ep_ring->first_seg->next &&
614 state->new_deq_ptr < dev->eps[ep_index].stopped_trb)
615 state->new_cycle_state ^= 0x1;
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300616 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
617 "Cycle state = 0x%x", state->new_cycle_state);
Sarah Sharp01a1fdb2011-02-23 18:12:29 -0800618
Sarah Sharpae636742009-04-29 19:02:31 -0700619 /* Don't update the ring cycle state for the producer (us). */
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300620 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
621 "New dequeue segment = %p (virtual)",
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700622 state->new_deq_seg);
623 addr = xhci_trb_virt_to_dma(state->new_deq_seg, state->new_deq_ptr);
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300624 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
625 "New dequeue pointer = 0x%llx (DMA)",
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700626 (unsigned long long) addr);
Sarah Sharpae636742009-04-29 19:02:31 -0700627}
628
Sarah Sharp522989a2011-07-29 12:44:32 -0700629/* flip_cycle means flip the cycle bit of all but the first and last TRB.
630 * (The last TRB actually points to the ring enqueue pointer, which is not part
631 * of this TD.) This is used to remove partially enqueued isoc TDs from a ring.
632 */
Sarah Sharp23e3be12009-04-29 19:05:20 -0700633static void td_to_noop(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
Sarah Sharp522989a2011-07-29 12:44:32 -0700634 struct xhci_td *cur_td, bool flip_cycle)
Sarah Sharpae636742009-04-29 19:02:31 -0700635{
636 struct xhci_segment *cur_seg;
637 union xhci_trb *cur_trb;
638
639 for (cur_seg = cur_td->start_seg, cur_trb = cur_td->first_trb;
640 true;
641 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
Matt Evansf5960b62011-06-01 10:22:55 +1000642 if (TRB_TYPE_LINK_LE32(cur_trb->generic.field[3])) {
Sarah Sharpae636742009-04-29 19:02:31 -0700643 /* Unchain any chained Link TRBs, but
644 * leave the pointers intact.
645 */
Matt Evans28ccd292011-03-29 13:40:46 +1100646 cur_trb->generic.field[3] &= cpu_to_le32(~TRB_CHAIN);
Sarah Sharp522989a2011-07-29 12:44:32 -0700647 /* Flip the cycle bit (link TRBs can't be the first
648 * or last TRB).
649 */
650 if (flip_cycle)
651 cur_trb->generic.field[3] ^=
652 cpu_to_le32(TRB_CYCLE);
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300653 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
654 "Cancel (unchain) link TRB");
655 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
656 "Address = %p (0x%llx dma); "
657 "in seg %p (0x%llx dma)",
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700658 cur_trb,
Sarah Sharp23e3be12009-04-29 19:05:20 -0700659 (unsigned long long)xhci_trb_virt_to_dma(cur_seg, cur_trb),
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700660 cur_seg,
661 (unsigned long long)cur_seg->dma);
Sarah Sharpae636742009-04-29 19:02:31 -0700662 } else {
663 cur_trb->generic.field[0] = 0;
664 cur_trb->generic.field[1] = 0;
665 cur_trb->generic.field[2] = 0;
666 /* Preserve only the cycle bit of this TRB */
Matt Evans28ccd292011-03-29 13:40:46 +1100667 cur_trb->generic.field[3] &= cpu_to_le32(TRB_CYCLE);
Sarah Sharp522989a2011-07-29 12:44:32 -0700668 /* Flip the cycle bit except on the first or last TRB */
669 if (flip_cycle && cur_trb != cur_td->first_trb &&
670 cur_trb != cur_td->last_trb)
671 cur_trb->generic.field[3] ^=
672 cpu_to_le32(TRB_CYCLE);
Matt Evans28ccd292011-03-29 13:40:46 +1100673 cur_trb->generic.field[3] |= cpu_to_le32(
674 TRB_TYPE(TRB_TR_NOOP));
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300675 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
676 "TRB to noop at offset 0x%llx",
Sarah Sharp79688ac2011-12-19 16:56:04 -0800677 (unsigned long long)
678 xhci_trb_virt_to_dma(cur_seg, cur_trb));
Sarah Sharpae636742009-04-29 19:02:31 -0700679 }
680 if (cur_trb == cur_td->last_trb)
681 break;
682 }
683}
684
685static int queue_set_tr_deq(struct xhci_hcd *xhci, int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700686 unsigned int ep_index, unsigned int stream_id,
687 struct xhci_segment *deq_seg,
Sarah Sharpae636742009-04-29 19:02:31 -0700688 union xhci_trb *deq_ptr, u32 cycle_state);
689
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700690void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700691 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700692 unsigned int stream_id,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700693 struct xhci_dequeue_state *deq_state)
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700694{
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700695 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
696
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300697 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
698 "Set TR Deq Ptr cmd, new deq seg = %p (0x%llx dma), "
699 "new deq ptr = %p (0x%llx dma), new cycle = %u",
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700700 deq_state->new_deq_seg,
701 (unsigned long long)deq_state->new_deq_seg->dma,
702 deq_state->new_deq_ptr,
703 (unsigned long long)xhci_trb_virt_to_dma(deq_state->new_deq_seg, deq_state->new_deq_ptr),
704 deq_state->new_cycle_state);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700705 queue_set_tr_deq(xhci, slot_id, ep_index, stream_id,
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700706 deq_state->new_deq_seg,
707 deq_state->new_deq_ptr,
708 (u32) deq_state->new_cycle_state);
709 /* Stop the TD queueing code from ringing the doorbell until
710 * this command completes. The HC won't set the dequeue pointer
711 * if the ring is running, and ringing the doorbell starts the
712 * ring running.
713 */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700714 ep->ep_state |= SET_DEQ_PENDING;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700715}
716
Dmitry Torokhov575688e2011-03-20 02:15:16 -0700717static void xhci_stop_watchdog_timer_in_irq(struct xhci_hcd *xhci,
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700718 struct xhci_virt_ep *ep)
719{
720 ep->ep_state &= ~EP_HALT_PENDING;
721 /* Can't del_timer_sync in interrupt, so we attempt to cancel. If the
722 * timer is running on another CPU, we don't decrement stop_cmds_pending
723 * (since we didn't successfully stop the watchdog timer).
724 */
725 if (del_timer(&ep->stop_cmd_timer))
726 ep->stop_cmds_pending--;
727}
728
729/* Must be called with xhci->lock held in interrupt context */
730static void xhci_giveback_urb_in_irq(struct xhci_hcd *xhci,
Xenia Ragiadakou07a37e92013-09-09 13:29:45 +0300731 struct xhci_td *cur_td, int status)
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700732{
Sarah Sharp214f76f2010-10-26 11:22:02 -0700733 struct usb_hcd *hcd;
Andiry Xu8e51adc2010-07-22 15:23:31 -0700734 struct urb *urb;
735 struct urb_priv *urb_priv;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700736
Andiry Xu8e51adc2010-07-22 15:23:31 -0700737 urb = cur_td->urb;
738 urb_priv = urb->hcpriv;
739 urb_priv->td_cnt++;
Sarah Sharp214f76f2010-10-26 11:22:02 -0700740 hcd = bus_to_hcd(urb->dev->bus);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700741
Andiry Xu8e51adc2010-07-22 15:23:31 -0700742 /* Only giveback urb when this is the last td in urb */
743 if (urb_priv->td_cnt == urb_priv->length) {
Andiry Xuc41136b2011-03-22 17:08:14 +0800744 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
745 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
746 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
747 if (xhci->quirks & XHCI_AMD_PLL_FIX)
748 usb_amd_quirk_pll_enable();
749 }
750 }
Andiry Xu8e51adc2010-07-22 15:23:31 -0700751 usb_hcd_unlink_urb_from_ep(hcd, urb);
Andiry Xu8e51adc2010-07-22 15:23:31 -0700752
753 spin_unlock(&xhci->lock);
754 usb_hcd_giveback_urb(hcd, urb, status);
755 xhci_urb_free_priv(xhci, urb_priv);
756 spin_lock(&xhci->lock);
Andiry Xu8e51adc2010-07-22 15:23:31 -0700757 }
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700758}
759
Sarah Sharpae636742009-04-29 19:02:31 -0700760/*
761 * When we get a command completion for a Stop Endpoint Command, we need to
762 * unlink any cancelled TDs from the ring. There are two ways to do that:
763 *
764 * 1. If the HW was in the middle of processing the TD that needs to be
765 * cancelled, then we must move the ring's dequeue pointer past the last TRB
766 * in the TD with a Set Dequeue Pointer Command.
767 * 2. Otherwise, we turn all the TRBs in the TD into No-op TRBs (with the chain
768 * bit cleared) so that the HW will skip over them.
769 */
Xenia Ragiadakoub8200c92013-09-09 13:30:00 +0300770static void xhci_handle_cmd_stop_ep(struct xhci_hcd *xhci, int slot_id,
Andiry Xube88fe42010-10-14 07:22:57 -0700771 union xhci_trb *trb, struct xhci_event_cmd *event)
Sarah Sharpae636742009-04-29 19:02:31 -0700772{
Sarah Sharpae636742009-04-29 19:02:31 -0700773 unsigned int ep_index;
Andiry Xube88fe42010-10-14 07:22:57 -0700774 struct xhci_virt_device *virt_dev;
Sarah Sharpae636742009-04-29 19:02:31 -0700775 struct xhci_ring *ep_ring;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700776 struct xhci_virt_ep *ep;
Sarah Sharpae636742009-04-29 19:02:31 -0700777 struct list_head *entry;
Randy Dunlap326b4812010-04-19 08:53:50 -0700778 struct xhci_td *cur_td = NULL;
Sarah Sharpae636742009-04-29 19:02:31 -0700779 struct xhci_td *last_unlinked_td;
780
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700781 struct xhci_dequeue_state deq_state;
Sarah Sharpae636742009-04-29 19:02:31 -0700782
Xenia Ragiadakoubc752bd2013-09-09 13:29:59 +0300783 if (unlikely(TRB_TO_SUSPEND_PORT(le32_to_cpu(trb->generic.field[3])))) {
Andiry Xube88fe42010-10-14 07:22:57 -0700784 virt_dev = xhci->devs[slot_id];
785 if (virt_dev)
786 handle_cmd_in_cmd_wait_list(xhci, virt_dev,
787 event);
788 else
789 xhci_warn(xhci, "Stop endpoint command "
790 "completion for disabled slot %u\n",
791 slot_id);
792 return;
793 }
794
Sarah Sharpae636742009-04-29 19:02:31 -0700795 memset(&deq_state, 0, sizeof(deq_state));
Matt Evans28ccd292011-03-29 13:40:46 +1100796 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700797 ep = &xhci->devs[slot_id]->eps[ep_index];
Sarah Sharpae636742009-04-29 19:02:31 -0700798
Sarah Sharp678539c2009-10-27 10:55:52 -0700799 if (list_empty(&ep->cancelled_td_list)) {
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700800 xhci_stop_watchdog_timer_in_irq(xhci, ep);
Sarah Sharp0714a572011-05-24 11:53:29 -0700801 ep->stopped_td = NULL;
802 ep->stopped_trb = NULL;
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700803 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -0700804 return;
Sarah Sharp678539c2009-10-27 10:55:52 -0700805 }
Sarah Sharpae636742009-04-29 19:02:31 -0700806
807 /* Fix up the ep ring first, so HW stops executing cancelled TDs.
808 * We have the xHCI lock, so nothing can modify this list until we drop
809 * it. We're also in the event handler, so we can't get re-interrupted
810 * if another Stop Endpoint command completes
811 */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700812 list_for_each(entry, &ep->cancelled_td_list) {
Sarah Sharpae636742009-04-29 19:02:31 -0700813 cur_td = list_entry(entry, struct xhci_td, cancelled_td_list);
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300814 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
815 "Removing canceled TD starting at 0x%llx (dma).",
Sarah Sharp79688ac2011-12-19 16:56:04 -0800816 (unsigned long long)xhci_trb_virt_to_dma(
817 cur_td->start_seg, cur_td->first_trb));
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700818 ep_ring = xhci_urb_to_transfer_ring(xhci, cur_td->urb);
819 if (!ep_ring) {
820 /* This shouldn't happen unless a driver is mucking
821 * with the stream ID after submission. This will
822 * leave the TD on the hardware ring, and the hardware
823 * will try to execute it, and may access a buffer
824 * that has already been freed. In the best case, the
825 * hardware will execute it, and the event handler will
826 * ignore the completion event for that TD, since it was
827 * removed from the td_list for that endpoint. In
828 * short, don't muck with the stream ID after
829 * submission.
830 */
831 xhci_warn(xhci, "WARN Cancelled URB %p "
832 "has invalid stream ID %u.\n",
833 cur_td->urb,
834 cur_td->urb->stream_id);
835 goto remove_finished_td;
836 }
Sarah Sharpae636742009-04-29 19:02:31 -0700837 /*
838 * If we stopped on the TD we need to cancel, then we have to
839 * move the xHC endpoint ring dequeue pointer past this TD.
840 */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700841 if (cur_td == ep->stopped_td)
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700842 xhci_find_new_dequeue_state(xhci, slot_id, ep_index,
843 cur_td->urb->stream_id,
844 cur_td, &deq_state);
Sarah Sharpae636742009-04-29 19:02:31 -0700845 else
Sarah Sharp522989a2011-07-29 12:44:32 -0700846 td_to_noop(xhci, ep_ring, cur_td, false);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700847remove_finished_td:
Sarah Sharpae636742009-04-29 19:02:31 -0700848 /*
849 * The event handler won't see a completion for this TD anymore,
850 * so remove it from the endpoint ring's TD list. Keep it in
851 * the cancelled TD list for URB completion later.
852 */
Sarah Sharp585df1d2011-08-02 15:43:40 -0700853 list_del_init(&cur_td->td_list);
Sarah Sharpae636742009-04-29 19:02:31 -0700854 }
855 last_unlinked_td = cur_td;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700856 xhci_stop_watchdog_timer_in_irq(xhci, ep);
Sarah Sharpae636742009-04-29 19:02:31 -0700857
858 /* If necessary, queue a Set Transfer Ring Dequeue Pointer command */
859 if (deq_state.new_deq_ptr && deq_state.new_deq_seg) {
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700860 xhci_queue_new_dequeue_state(xhci,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700861 slot_id, ep_index,
862 ep->stopped_td->urb->stream_id,
863 &deq_state);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -0700864 xhci_ring_cmd_db(xhci);
Sarah Sharpae636742009-04-29 19:02:31 -0700865 } else {
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700866 /* Otherwise ring the doorbell(s) to restart queued transfers */
867 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -0700868 }
Florian Wolter526867c2013-08-14 10:33:16 +0200869
870 /* Clear stopped_td and stopped_trb if endpoint is not halted */
871 if (!(ep->ep_state & EP_HALTED)) {
872 ep->stopped_td = NULL;
873 ep->stopped_trb = NULL;
874 }
Sarah Sharpae636742009-04-29 19:02:31 -0700875
876 /*
877 * Drop the lock and complete the URBs in the cancelled TD list.
878 * New TDs to be cancelled might be added to the end of the list before
879 * we can complete all the URBs for the TDs we already unlinked.
880 * So stop when we've completed the URB for the last TD we unlinked.
881 */
882 do {
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700883 cur_td = list_entry(ep->cancelled_td_list.next,
Sarah Sharpae636742009-04-29 19:02:31 -0700884 struct xhci_td, cancelled_td_list);
Sarah Sharp585df1d2011-08-02 15:43:40 -0700885 list_del_init(&cur_td->cancelled_td_list);
Sarah Sharpae636742009-04-29 19:02:31 -0700886
887 /* Clean up the cancelled URB */
Sarah Sharpae636742009-04-29 19:02:31 -0700888 /* Doesn't matter what we pass for status, since the core will
889 * just overwrite it (because the URB has been unlinked).
890 */
Xenia Ragiadakou07a37e92013-09-09 13:29:45 +0300891 xhci_giveback_urb_in_irq(xhci, cur_td, 0);
Sarah Sharpae636742009-04-29 19:02:31 -0700892
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700893 /* Stop processing the cancelled list if the watchdog timer is
894 * running.
895 */
896 if (xhci->xhc_state & XHCI_STATE_DYING)
897 return;
Sarah Sharpae636742009-04-29 19:02:31 -0700898 } while (cur_td != last_unlinked_td);
899
900 /* Return to the event handler with xhci->lock re-acquired */
901}
902
Sarah Sharp50e87252014-02-21 09:27:30 -0800903static void xhci_kill_ring_urbs(struct xhci_hcd *xhci, struct xhci_ring *ring)
904{
905 struct xhci_td *cur_td;
906
907 while (!list_empty(&ring->td_list)) {
908 cur_td = list_first_entry(&ring->td_list,
909 struct xhci_td, td_list);
910 list_del_init(&cur_td->td_list);
911 if (!list_empty(&cur_td->cancelled_td_list))
912 list_del_init(&cur_td->cancelled_td_list);
913 xhci_giveback_urb_in_irq(xhci, cur_td, -ESHUTDOWN);
914 }
915}
916
917static void xhci_kill_endpoint_urbs(struct xhci_hcd *xhci,
918 int slot_id, int ep_index)
919{
920 struct xhci_td *cur_td;
921 struct xhci_virt_ep *ep;
922 struct xhci_ring *ring;
923
924 ep = &xhci->devs[slot_id]->eps[ep_index];
Sarah Sharp21d0e512014-02-21 14:29:02 -0800925 if ((ep->ep_state & EP_HAS_STREAMS) ||
926 (ep->ep_state & EP_GETTING_NO_STREAMS)) {
927 int stream_id;
928
929 for (stream_id = 0; stream_id < ep->stream_info->num_streams;
930 stream_id++) {
931 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
932 "Killing URBs for slot ID %u, ep index %u, stream %u",
933 slot_id, ep_index, stream_id + 1);
934 xhci_kill_ring_urbs(xhci,
935 ep->stream_info->stream_rings[stream_id]);
936 }
937 } else {
938 ring = ep->ring;
939 if (!ring)
940 return;
941 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
942 "Killing URBs for slot ID %u, ep index %u",
943 slot_id, ep_index);
944 xhci_kill_ring_urbs(xhci, ring);
945 }
Sarah Sharp50e87252014-02-21 09:27:30 -0800946 while (!list_empty(&ep->cancelled_td_list)) {
947 cur_td = list_first_entry(&ep->cancelled_td_list,
948 struct xhci_td, cancelled_td_list);
949 list_del_init(&cur_td->cancelled_td_list);
950 xhci_giveback_urb_in_irq(xhci, cur_td, -ESHUTDOWN);
951 }
952}
953
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700954/* Watchdog timer function for when a stop endpoint command fails to complete.
955 * In this case, we assume the host controller is broken or dying or dead. The
956 * host may still be completing some other events, so we have to be careful to
957 * let the event ring handler and the URB dequeueing/enqueueing functions know
958 * through xhci->state.
959 *
960 * The timer may also fire if the host takes a very long time to respond to the
961 * command, and the stop endpoint command completion handler cannot delete the
962 * timer before the timer function is called. Another endpoint cancellation may
963 * sneak in before the timer function can grab the lock, and that may queue
964 * another stop endpoint command and add the timer back. So we cannot use a
965 * simple flag to say whether there is a pending stop endpoint command for a
966 * particular endpoint.
967 *
968 * Instead we use a combination of that flag and a counter for the number of
969 * pending stop endpoint commands. If the timer is the tail end of the last
970 * stop endpoint command, and the endpoint's command is still pending, we assume
971 * the host is dying.
972 */
973void xhci_stop_endpoint_command_watchdog(unsigned long arg)
974{
975 struct xhci_hcd *xhci;
976 struct xhci_virt_ep *ep;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700977 int ret, i, j;
Don Zickusf43d6232011-10-20 23:52:14 -0400978 unsigned long flags;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700979
980 ep = (struct xhci_virt_ep *) arg;
981 xhci = ep->xhci;
982
Don Zickusf43d6232011-10-20 23:52:14 -0400983 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700984
985 ep->stop_cmds_pending--;
986 if (xhci->xhc_state & XHCI_STATE_DYING) {
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300987 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
988 "Stop EP timer ran, but another timer marked "
989 "xHCI as DYING, exiting.");
Don Zickusf43d6232011-10-20 23:52:14 -0400990 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700991 return;
992 }
993 if (!(ep->stop_cmds_pending == 0 && (ep->ep_state & EP_HALT_PENDING))) {
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300994 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
995 "Stop EP timer ran, but no command pending, "
996 "exiting.");
Don Zickusf43d6232011-10-20 23:52:14 -0400997 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700998 return;
999 }
1000
1001 xhci_warn(xhci, "xHCI host not responding to stop endpoint command.\n");
1002 xhci_warn(xhci, "Assuming host is dying, halting host.\n");
1003 /* Oops, HC is dead or dying or at least not responding to the stop
1004 * endpoint command.
1005 */
1006 xhci->xhc_state |= XHCI_STATE_DYING;
1007 /* Disable interrupts from the host controller and start halting it */
1008 xhci_quiesce(xhci);
Don Zickusf43d6232011-10-20 23:52:14 -04001009 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001010
1011 ret = xhci_halt(xhci);
1012
Don Zickusf43d6232011-10-20 23:52:14 -04001013 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001014 if (ret < 0) {
1015 /* This is bad; the host is not responding to commands and it's
1016 * not allowing itself to be halted. At least interrupts are
Sarah Sharpac04e6f2011-03-11 08:47:33 -08001017 * disabled. If we call usb_hc_died(), it will attempt to
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001018 * disconnect all device drivers under this host. Those
1019 * disconnect() methods will wait for all URBs to be unlinked,
1020 * so we must complete them.
1021 */
1022 xhci_warn(xhci, "Non-responsive xHCI host is not halting.\n");
1023 xhci_warn(xhci, "Completing active URBs anyway.\n");
1024 /* We could turn all TDs on the rings to no-ops. This won't
1025 * help if the host has cached part of the ring, and is slow if
1026 * we want to preserve the cycle bit. Skip it and hope the host
1027 * doesn't touch the memory.
1028 */
1029 }
1030 for (i = 0; i < MAX_HC_SLOTS; i++) {
1031 if (!xhci->devs[i])
1032 continue;
Sarah Sharp50e87252014-02-21 09:27:30 -08001033 for (j = 0; j < 31; j++)
1034 xhci_kill_endpoint_urbs(xhci, i, j);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001035 }
Don Zickusf43d6232011-10-20 23:52:14 -04001036 spin_unlock_irqrestore(&xhci->lock, flags);
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +03001037 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1038 "Calling usb_hc_died()");
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001039 usb_hc_died(xhci_to_hcd(xhci)->primary_hcd);
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +03001040 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1041 "xHCI host controller is dead.");
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001042}
1043
Andiry Xub008df62012-03-05 17:49:34 +08001044
1045static void update_ring_for_set_deq_completion(struct xhci_hcd *xhci,
1046 struct xhci_virt_device *dev,
1047 struct xhci_ring *ep_ring,
1048 unsigned int ep_index)
1049{
1050 union xhci_trb *dequeue_temp;
1051 int num_trbs_free_temp;
1052 bool revert = false;
1053
1054 num_trbs_free_temp = ep_ring->num_trbs_free;
1055 dequeue_temp = ep_ring->dequeue;
1056
Sarah Sharp0d9f78a2012-06-21 16:28:30 -07001057 /* If we get two back-to-back stalls, and the first stalled transfer
1058 * ends just before a link TRB, the dequeue pointer will be left on
1059 * the link TRB by the code in the while loop. So we have to update
1060 * the dequeue pointer one segment further, or we'll jump off
1061 * the segment into la-la-land.
1062 */
1063 if (last_trb(xhci, ep_ring, ep_ring->deq_seg, ep_ring->dequeue)) {
1064 ep_ring->deq_seg = ep_ring->deq_seg->next;
1065 ep_ring->dequeue = ep_ring->deq_seg->trbs;
1066 }
1067
Andiry Xub008df62012-03-05 17:49:34 +08001068 while (ep_ring->dequeue != dev->eps[ep_index].queued_deq_ptr) {
1069 /* We have more usable TRBs */
1070 ep_ring->num_trbs_free++;
1071 ep_ring->dequeue++;
1072 if (last_trb(xhci, ep_ring, ep_ring->deq_seg,
1073 ep_ring->dequeue)) {
1074 if (ep_ring->dequeue ==
1075 dev->eps[ep_index].queued_deq_ptr)
1076 break;
1077 ep_ring->deq_seg = ep_ring->deq_seg->next;
1078 ep_ring->dequeue = ep_ring->deq_seg->trbs;
1079 }
1080 if (ep_ring->dequeue == dequeue_temp) {
1081 revert = true;
1082 break;
1083 }
1084 }
1085
1086 if (revert) {
1087 xhci_dbg(xhci, "Unable to find new dequeue pointer\n");
1088 ep_ring->num_trbs_free = num_trbs_free_temp;
1089 }
1090}
1091
Sarah Sharpae636742009-04-29 19:02:31 -07001092/*
1093 * When we get a completion for a Set Transfer Ring Dequeue Pointer command,
1094 * we need to clear the set deq pending flag in the endpoint ring state, so that
1095 * the TD queueing code can ring the doorbell again. We also need to ring the
1096 * endpoint doorbell to restart the ring, but only if there aren't more
1097 * cancellations pending.
1098 */
Xenia Ragiadakoub8200c92013-09-09 13:30:00 +03001099static void xhci_handle_cmd_set_deq(struct xhci_hcd *xhci, int slot_id,
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001100 union xhci_trb *trb, u32 cmd_comp_code)
Sarah Sharpae636742009-04-29 19:02:31 -07001101{
Sarah Sharpae636742009-04-29 19:02:31 -07001102 unsigned int ep_index;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001103 unsigned int stream_id;
Sarah Sharpae636742009-04-29 19:02:31 -07001104 struct xhci_ring *ep_ring;
1105 struct xhci_virt_device *dev;
Hans de Goede9aad95e2013-10-04 00:29:49 +02001106 struct xhci_virt_ep *ep;
John Yound115b042009-07-27 12:05:15 -07001107 struct xhci_ep_ctx *ep_ctx;
1108 struct xhci_slot_ctx *slot_ctx;
Sarah Sharpae636742009-04-29 19:02:31 -07001109
Matt Evans28ccd292011-03-29 13:40:46 +11001110 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
1111 stream_id = TRB_TO_STREAM_ID(le32_to_cpu(trb->generic.field[2]));
Sarah Sharpae636742009-04-29 19:02:31 -07001112 dev = xhci->devs[slot_id];
Hans de Goede9aad95e2013-10-04 00:29:49 +02001113 ep = &dev->eps[ep_index];
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001114
1115 ep_ring = xhci_stream_id_to_ring(dev, ep_index, stream_id);
1116 if (!ep_ring) {
Oliver Neukume587b8b2014-01-08 17:13:11 +01001117 xhci_warn(xhci, "WARN Set TR deq ptr command for freed stream ID %u\n",
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001118 stream_id);
1119 /* XXX: Harmless??? */
1120 dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
1121 return;
1122 }
1123
John Yound115b042009-07-27 12:05:15 -07001124 ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
1125 slot_ctx = xhci_get_slot_ctx(xhci, dev->out_ctx);
Sarah Sharpae636742009-04-29 19:02:31 -07001126
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001127 if (cmd_comp_code != COMP_SUCCESS) {
Sarah Sharpae636742009-04-29 19:02:31 -07001128 unsigned int ep_state;
1129 unsigned int slot_state;
1130
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001131 switch (cmd_comp_code) {
Sarah Sharpae636742009-04-29 19:02:31 -07001132 case COMP_TRB_ERR:
Oliver Neukume587b8b2014-01-08 17:13:11 +01001133 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd invalid because of stream ID configuration\n");
Sarah Sharpae636742009-04-29 19:02:31 -07001134 break;
1135 case COMP_CTX_STATE:
Oliver Neukume587b8b2014-01-08 17:13:11 +01001136 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed due to incorrect slot or ep state.\n");
Matt Evans28ccd292011-03-29 13:40:46 +11001137 ep_state = le32_to_cpu(ep_ctx->ep_info);
Sarah Sharpae636742009-04-29 19:02:31 -07001138 ep_state &= EP_STATE_MASK;
Matt Evans28ccd292011-03-29 13:40:46 +11001139 slot_state = le32_to_cpu(slot_ctx->dev_state);
Sarah Sharpae636742009-04-29 19:02:31 -07001140 slot_state = GET_SLOT_STATE(slot_state);
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +03001141 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1142 "Slot state = %u, EP state = %u",
Sarah Sharpae636742009-04-29 19:02:31 -07001143 slot_state, ep_state);
1144 break;
1145 case COMP_EBADSLT:
Oliver Neukume587b8b2014-01-08 17:13:11 +01001146 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed because slot %u was not enabled.\n",
1147 slot_id);
Sarah Sharpae636742009-04-29 19:02:31 -07001148 break;
1149 default:
Oliver Neukume587b8b2014-01-08 17:13:11 +01001150 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd with unknown completion code of %u.\n",
1151 cmd_comp_code);
Sarah Sharpae636742009-04-29 19:02:31 -07001152 break;
1153 }
1154 /* OK what do we do now? The endpoint state is hosed, and we
1155 * should never get to this point if the synchronization between
1156 * queueing, and endpoint state are correct. This might happen
1157 * if the device gets disconnected after we've finished
1158 * cancelling URBs, which might not be an error...
1159 */
1160 } else {
Hans de Goede9aad95e2013-10-04 00:29:49 +02001161 u64 deq;
1162 /* 4.6.10 deq ptr is written to the stream ctx for streams */
1163 if (ep->ep_state & EP_HAS_STREAMS) {
1164 struct xhci_stream_ctx *ctx =
1165 &ep->stream_info->stream_ctx_array[stream_id];
1166 deq = le64_to_cpu(ctx->stream_ring) & SCTX_DEQ_MASK;
1167 } else {
1168 deq = le64_to_cpu(ep_ctx->deq) & ~EP_CTX_CYCLE_MASK;
1169 }
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +03001170 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
Hans de Goede9aad95e2013-10-04 00:29:49 +02001171 "Successful Set TR Deq Ptr cmd, deq = @%08llx", deq);
1172 if (xhci_trb_virt_to_dma(ep->queued_deq_seg,
1173 ep->queued_deq_ptr) == deq) {
Sarah Sharpbf161e82011-02-23 15:46:42 -08001174 /* Update the ring's dequeue segment and dequeue pointer
1175 * to reflect the new position.
1176 */
Andiry Xub008df62012-03-05 17:49:34 +08001177 update_ring_for_set_deq_completion(xhci, dev,
1178 ep_ring, ep_index);
Sarah Sharpbf161e82011-02-23 15:46:42 -08001179 } else {
Oliver Neukume587b8b2014-01-08 17:13:11 +01001180 xhci_warn(xhci, "Mismatch between completed Set TR Deq Ptr command & xHCI internal state.\n");
Sarah Sharpbf161e82011-02-23 15:46:42 -08001181 xhci_warn(xhci, "ep deq seg = %p, deq ptr = %p\n",
Hans de Goede9aad95e2013-10-04 00:29:49 +02001182 ep->queued_deq_seg, ep->queued_deq_ptr);
Sarah Sharpbf161e82011-02-23 15:46:42 -08001183 }
Sarah Sharpae636742009-04-29 19:02:31 -07001184 }
1185
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001186 dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
Sarah Sharpbf161e82011-02-23 15:46:42 -08001187 dev->eps[ep_index].queued_deq_seg = NULL;
1188 dev->eps[ep_index].queued_deq_ptr = NULL;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001189 /* Restart any rings with pending URBs */
1190 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -07001191}
1192
Xenia Ragiadakoub8200c92013-09-09 13:30:00 +03001193static void xhci_handle_cmd_reset_ep(struct xhci_hcd *xhci, int slot_id,
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001194 union xhci_trb *trb, u32 cmd_comp_code)
Sarah Sharpa1587d92009-07-27 12:03:15 -07001195{
Sarah Sharpa1587d92009-07-27 12:03:15 -07001196 unsigned int ep_index;
1197
Matt Evans28ccd292011-03-29 13:40:46 +11001198 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
Sarah Sharpa1587d92009-07-27 12:03:15 -07001199 /* This command will only fail if the endpoint wasn't halted,
1200 * but we don't care.
1201 */
Xenia Ragiadakoua0254322013-08-06 07:52:46 +03001202 xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep,
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001203 "Ignoring reset ep completion code of %u", cmd_comp_code);
Sarah Sharpa1587d92009-07-27 12:03:15 -07001204
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001205 /* HW with the reset endpoint quirk needs to have a configure endpoint
1206 * command complete before the endpoint can be used. Queue that here
1207 * because the HW can't handle two commands being queued in a row.
1208 */
1209 if (xhci->quirks & XHCI_RESET_EP_QUIRK) {
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03001210 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1211 "Queueing configure endpoint command");
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001212 xhci_queue_configure_endpoint(xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07001213 xhci->devs[slot_id]->in_ctx->dma, slot_id,
1214 false);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001215 xhci_ring_cmd_db(xhci);
1216 } else {
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001217 /* Clear our internal halted state and restart the ring(s) */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001218 xhci->devs[slot_id]->eps[ep_index].ep_state &= ~EP_HALTED;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001219 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001220 }
Sarah Sharpa1587d92009-07-27 12:03:15 -07001221}
Sarah Sharpae636742009-04-29 19:02:31 -07001222
Elric Fub63f4052012-06-27 16:55:43 +08001223/* Complete the command and detele it from the devcie's command queue.
1224 */
1225static void xhci_complete_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
1226 struct xhci_command *command, u32 status)
1227{
1228 command->status = status;
1229 list_del(&command->cmd_list);
1230 if (command->completion)
1231 complete(command->completion);
1232 else
1233 xhci_free_command(xhci, command);
1234}
1235
1236
Sarah Sharpa50c8aa2009-09-04 10:53:15 -07001237/* Check to see if a command in the device's command queue matches this one.
1238 * Signal the completion or free the command, and return 1. Return 0 if the
1239 * completed command isn't at the head of the command list.
1240 */
1241static int handle_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
1242 struct xhci_virt_device *virt_dev,
1243 struct xhci_event_cmd *event)
1244{
1245 struct xhci_command *command;
1246
1247 if (list_empty(&virt_dev->cmd_list))
1248 return 0;
1249
1250 command = list_entry(virt_dev->cmd_list.next,
1251 struct xhci_command, cmd_list);
1252 if (xhci->cmd_ring->dequeue != command->command_trb)
1253 return 0;
1254
Elric Fub63f4052012-06-27 16:55:43 +08001255 xhci_complete_cmd_in_cmd_wait_list(xhci, command,
1256 GET_COMP_CODE(le32_to_cpu(event->status)));
Sarah Sharpa50c8aa2009-09-04 10:53:15 -07001257 return 1;
1258}
1259
Elric Fub63f4052012-06-27 16:55:43 +08001260/*
1261 * Finding the command trb need to be cancelled and modifying it to
1262 * NO OP command. And if the command is in device's command wait
1263 * list, finishing and freeing it.
1264 *
1265 * If we can't find the command trb, we think it had already been
1266 * executed.
1267 */
1268static void xhci_cmd_to_noop(struct xhci_hcd *xhci, struct xhci_cd *cur_cd)
1269{
1270 struct xhci_segment *cur_seg;
1271 union xhci_trb *cmd_trb;
1272 u32 cycle_state;
1273
1274 if (xhci->cmd_ring->dequeue == xhci->cmd_ring->enqueue)
1275 return;
1276
1277 /* find the current segment of command ring */
1278 cur_seg = find_trb_seg(xhci->cmd_ring->first_seg,
1279 xhci->cmd_ring->dequeue, &cycle_state);
1280
Sarah Sharp43a09f72012-10-16 13:17:43 -07001281 if (!cur_seg) {
1282 xhci_warn(xhci, "Command ring mismatch, dequeue = %p %llx (dma)\n",
1283 xhci->cmd_ring->dequeue,
1284 (unsigned long long)
1285 xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
1286 xhci->cmd_ring->dequeue));
1287 xhci_debug_ring(xhci, xhci->cmd_ring);
1288 xhci_dbg_ring_ptrs(xhci, xhci->cmd_ring);
1289 return;
1290 }
1291
Elric Fub63f4052012-06-27 16:55:43 +08001292 /* find the command trb matched by cd from command ring */
1293 for (cmd_trb = xhci->cmd_ring->dequeue;
1294 cmd_trb != xhci->cmd_ring->enqueue;
1295 next_trb(xhci, xhci->cmd_ring, &cur_seg, &cmd_trb)) {
1296 /* If the trb is link trb, continue */
1297 if (TRB_TYPE_LINK_LE32(cmd_trb->generic.field[3]))
1298 continue;
1299
1300 if (cur_cd->cmd_trb == cmd_trb) {
1301
1302 /* If the command in device's command list, we should
1303 * finish it and free the command structure.
1304 */
1305 if (cur_cd->command)
1306 xhci_complete_cmd_in_cmd_wait_list(xhci,
1307 cur_cd->command, COMP_CMD_STOP);
1308
1309 /* get cycle state from the origin command trb */
1310 cycle_state = le32_to_cpu(cmd_trb->generic.field[3])
1311 & TRB_CYCLE;
1312
1313 /* modify the command trb to NO OP command */
1314 cmd_trb->generic.field[0] = 0;
1315 cmd_trb->generic.field[1] = 0;
1316 cmd_trb->generic.field[2] = 0;
1317 cmd_trb->generic.field[3] = cpu_to_le32(
1318 TRB_TYPE(TRB_CMD_NOOP) | cycle_state);
1319 break;
1320 }
1321 }
1322}
1323
1324static void xhci_cancel_cmd_in_cd_list(struct xhci_hcd *xhci)
1325{
1326 struct xhci_cd *cur_cd, *next_cd;
1327
1328 if (list_empty(&xhci->cancel_cmd_list))
1329 return;
1330
1331 list_for_each_entry_safe(cur_cd, next_cd,
1332 &xhci->cancel_cmd_list, cancel_cmd_list) {
1333 xhci_cmd_to_noop(xhci, cur_cd);
1334 list_del(&cur_cd->cancel_cmd_list);
1335 kfree(cur_cd);
1336 }
1337}
1338
1339/*
1340 * traversing the cancel_cmd_list. If the command descriptor according
1341 * to cmd_trb is found, the function free it and return 1, otherwise
1342 * return 0.
1343 */
1344static int xhci_search_cmd_trb_in_cd_list(struct xhci_hcd *xhci,
1345 union xhci_trb *cmd_trb)
1346{
1347 struct xhci_cd *cur_cd, *next_cd;
1348
1349 if (list_empty(&xhci->cancel_cmd_list))
1350 return 0;
1351
1352 list_for_each_entry_safe(cur_cd, next_cd,
1353 &xhci->cancel_cmd_list, cancel_cmd_list) {
1354 if (cur_cd->cmd_trb == cmd_trb) {
1355 if (cur_cd->command)
1356 xhci_complete_cmd_in_cmd_wait_list(xhci,
1357 cur_cd->command, COMP_CMD_STOP);
1358 list_del(&cur_cd->cancel_cmd_list);
1359 kfree(cur_cd);
1360 return 1;
1361 }
1362 }
1363
1364 return 0;
1365}
1366
1367/*
1368 * If the cmd_trb_comp_code is COMP_CMD_ABORT, we just check whether the
1369 * trb pointed by the command ring dequeue pointer is the trb we want to
1370 * cancel or not. And if the cmd_trb_comp_code is COMP_CMD_STOP, we will
1371 * traverse the cancel_cmd_list to trun the all of the commands according
1372 * to command descriptor to NO-OP trb.
1373 */
1374static int handle_stopped_cmd_ring(struct xhci_hcd *xhci,
1375 int cmd_trb_comp_code)
1376{
1377 int cur_trb_is_good = 0;
1378
1379 /* Searching the cmd trb pointed by the command ring dequeue
1380 * pointer in command descriptor list. If it is found, free it.
1381 */
1382 cur_trb_is_good = xhci_search_cmd_trb_in_cd_list(xhci,
1383 xhci->cmd_ring->dequeue);
1384
1385 if (cmd_trb_comp_code == COMP_CMD_ABORT)
1386 xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
1387 else if (cmd_trb_comp_code == COMP_CMD_STOP) {
1388 /* traversing the cancel_cmd_list and canceling
1389 * the command according to command descriptor
1390 */
1391 xhci_cancel_cmd_in_cd_list(xhci);
1392
1393 xhci->cmd_ring_state = CMD_RING_STATE_RUNNING;
1394 /*
1395 * ring command ring doorbell again to restart the
1396 * command ring
1397 */
1398 if (xhci->cmd_ring->dequeue != xhci->cmd_ring->enqueue)
1399 xhci_ring_cmd_db(xhci);
1400 }
1401 return cur_trb_is_good;
1402}
1403
Xenia Ragiadakoub244b432013-09-09 13:29:47 +03001404static void xhci_handle_cmd_enable_slot(struct xhci_hcd *xhci, int slot_id,
1405 u32 cmd_comp_code)
1406{
1407 if (cmd_comp_code == COMP_SUCCESS)
1408 xhci->slot_id = slot_id;
1409 else
1410 xhci->slot_id = 0;
1411 complete(&xhci->addr_dev);
1412}
1413
Xenia Ragiadakou6c02dd12013-09-09 13:29:48 +03001414static void xhci_handle_cmd_disable_slot(struct xhci_hcd *xhci, int slot_id)
1415{
1416 struct xhci_virt_device *virt_dev;
1417
1418 virt_dev = xhci->devs[slot_id];
1419 if (!virt_dev)
1420 return;
1421 if (xhci->quirks & XHCI_EP_LIMIT_QUIRK)
1422 /* Delete default control endpoint resources */
1423 xhci_free_device_endpoint_resources(xhci, virt_dev, true);
1424 xhci_free_virt_device(xhci, slot_id);
1425}
1426
Xenia Ragiadakou6ed46d32013-09-09 13:29:55 +03001427static void xhci_handle_cmd_config_ep(struct xhci_hcd *xhci, int slot_id,
1428 struct xhci_event_cmd *event, u32 cmd_comp_code)
1429{
1430 struct xhci_virt_device *virt_dev;
1431 struct xhci_input_control_ctx *ctrl_ctx;
1432 unsigned int ep_index;
1433 unsigned int ep_state;
1434 u32 add_flags, drop_flags;
1435
1436 virt_dev = xhci->devs[slot_id];
1437 if (handle_cmd_in_cmd_wait_list(xhci, virt_dev, event))
1438 return;
1439 /*
1440 * Configure endpoint commands can come from the USB core
1441 * configuration or alt setting changes, or because the HW
1442 * needed an extra configure endpoint command after a reset
1443 * endpoint command or streams were being configured.
1444 * If the command was for a halted endpoint, the xHCI driver
1445 * is not waiting on the configure endpoint command.
1446 */
1447 ctrl_ctx = xhci_get_input_control_ctx(xhci, virt_dev->in_ctx);
1448 if (!ctrl_ctx) {
1449 xhci_warn(xhci, "Could not get input context, bad type.\n");
1450 return;
1451 }
1452
1453 add_flags = le32_to_cpu(ctrl_ctx->add_flags);
1454 drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
1455 /* Input ctx add_flags are the endpoint index plus one */
1456 ep_index = xhci_last_valid_endpoint(add_flags) - 1;
1457
1458 /* A usb_set_interface() call directly after clearing a halted
1459 * condition may race on this quirky hardware. Not worth
1460 * worrying about, since this is prototype hardware. Not sure
1461 * if this will work for streams, but streams support was
1462 * untested on this prototype.
1463 */
1464 if (xhci->quirks & XHCI_RESET_EP_QUIRK &&
1465 ep_index != (unsigned int) -1 &&
1466 add_flags - SLOT_FLAG == drop_flags) {
1467 ep_state = virt_dev->eps[ep_index].ep_state;
1468 if (!(ep_state & EP_HALTED))
1469 goto bandwidth_change;
1470 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1471 "Completed config ep cmd - "
1472 "last ep index = %d, state = %d",
1473 ep_index, ep_state);
1474 /* Clear internal halted state and restart ring(s) */
1475 virt_dev->eps[ep_index].ep_state &= ~EP_HALTED;
1476 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
1477 return;
1478 }
1479bandwidth_change:
1480 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
1481 "Completed config ep cmd");
1482 virt_dev->cmd_status = cmd_comp_code;
1483 complete(&virt_dev->cmd_completion);
1484 return;
1485}
1486
Xenia Ragiadakou07948a82013-09-09 13:29:53 +03001487static void xhci_handle_cmd_eval_ctx(struct xhci_hcd *xhci, int slot_id,
1488 struct xhci_event_cmd *event, u32 cmd_comp_code)
1489{
1490 struct xhci_virt_device *virt_dev;
1491
1492 virt_dev = xhci->devs[slot_id];
1493 if (handle_cmd_in_cmd_wait_list(xhci, virt_dev, event))
1494 return;
1495 virt_dev->cmd_status = cmd_comp_code;
1496 complete(&virt_dev->cmd_completion);
1497}
1498
Xenia Ragiadakou9b3103a2013-09-09 13:29:49 +03001499static void xhci_handle_cmd_addr_dev(struct xhci_hcd *xhci, int slot_id,
1500 u32 cmd_comp_code)
1501{
1502 xhci->devs[slot_id]->cmd_status = cmd_comp_code;
1503 complete(&xhci->addr_dev);
1504}
1505
Xenia Ragiadakouf6813212013-09-09 13:29:51 +03001506static void xhci_handle_cmd_reset_dev(struct xhci_hcd *xhci, int slot_id,
1507 struct xhci_event_cmd *event)
1508{
1509 struct xhci_virt_device *virt_dev;
1510
1511 xhci_dbg(xhci, "Completed reset device command.\n");
1512 virt_dev = xhci->devs[slot_id];
1513 if (virt_dev)
1514 handle_cmd_in_cmd_wait_list(xhci, virt_dev, event);
1515 else
1516 xhci_warn(xhci, "Reset device command completion "
1517 "for disabled slot %u\n", slot_id);
1518}
1519
Xenia Ragiadakou2c070822013-09-09 13:29:52 +03001520static void xhci_handle_cmd_nec_get_fw(struct xhci_hcd *xhci,
1521 struct xhci_event_cmd *event)
1522{
1523 if (!(xhci->quirks & XHCI_NEC_HOST)) {
1524 xhci->error_bitmask |= 1 << 6;
1525 return;
1526 }
1527 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1528 "NEC firmware version %2x.%02x",
1529 NEC_FW_MAJOR(le32_to_cpu(event->status)),
1530 NEC_FW_MINOR(le32_to_cpu(event->status)));
1531}
1532
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001533static void handle_cmd_completion(struct xhci_hcd *xhci,
1534 struct xhci_event_cmd *event)
1535{
Matt Evans28ccd292011-03-29 13:40:46 +11001536 int slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001537 u64 cmd_dma;
1538 dma_addr_t cmd_dequeue_dma;
Xenia Ragiadakoue7a79a12013-09-09 13:29:56 +03001539 u32 cmd_comp_code;
Xenia Ragiadakou9124b122013-09-09 13:29:57 +03001540 union xhci_trb *cmd_trb;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001541 u32 cmd_type;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001542
Matt Evans28ccd292011-03-29 13:40:46 +11001543 cmd_dma = le64_to_cpu(event->cmd_trb);
Xenia Ragiadakou9124b122013-09-09 13:29:57 +03001544 cmd_trb = xhci->cmd_ring->dequeue;
Sarah Sharp23e3be12009-04-29 19:05:20 -07001545 cmd_dequeue_dma = xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
Xenia Ragiadakou9124b122013-09-09 13:29:57 +03001546 cmd_trb);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001547 /* Is the command ring deq ptr out of sync with the deq seg ptr? */
1548 if (cmd_dequeue_dma == 0) {
1549 xhci->error_bitmask |= 1 << 4;
1550 return;
1551 }
1552 /* Does the DMA address match our internal dequeue pointer address? */
1553 if (cmd_dma != (u64) cmd_dequeue_dma) {
1554 xhci->error_bitmask |= 1 << 5;
1555 return;
1556 }
Elric Fub63f4052012-06-27 16:55:43 +08001557
Xenia Ragiadakou9124b122013-09-09 13:29:57 +03001558 trace_xhci_cmd_completion(cmd_trb, (struct xhci_generic_trb *) event);
Xenia Ragiadakou63a23b9a2013-08-06 07:52:48 +03001559
Xenia Ragiadakoue7a79a12013-09-09 13:29:56 +03001560 cmd_comp_code = GET_COMP_CODE(le32_to_cpu(event->status));
1561 if (cmd_comp_code == COMP_CMD_ABORT || cmd_comp_code == COMP_CMD_STOP) {
Elric Fub63f4052012-06-27 16:55:43 +08001562 /* If the return value is 0, we think the trb pointed by
1563 * command ring dequeue pointer is a good trb. The good
1564 * trb means we don't want to cancel the trb, but it have
1565 * been stopped by host. So we should handle it normally.
1566 * Otherwise, driver should invoke inc_deq() and return.
1567 */
Xenia Ragiadakoue7a79a12013-09-09 13:29:56 +03001568 if (handle_stopped_cmd_ring(xhci, cmd_comp_code)) {
Elric Fub63f4052012-06-27 16:55:43 +08001569 inc_deq(xhci, xhci->cmd_ring);
1570 return;
1571 }
Mathias Nyman284d2052013-09-05 11:01:20 +03001572 /* There is no command to handle if we get a stop event when the
1573 * command ring is empty, event->cmd_trb points to the next
1574 * unset command
1575 */
1576 if (xhci->cmd_ring->dequeue == xhci->cmd_ring->enqueue)
1577 return;
Elric Fub63f4052012-06-27 16:55:43 +08001578 }
1579
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001580 cmd_type = TRB_FIELD_TO_TYPE(le32_to_cpu(cmd_trb->generic.field[3]));
1581 switch (cmd_type) {
1582 case TRB_ENABLE_SLOT:
Xenia Ragiadakoue7a79a12013-09-09 13:29:56 +03001583 xhci_handle_cmd_enable_slot(xhci, slot_id, cmd_comp_code);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001584 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001585 case TRB_DISABLE_SLOT:
Xenia Ragiadakou6c02dd12013-09-09 13:29:48 +03001586 xhci_handle_cmd_disable_slot(xhci, slot_id);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001587 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001588 case TRB_CONFIG_EP:
Xenia Ragiadakoue7a79a12013-09-09 13:29:56 +03001589 xhci_handle_cmd_config_ep(xhci, slot_id, event, cmd_comp_code);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001590 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001591 case TRB_EVAL_CONTEXT:
Xenia Ragiadakoue7a79a12013-09-09 13:29:56 +03001592 xhci_handle_cmd_eval_ctx(xhci, slot_id, event, cmd_comp_code);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001593 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001594 case TRB_ADDR_DEV:
Xenia Ragiadakoue7a79a12013-09-09 13:29:56 +03001595 xhci_handle_cmd_addr_dev(xhci, slot_id, cmd_comp_code);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001596 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001597 case TRB_STOP_RING:
Xenia Ragiadakoub8200c92013-09-09 13:30:00 +03001598 WARN_ON(slot_id != TRB_TO_SLOT_ID(
1599 le32_to_cpu(cmd_trb->generic.field[3])));
1600 xhci_handle_cmd_stop_ep(xhci, slot_id, cmd_trb, event);
Sarah Sharpae636742009-04-29 19:02:31 -07001601 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001602 case TRB_SET_DEQ:
Xenia Ragiadakoub8200c92013-09-09 13:30:00 +03001603 WARN_ON(slot_id != TRB_TO_SLOT_ID(
1604 le32_to_cpu(cmd_trb->generic.field[3])));
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001605 xhci_handle_cmd_set_deq(xhci, slot_id, cmd_trb, cmd_comp_code);
Sarah Sharpae636742009-04-29 19:02:31 -07001606 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001607 case TRB_CMD_NOOP:
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001608 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001609 case TRB_RESET_EP:
Xenia Ragiadakoub8200c92013-09-09 13:30:00 +03001610 WARN_ON(slot_id != TRB_TO_SLOT_ID(
1611 le32_to_cpu(cmd_trb->generic.field[3])));
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001612 xhci_handle_cmd_reset_ep(xhci, slot_id, cmd_trb, cmd_comp_code);
Sarah Sharpa1587d92009-07-27 12:03:15 -07001613 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001614 case TRB_RESET_DEV:
Xenia Ragiadakou20e7acb2013-09-09 13:29:50 +03001615 WARN_ON(slot_id != TRB_TO_SLOT_ID(
Xenia Ragiadakou9124b122013-09-09 13:29:57 +03001616 le32_to_cpu(cmd_trb->generic.field[3])));
Xenia Ragiadakouf6813212013-09-09 13:29:51 +03001617 xhci_handle_cmd_reset_dev(xhci, slot_id, event);
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08001618 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001619 case TRB_NEC_GET_FW:
Xenia Ragiadakou2c070822013-09-09 13:29:52 +03001620 xhci_handle_cmd_nec_get_fw(xhci, event);
Sarah Sharp02386342010-05-24 13:25:28 -07001621 break;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001622 default:
1623 /* Skip over unknown commands on the event ring */
1624 xhci->error_bitmask |= 1 << 6;
1625 break;
1626 }
Andiry Xu3b72fca2012-03-05 17:49:32 +08001627 inc_deq(xhci, xhci->cmd_ring);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001628}
1629
Sarah Sharp02386342010-05-24 13:25:28 -07001630static void handle_vendor_event(struct xhci_hcd *xhci,
1631 union xhci_trb *event)
1632{
1633 u32 trb_type;
1634
Matt Evans28ccd292011-03-29 13:40:46 +11001635 trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(event->generic.field[3]));
Sarah Sharp02386342010-05-24 13:25:28 -07001636 xhci_dbg(xhci, "Vendor specific event TRB type = %u\n", trb_type);
1637 if (trb_type == TRB_NEC_CMD_COMP && (xhci->quirks & XHCI_NEC_HOST))
1638 handle_cmd_completion(xhci, &event->event_cmd);
1639}
1640
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001641/* @port_id: the one-based port ID from the hardware (indexed from array of all
1642 * port registers -- USB 3.0 and USB 2.0).
1643 *
1644 * Returns a zero-based port number, which is suitable for indexing into each of
1645 * the split roothubs' port arrays and bus state arrays.
Sarah Sharpd0cd5d42011-11-14 17:51:39 -08001646 * Add one to it in order to call xhci_find_slot_id_by_port.
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001647 */
1648static unsigned int find_faked_portnum_from_hw_portnum(struct usb_hcd *hcd,
1649 struct xhci_hcd *xhci, u32 port_id)
1650{
1651 unsigned int i;
1652 unsigned int num_similar_speed_ports = 0;
1653
1654 /* port_id from the hardware is 1-based, but port_array[], usb3_ports[],
1655 * and usb2_ports are 0-based indexes. Count the number of similar
1656 * speed ports, up to 1 port before this port.
1657 */
1658 for (i = 0; i < (port_id - 1); i++) {
1659 u8 port_speed = xhci->port_array[i];
1660
1661 /*
1662 * Skip ports that don't have known speeds, or have duplicate
1663 * Extended Capabilities port speed entries.
1664 */
Dan Carpenter22e04872011-03-17 22:39:49 +03001665 if (port_speed == 0 || port_speed == DUPLICATE_ENTRY)
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001666 continue;
1667
1668 /*
1669 * USB 3.0 ports are always under a USB 3.0 hub. USB 2.0 and
1670 * 1.1 ports are under the USB 2.0 hub. If the port speed
1671 * matches the device speed, it's a similar speed port.
1672 */
1673 if ((port_speed == 0x03) == (hcd->speed == HCD_USB3))
1674 num_similar_speed_ports++;
1675 }
1676 return num_similar_speed_ports;
1677}
1678
Sarah Sharp623bef92011-11-11 14:57:33 -08001679static void handle_device_notification(struct xhci_hcd *xhci,
1680 union xhci_trb *event)
1681{
1682 u32 slot_id;
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001683 struct usb_device *udev;
Sarah Sharp623bef92011-11-11 14:57:33 -08001684
Xenia Ragiadakou7e76ad42013-09-09 21:03:10 +03001685 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->generic.field[3]));
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001686 if (!xhci->devs[slot_id]) {
Sarah Sharp623bef92011-11-11 14:57:33 -08001687 xhci_warn(xhci, "Device Notification event for "
1688 "unused slot %u\n", slot_id);
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001689 return;
1690 }
1691
1692 xhci_dbg(xhci, "Device Wake Notification event for slot ID %u\n",
1693 slot_id);
1694 udev = xhci->devs[slot_id]->udev;
1695 if (udev && udev->parent)
1696 usb_wakeup_notification(udev->parent, udev->portnum);
Sarah Sharp623bef92011-11-11 14:57:33 -08001697}
1698
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001699static void handle_port_status(struct xhci_hcd *xhci,
1700 union xhci_trb *event)
1701{
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001702 struct usb_hcd *hcd;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001703 u32 port_id;
Andiry Xu56192532010-10-14 07:23:00 -07001704 u32 temp, temp1;
Sarah Sharp518e8482010-12-15 11:56:29 -08001705 int max_ports;
Andiry Xu56192532010-10-14 07:23:00 -07001706 int slot_id;
Sarah Sharp5308a912010-12-01 11:34:59 -08001707 unsigned int faked_port_index;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001708 u8 major_revision;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001709 struct xhci_bus_state *bus_state;
Matt Evans28ccd292011-03-29 13:40:46 +11001710 __le32 __iomem **port_array;
Sarah Sharp386139d2011-03-24 08:02:58 -07001711 bool bogus_port_status = false;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001712
1713 /* Port status change events always have a successful completion code */
Matt Evans28ccd292011-03-29 13:40:46 +11001714 if (GET_COMP_CODE(le32_to_cpu(event->generic.field[2])) != COMP_SUCCESS) {
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001715 xhci_warn(xhci, "WARN: xHC returned failed port status event\n");
1716 xhci->error_bitmask |= 1 << 8;
1717 }
Matt Evans28ccd292011-03-29 13:40:46 +11001718 port_id = GET_PORT_ID(le32_to_cpu(event->generic.field[0]));
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001719 xhci_dbg(xhci, "Port Status Change Event for port %d\n", port_id);
1720
Sarah Sharp518e8482010-12-15 11:56:29 -08001721 max_ports = HCS_MAX_PORTS(xhci->hcs_params1);
1722 if ((port_id <= 0) || (port_id > max_ports)) {
Andiry Xu56192532010-10-14 07:23:00 -07001723 xhci_warn(xhci, "Invalid port id %d\n", port_id);
Peter Chen09ce0c02013-03-20 09:30:00 +08001724 inc_deq(xhci, xhci->event_ring);
1725 return;
Andiry Xu56192532010-10-14 07:23:00 -07001726 }
1727
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001728 /* Figure out which usb_hcd this port is attached to:
1729 * is it a USB 3.0 port or a USB 2.0/1.1 port?
1730 */
1731 major_revision = xhci->port_array[port_id - 1];
Peter Chen09ce0c02013-03-20 09:30:00 +08001732
1733 /* Find the right roothub. */
1734 hcd = xhci_to_hcd(xhci);
1735 if ((major_revision == 0x03) != (hcd->speed == HCD_USB3))
1736 hcd = xhci->shared_hcd;
1737
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001738 if (major_revision == 0) {
1739 xhci_warn(xhci, "Event for port %u not in "
1740 "Extended Capabilities, ignoring.\n",
1741 port_id);
Sarah Sharp386139d2011-03-24 08:02:58 -07001742 bogus_port_status = true;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001743 goto cleanup;
1744 }
Dan Carpenter22e04872011-03-17 22:39:49 +03001745 if (major_revision == DUPLICATE_ENTRY) {
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001746 xhci_warn(xhci, "Event for port %u duplicated in"
1747 "Extended Capabilities, ignoring.\n",
1748 port_id);
Sarah Sharp386139d2011-03-24 08:02:58 -07001749 bogus_port_status = true;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001750 goto cleanup;
Sarah Sharp5308a912010-12-01 11:34:59 -08001751 }
1752
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001753 /*
1754 * Hardware port IDs reported by a Port Status Change Event include USB
1755 * 3.0 and USB 2.0 ports. We want to check if the port has reported a
1756 * resume event, but we first need to translate the hardware port ID
1757 * into the index into the ports on the correct split roothub, and the
1758 * correct bus_state structure.
1759 */
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001760 bus_state = &xhci->bus_state[hcd_index(hcd)];
1761 if (hcd->speed == HCD_USB3)
1762 port_array = xhci->usb3_ports;
1763 else
1764 port_array = xhci->usb2_ports;
1765 /* Find the faked port hub number */
1766 faked_port_index = find_faked_portnum_from_hw_portnum(hcd, xhci,
1767 port_id);
1768
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001769 temp = readl(port_array[faked_port_index]);
Sarah Sharp7111ebc2010-12-14 13:24:55 -08001770 if (hcd->state == HC_STATE_SUSPENDED) {
Andiry Xu56192532010-10-14 07:23:00 -07001771 xhci_dbg(xhci, "resume root hub\n");
1772 usb_hcd_resume_root_hub(hcd);
1773 }
1774
1775 if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_RESUME) {
1776 xhci_dbg(xhci, "port resume event for port %d\n", port_id);
1777
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001778 temp1 = readl(&xhci->op_regs->command);
Andiry Xu56192532010-10-14 07:23:00 -07001779 if (!(temp1 & CMD_RUN)) {
1780 xhci_warn(xhci, "xHC is not running.\n");
1781 goto cleanup;
1782 }
1783
1784 if (DEV_SUPERSPEED(temp)) {
Sarah Sharpd93814c2012-01-24 16:39:02 -08001785 xhci_dbg(xhci, "remote wake SS port %d\n", port_id);
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001786 /* Set a flag to say the port signaled remote wakeup,
1787 * so we can tell the difference between the end of
1788 * device and host initiated resume.
1789 */
1790 bus_state->port_remote_wakeup |= 1 << faked_port_index;
Sarah Sharpd93814c2012-01-24 16:39:02 -08001791 xhci_test_and_clear_bit(xhci, port_array,
1792 faked_port_index, PORT_PLC);
Andiry Xuc9682df2011-09-23 14:19:48 -07001793 xhci_set_link_state(xhci, port_array, faked_port_index,
1794 XDEV_U0);
Sarah Sharpd93814c2012-01-24 16:39:02 -08001795 /* Need to wait until the next link state change
1796 * indicates the device is actually in U0.
1797 */
1798 bogus_port_status = true;
1799 goto cleanup;
Andiry Xu56192532010-10-14 07:23:00 -07001800 } else {
1801 xhci_dbg(xhci, "resume HS port %d\n", port_id);
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001802 bus_state->resume_done[faked_port_index] = jiffies +
Andiry Xu56192532010-10-14 07:23:00 -07001803 msecs_to_jiffies(20);
Andiry Xuf370b992012-04-14 02:54:30 +08001804 set_bit(faked_port_index, &bus_state->resuming_ports);
Andiry Xu56192532010-10-14 07:23:00 -07001805 mod_timer(&hcd->rh_timer,
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001806 bus_state->resume_done[faked_port_index]);
Andiry Xu56192532010-10-14 07:23:00 -07001807 /* Do the rest in GetPortStatus */
1808 }
1809 }
1810
Sarah Sharpd93814c2012-01-24 16:39:02 -08001811 if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_U0 &&
1812 DEV_SUPERSPEED(temp)) {
1813 xhci_dbg(xhci, "resume SS port %d finished\n", port_id);
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001814 /* We've just brought the device into U0 through either the
1815 * Resume state after a device remote wakeup, or through the
1816 * U3Exit state after a host-initiated resume. If it's a device
1817 * initiated remote wake, don't pass up the link state change,
1818 * so the roothub behavior is consistent with external
1819 * USB 3.0 hub behavior.
1820 */
Sarah Sharpd93814c2012-01-24 16:39:02 -08001821 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
1822 faked_port_index + 1);
1823 if (slot_id && xhci->devs[slot_id])
1824 xhci_ring_device(xhci, slot_id);
Nickolai Zeldovichba7b5c22013-01-07 22:39:31 -05001825 if (bus_state->port_remote_wakeup & (1 << faked_port_index)) {
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001826 bus_state->port_remote_wakeup &=
1827 ~(1 << faked_port_index);
1828 xhci_test_and_clear_bit(xhci, port_array,
1829 faked_port_index, PORT_PLC);
1830 usb_wakeup_notification(hcd->self.root_hub,
1831 faked_port_index + 1);
1832 bogus_port_status = true;
1833 goto cleanup;
1834 }
Sarah Sharpd93814c2012-01-24 16:39:02 -08001835 }
1836
Sarah Sharp8b3d4572013-08-20 08:12:12 -07001837 /*
1838 * Check to see if xhci-hub.c is waiting on RExit to U0 transition (or
1839 * RExit to a disconnect state). If so, let the the driver know it's
1840 * out of the RExit state.
1841 */
1842 if (!DEV_SUPERSPEED(temp) &&
1843 test_and_clear_bit(faked_port_index,
1844 &bus_state->rexit_ports)) {
1845 complete(&bus_state->rexit_done[faked_port_index]);
1846 bogus_port_status = true;
1847 goto cleanup;
1848 }
1849
Andiry Xu6fd45622011-09-23 14:19:50 -07001850 if (hcd->speed != HCD_USB3)
1851 xhci_test_and_clear_bit(xhci, port_array, faked_port_index,
1852 PORT_PLC);
1853
Andiry Xu56192532010-10-14 07:23:00 -07001854cleanup:
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001855 /* Update event ring dequeue pointer before dropping the lock */
Andiry Xu3b72fca2012-03-05 17:49:32 +08001856 inc_deq(xhci, xhci->event_ring);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001857
Sarah Sharp386139d2011-03-24 08:02:58 -07001858 /* Don't make the USB core poll the roothub if we got a bad port status
1859 * change event. Besides, at that point we can't tell which roothub
1860 * (USB 2.0 or USB 3.0) to kick.
1861 */
1862 if (bogus_port_status)
1863 return;
1864
Sarah Sharpc52804a2012-11-27 12:30:23 -08001865 /*
1866 * xHCI port-status-change events occur when the "or" of all the
1867 * status-change bits in the portsc register changes from 0 to 1.
1868 * New status changes won't cause an event if any other change
1869 * bits are still set. When an event occurs, switch over to
1870 * polling to avoid losing status changes.
1871 */
1872 xhci_dbg(xhci, "%s: starting port polling.\n", __func__);
1873 set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001874 spin_unlock(&xhci->lock);
1875 /* Pass this up to the core */
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001876 usb_hcd_poll_rh_status(hcd);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001877 spin_lock(&xhci->lock);
1878}
1879
1880/*
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001881 * This TD is defined by the TRBs starting at start_trb in start_seg and ending
1882 * at end_trb, which may be in another segment. If the suspect DMA address is a
1883 * TRB in this TD, this function returns that TRB's segment. Otherwise it
1884 * returns 0.
1885 */
Sarah Sharp6648f292009-11-09 13:35:23 -08001886struct xhci_segment *trb_in_td(struct xhci_segment *start_seg,
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001887 union xhci_trb *start_trb,
1888 union xhci_trb *end_trb,
1889 dma_addr_t suspect_dma)
1890{
1891 dma_addr_t start_dma;
1892 dma_addr_t end_seg_dma;
1893 dma_addr_t end_trb_dma;
1894 struct xhci_segment *cur_seg;
1895
Sarah Sharp23e3be12009-04-29 19:05:20 -07001896 start_dma = xhci_trb_virt_to_dma(start_seg, start_trb);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001897 cur_seg = start_seg;
1898
1899 do {
Sarah Sharp2fa88da2009-11-03 22:02:24 -08001900 if (start_dma == 0)
Randy Dunlap326b4812010-04-19 08:53:50 -07001901 return NULL;
Sarah Sharpae636742009-04-29 19:02:31 -07001902 /* We may get an event for a Link TRB in the middle of a TD */
Sarah Sharp23e3be12009-04-29 19:05:20 -07001903 end_seg_dma = xhci_trb_virt_to_dma(cur_seg,
Sarah Sharp2fa88da2009-11-03 22:02:24 -08001904 &cur_seg->trbs[TRBS_PER_SEGMENT - 1]);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001905 /* If the end TRB isn't in this segment, this is set to 0 */
Sarah Sharp23e3be12009-04-29 19:05:20 -07001906 end_trb_dma = xhci_trb_virt_to_dma(cur_seg, end_trb);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001907
1908 if (end_trb_dma > 0) {
1909 /* The end TRB is in this segment, so suspect should be here */
1910 if (start_dma <= end_trb_dma) {
1911 if (suspect_dma >= start_dma && suspect_dma <= end_trb_dma)
1912 return cur_seg;
1913 } else {
1914 /* Case for one segment with
1915 * a TD wrapped around to the top
1916 */
1917 if ((suspect_dma >= start_dma &&
1918 suspect_dma <= end_seg_dma) ||
1919 (suspect_dma >= cur_seg->dma &&
1920 suspect_dma <= end_trb_dma))
1921 return cur_seg;
1922 }
Randy Dunlap326b4812010-04-19 08:53:50 -07001923 return NULL;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001924 } else {
1925 /* Might still be somewhere in this segment */
1926 if (suspect_dma >= start_dma && suspect_dma <= end_seg_dma)
1927 return cur_seg;
1928 }
1929 cur_seg = cur_seg->next;
Sarah Sharp23e3be12009-04-29 19:05:20 -07001930 start_dma = xhci_trb_virt_to_dma(cur_seg, &cur_seg->trbs[0]);
Sarah Sharp2fa88da2009-11-03 22:02:24 -08001931 } while (cur_seg != start_seg);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001932
Randy Dunlap326b4812010-04-19 08:53:50 -07001933 return NULL;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001934}
1935
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001936static void xhci_cleanup_halted_endpoint(struct xhci_hcd *xhci,
1937 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001938 unsigned int stream_id,
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001939 struct xhci_td *td, union xhci_trb *event_trb)
1940{
1941 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
1942 ep->ep_state |= EP_HALTED;
1943 ep->stopped_td = td;
1944 ep->stopped_trb = event_trb;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001945 ep->stopped_stream = stream_id;
Sarah Sharp1624ae12010-05-06 13:40:08 -07001946
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001947 xhci_queue_reset_ep(xhci, slot_id, ep_index);
1948 xhci_cleanup_stalled_ring(xhci, td->urb->dev, ep_index);
Sarah Sharp1624ae12010-05-06 13:40:08 -07001949
1950 ep->stopped_td = NULL;
1951 ep->stopped_trb = NULL;
Sarah Sharp5e5cf6f2010-05-06 13:40:18 -07001952 ep->stopped_stream = 0;
Sarah Sharp1624ae12010-05-06 13:40:08 -07001953
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001954 xhci_ring_cmd_db(xhci);
1955}
1956
1957/* Check if an error has halted the endpoint ring. The class driver will
1958 * cleanup the halt for a non-default control endpoint if we indicate a stall.
1959 * However, a babble and other errors also halt the endpoint ring, and the class
1960 * driver won't clear the halt in that case, so we need to issue a Set Transfer
1961 * Ring Dequeue Pointer command manually.
1962 */
1963static int xhci_requires_manual_halt_cleanup(struct xhci_hcd *xhci,
1964 struct xhci_ep_ctx *ep_ctx,
1965 unsigned int trb_comp_code)
1966{
1967 /* TRB completion codes that may require a manual halt cleanup */
1968 if (trb_comp_code == COMP_TX_ERR ||
1969 trb_comp_code == COMP_BABBLE ||
1970 trb_comp_code == COMP_SPLIT_ERR)
1971 /* The 0.96 spec says a babbling control endpoint
1972 * is not halted. The 0.96 spec says it is. Some HW
1973 * claims to be 0.95 compliant, but it halts the control
1974 * endpoint anyway. Check if a babble halted the
1975 * endpoint.
1976 */
Matt Evansf5960b62011-06-01 10:22:55 +10001977 if ((ep_ctx->ep_info & cpu_to_le32(EP_STATE_MASK)) ==
1978 cpu_to_le32(EP_STATE_HALTED))
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001979 return 1;
1980
1981 return 0;
1982}
1983
Sarah Sharpb45b5062009-12-09 15:59:06 -08001984int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code)
1985{
1986 if (trb_comp_code >= 224 && trb_comp_code <= 255) {
1987 /* Vendor defined "informational" completion code,
1988 * treat as not-an-error.
1989 */
1990 xhci_dbg(xhci, "Vendor defined info completion code %u\n",
1991 trb_comp_code);
1992 xhci_dbg(xhci, "Treating code as success.\n");
1993 return 1;
1994 }
1995 return 0;
1996}
1997
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001998/*
Andiry Xu4422da62010-07-22 15:22:55 -07001999 * Finish the td processing, remove the td from td list;
2000 * Return 1 if the urb can be given back.
2001 */
2002static int finish_td(struct xhci_hcd *xhci, struct xhci_td *td,
2003 union xhci_trb *event_trb, struct xhci_transfer_event *event,
2004 struct xhci_virt_ep *ep, int *status, bool skip)
2005{
2006 struct xhci_virt_device *xdev;
2007 struct xhci_ring *ep_ring;
2008 unsigned int slot_id;
2009 int ep_index;
2010 struct urb *urb = NULL;
2011 struct xhci_ep_ctx *ep_ctx;
2012 int ret = 0;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002013 struct urb_priv *urb_priv;
Andiry Xu4422da62010-07-22 15:22:55 -07002014 u32 trb_comp_code;
2015
Matt Evans28ccd292011-03-29 13:40:46 +11002016 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Andiry Xu4422da62010-07-22 15:22:55 -07002017 xdev = xhci->devs[slot_id];
Matt Evans28ccd292011-03-29 13:40:46 +11002018 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
2019 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
Andiry Xu4422da62010-07-22 15:22:55 -07002020 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +11002021 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu4422da62010-07-22 15:22:55 -07002022
2023 if (skip)
2024 goto td_cleanup;
2025
2026 if (trb_comp_code == COMP_STOP_INVAL ||
2027 trb_comp_code == COMP_STOP) {
2028 /* The Endpoint Stop Command completion will take care of any
2029 * stopped TDs. A stopped TD may be restarted, so don't update
2030 * the ring dequeue pointer or take this TD off any lists yet.
2031 */
2032 ep->stopped_td = td;
2033 ep->stopped_trb = event_trb;
2034 return 0;
2035 } else {
2036 if (trb_comp_code == COMP_STALL) {
2037 /* The transfer is completed from the driver's
2038 * perspective, but we need to issue a set dequeue
2039 * command for this stalled endpoint to move the dequeue
2040 * pointer past the TD. We can't do that here because
2041 * the halt condition must be cleared first. Let the
2042 * USB class driver clear the stall later.
2043 */
2044 ep->stopped_td = td;
2045 ep->stopped_trb = event_trb;
2046 ep->stopped_stream = ep_ring->stream_id;
2047 } else if (xhci_requires_manual_halt_cleanup(xhci,
2048 ep_ctx, trb_comp_code)) {
2049 /* Other types of errors halt the endpoint, but the
2050 * class driver doesn't call usb_reset_endpoint() unless
2051 * the error is -EPIPE. Clear the halted status in the
2052 * xHCI hardware manually.
2053 */
2054 xhci_cleanup_halted_endpoint(xhci,
2055 slot_id, ep_index, ep_ring->stream_id,
2056 td, event_trb);
2057 } else {
2058 /* Update ring dequeue pointer */
2059 while (ep_ring->dequeue != td->last_trb)
Andiry Xu3b72fca2012-03-05 17:49:32 +08002060 inc_deq(xhci, ep_ring);
2061 inc_deq(xhci, ep_ring);
Andiry Xu4422da62010-07-22 15:22:55 -07002062 }
2063
2064td_cleanup:
2065 /* Clean up the endpoint's TD list */
2066 urb = td->urb;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002067 urb_priv = urb->hcpriv;
Andiry Xu4422da62010-07-22 15:22:55 -07002068
2069 /* Do one last check of the actual transfer length.
2070 * If the host controller said we transferred more data than
2071 * the buffer length, urb->actual_length will be a very big
2072 * number (since it's unsigned). Play it safe and say we didn't
2073 * transfer anything.
2074 */
2075 if (urb->actual_length > urb->transfer_buffer_length) {
2076 xhci_warn(xhci, "URB transfer length is wrong, "
2077 "xHC issue? req. len = %u, "
2078 "act. len = %u\n",
2079 urb->transfer_buffer_length,
2080 urb->actual_length);
2081 urb->actual_length = 0;
2082 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2083 *status = -EREMOTEIO;
2084 else
2085 *status = 0;
2086 }
Sarah Sharp585df1d2011-08-02 15:43:40 -07002087 list_del_init(&td->td_list);
Andiry Xu4422da62010-07-22 15:22:55 -07002088 /* Was this TD slated to be cancelled but completed anyway? */
2089 if (!list_empty(&td->cancelled_td_list))
Sarah Sharp585df1d2011-08-02 15:43:40 -07002090 list_del_init(&td->cancelled_td_list);
Andiry Xu4422da62010-07-22 15:22:55 -07002091
Andiry Xu8e51adc2010-07-22 15:23:31 -07002092 urb_priv->td_cnt++;
2093 /* Giveback the urb when all the tds are completed */
Andiry Xuc41136b2011-03-22 17:08:14 +08002094 if (urb_priv->td_cnt == urb_priv->length) {
Andiry Xu8e51adc2010-07-22 15:23:31 -07002095 ret = 1;
Andiry Xuc41136b2011-03-22 17:08:14 +08002096 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
2097 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
2098 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs
2099 == 0) {
2100 if (xhci->quirks & XHCI_AMD_PLL_FIX)
2101 usb_amd_quirk_pll_enable();
2102 }
2103 }
2104 }
Andiry Xu4422da62010-07-22 15:22:55 -07002105 }
2106
2107 return ret;
2108}
2109
2110/*
Andiry Xu8af56be2010-07-22 15:23:03 -07002111 * Process control tds, update urb status and actual_length.
2112 */
2113static int process_ctrl_td(struct xhci_hcd *xhci, struct xhci_td *td,
2114 union xhci_trb *event_trb, struct xhci_transfer_event *event,
2115 struct xhci_virt_ep *ep, int *status)
2116{
2117 struct xhci_virt_device *xdev;
2118 struct xhci_ring *ep_ring;
2119 unsigned int slot_id;
2120 int ep_index;
2121 struct xhci_ep_ctx *ep_ctx;
2122 u32 trb_comp_code;
2123
Matt Evans28ccd292011-03-29 13:40:46 +11002124 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Andiry Xu8af56be2010-07-22 15:23:03 -07002125 xdev = xhci->devs[slot_id];
Matt Evans28ccd292011-03-29 13:40:46 +11002126 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
2127 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
Andiry Xu8af56be2010-07-22 15:23:03 -07002128 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +11002129 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu8af56be2010-07-22 15:23:03 -07002130
Andiry Xu8af56be2010-07-22 15:23:03 -07002131 switch (trb_comp_code) {
2132 case COMP_SUCCESS:
2133 if (event_trb == ep_ring->dequeue) {
2134 xhci_warn(xhci, "WARN: Success on ctrl setup TRB "
2135 "without IOC set??\n");
2136 *status = -ESHUTDOWN;
2137 } else if (event_trb != td->last_trb) {
2138 xhci_warn(xhci, "WARN: Success on ctrl data TRB "
2139 "without IOC set??\n");
2140 *status = -ESHUTDOWN;
2141 } else {
Andiry Xu8af56be2010-07-22 15:23:03 -07002142 *status = 0;
2143 }
2144 break;
2145 case COMP_SHORT_TX:
Andiry Xu8af56be2010-07-22 15:23:03 -07002146 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2147 *status = -EREMOTEIO;
2148 else
2149 *status = 0;
2150 break;
Sarah Sharp3abeca92011-05-05 19:08:09 -07002151 case COMP_STOP_INVAL:
2152 case COMP_STOP:
2153 return finish_td(xhci, td, event_trb, event, ep, status, false);
Andiry Xu8af56be2010-07-22 15:23:03 -07002154 default:
2155 if (!xhci_requires_manual_halt_cleanup(xhci,
2156 ep_ctx, trb_comp_code))
2157 break;
2158 xhci_dbg(xhci, "TRB error code %u, "
2159 "halted endpoint index = %u\n",
2160 trb_comp_code, ep_index);
2161 /* else fall through */
2162 case COMP_STALL:
2163 /* Did we transfer part of the data (middle) phase? */
2164 if (event_trb != ep_ring->dequeue &&
2165 event_trb != td->last_trb)
2166 td->urb->actual_length =
Vivek Gautam1c11a172013-03-21 12:06:48 +05302167 td->urb->transfer_buffer_length -
2168 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu8af56be2010-07-22 15:23:03 -07002169 else
2170 td->urb->actual_length = 0;
2171
2172 xhci_cleanup_halted_endpoint(xhci,
2173 slot_id, ep_index, 0, td, event_trb);
2174 return finish_td(xhci, td, event_trb, event, ep, status, true);
2175 }
2176 /*
2177 * Did we transfer any data, despite the errors that might have
2178 * happened? I.e. did we get past the setup stage?
2179 */
2180 if (event_trb != ep_ring->dequeue) {
2181 /* The event was for the status stage */
2182 if (event_trb == td->last_trb) {
2183 if (td->urb->actual_length != 0) {
2184 /* Don't overwrite a previously set error code
2185 */
2186 if ((*status == -EINPROGRESS || *status == 0) &&
2187 (td->urb->transfer_flags
2188 & URB_SHORT_NOT_OK))
2189 /* Did we already see a short data
2190 * stage? */
2191 *status = -EREMOTEIO;
2192 } else {
2193 td->urb->actual_length =
2194 td->urb->transfer_buffer_length;
2195 }
2196 } else {
2197 /* Maybe the event was for the data stage? */
Sarah Sharp3abeca92011-05-05 19:08:09 -07002198 td->urb->actual_length =
2199 td->urb->transfer_buffer_length -
Vivek Gautam1c11a172013-03-21 12:06:48 +05302200 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
Sarah Sharp3abeca92011-05-05 19:08:09 -07002201 xhci_dbg(xhci, "Waiting for status "
2202 "stage event\n");
2203 return 0;
Andiry Xu8af56be2010-07-22 15:23:03 -07002204 }
2205 }
2206
2207 return finish_td(xhci, td, event_trb, event, ep, status, false);
2208}
2209
2210/*
Andiry Xu04e51902010-07-22 15:23:39 -07002211 * Process isochronous tds, update urb packet status and actual_length.
2212 */
2213static int process_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
2214 union xhci_trb *event_trb, struct xhci_transfer_event *event,
2215 struct xhci_virt_ep *ep, int *status)
2216{
2217 struct xhci_ring *ep_ring;
2218 struct urb_priv *urb_priv;
2219 int idx;
2220 int len = 0;
Andiry Xu04e51902010-07-22 15:23:39 -07002221 union xhci_trb *cur_trb;
2222 struct xhci_segment *cur_seg;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002223 struct usb_iso_packet_descriptor *frame;
Andiry Xu04e51902010-07-22 15:23:39 -07002224 u32 trb_comp_code;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002225 bool skip_td = false;
Andiry Xu04e51902010-07-22 15:23:39 -07002226
Matt Evans28ccd292011-03-29 13:40:46 +11002227 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2228 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu04e51902010-07-22 15:23:39 -07002229 urb_priv = td->urb->hcpriv;
2230 idx = urb_priv->td_cnt;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002231 frame = &td->urb->iso_frame_desc[idx];
Andiry Xu04e51902010-07-22 15:23:39 -07002232
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002233 /* handle completion code */
2234 switch (trb_comp_code) {
2235 case COMP_SUCCESS:
Vivek Gautam1c11a172013-03-21 12:06:48 +05302236 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0) {
Sarah Sharp1530bbc62012-05-08 09:22:49 -07002237 frame->status = 0;
2238 break;
2239 }
2240 if ((xhci->quirks & XHCI_TRUST_TX_LENGTH))
2241 trb_comp_code = COMP_SHORT_TX;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002242 case COMP_SHORT_TX:
2243 frame->status = td->urb->transfer_flags & URB_SHORT_NOT_OK ?
2244 -EREMOTEIO : 0;
2245 break;
2246 case COMP_BW_OVER:
2247 frame->status = -ECOMM;
2248 skip_td = true;
2249 break;
2250 case COMP_BUFF_OVER:
2251 case COMP_BABBLE:
2252 frame->status = -EOVERFLOW;
2253 skip_td = true;
2254 break;
Alex Hef6ba6fe2011-06-08 18:34:06 +08002255 case COMP_DEV_ERR:
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002256 case COMP_STALL:
Hans de Goede9c745992012-04-23 15:06:09 +02002257 case COMP_TX_ERR:
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002258 frame->status = -EPROTO;
2259 skip_td = true;
2260 break;
2261 case COMP_STOP:
2262 case COMP_STOP_INVAL:
2263 break;
2264 default:
2265 frame->status = -1;
2266 break;
Andiry Xu04e51902010-07-22 15:23:39 -07002267 }
2268
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002269 if (trb_comp_code == COMP_SUCCESS || skip_td) {
2270 frame->actual_length = frame->length;
2271 td->urb->actual_length += frame->length;
Andiry Xu04e51902010-07-22 15:23:39 -07002272 } else {
2273 for (cur_trb = ep_ring->dequeue,
2274 cur_seg = ep_ring->deq_seg; cur_trb != event_trb;
2275 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
Matt Evansf5960b62011-06-01 10:22:55 +10002276 if (!TRB_TYPE_NOOP_LE32(cur_trb->generic.field[3]) &&
2277 !TRB_TYPE_LINK_LE32(cur_trb->generic.field[3]))
Matt Evans28ccd292011-03-29 13:40:46 +11002278 len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2]));
Andiry Xu04e51902010-07-22 15:23:39 -07002279 }
Matt Evans28ccd292011-03-29 13:40:46 +11002280 len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) -
Vivek Gautam1c11a172013-03-21 12:06:48 +05302281 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu04e51902010-07-22 15:23:39 -07002282
2283 if (trb_comp_code != COMP_STOP_INVAL) {
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002284 frame->actual_length = len;
Andiry Xu04e51902010-07-22 15:23:39 -07002285 td->urb->actual_length += len;
2286 }
2287 }
2288
Andiry Xu04e51902010-07-22 15:23:39 -07002289 return finish_td(xhci, td, event_trb, event, ep, status, false);
2290}
2291
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002292static int skip_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
2293 struct xhci_transfer_event *event,
2294 struct xhci_virt_ep *ep, int *status)
2295{
2296 struct xhci_ring *ep_ring;
2297 struct urb_priv *urb_priv;
2298 struct usb_iso_packet_descriptor *frame;
2299 int idx;
2300
Matt Evansf6975312011-06-01 13:01:01 +10002301 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002302 urb_priv = td->urb->hcpriv;
2303 idx = urb_priv->td_cnt;
2304 frame = &td->urb->iso_frame_desc[idx];
2305
Sarah Sharpb3df3f92011-06-15 19:57:46 -07002306 /* The transfer is partly done. */
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002307 frame->status = -EXDEV;
2308
2309 /* calc actual length */
2310 frame->actual_length = 0;
2311
2312 /* Update ring dequeue pointer */
2313 while (ep_ring->dequeue != td->last_trb)
Andiry Xu3b72fca2012-03-05 17:49:32 +08002314 inc_deq(xhci, ep_ring);
2315 inc_deq(xhci, ep_ring);
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002316
2317 return finish_td(xhci, td, NULL, event, ep, status, true);
2318}
2319
Andiry Xu04e51902010-07-22 15:23:39 -07002320/*
Andiry Xu22405ed2010-07-22 15:23:08 -07002321 * Process bulk and interrupt tds, update urb status and actual_length.
2322 */
2323static int process_bulk_intr_td(struct xhci_hcd *xhci, struct xhci_td *td,
2324 union xhci_trb *event_trb, struct xhci_transfer_event *event,
2325 struct xhci_virt_ep *ep, int *status)
2326{
2327 struct xhci_ring *ep_ring;
2328 union xhci_trb *cur_trb;
2329 struct xhci_segment *cur_seg;
2330 u32 trb_comp_code;
2331
Matt Evans28ccd292011-03-29 13:40:46 +11002332 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2333 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu22405ed2010-07-22 15:23:08 -07002334
2335 switch (trb_comp_code) {
2336 case COMP_SUCCESS:
2337 /* Double check that the HW transferred everything. */
Sarah Sharp1530bbc62012-05-08 09:22:49 -07002338 if (event_trb != td->last_trb ||
Vivek Gautam1c11a172013-03-21 12:06:48 +05302339 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) != 0) {
Andiry Xu22405ed2010-07-22 15:23:08 -07002340 xhci_warn(xhci, "WARN Successful completion "
2341 "on short TX\n");
2342 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2343 *status = -EREMOTEIO;
2344 else
2345 *status = 0;
Sarah Sharp1530bbc62012-05-08 09:22:49 -07002346 if ((xhci->quirks & XHCI_TRUST_TX_LENGTH))
2347 trb_comp_code = COMP_SHORT_TX;
Andiry Xu22405ed2010-07-22 15:23:08 -07002348 } else {
Andiry Xu22405ed2010-07-22 15:23:08 -07002349 *status = 0;
2350 }
2351 break;
2352 case COMP_SHORT_TX:
2353 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2354 *status = -EREMOTEIO;
2355 else
2356 *status = 0;
2357 break;
2358 default:
2359 /* Others already handled above */
2360 break;
2361 }
Sarah Sharpf444ff22011-04-05 15:53:47 -07002362 if (trb_comp_code == COMP_SHORT_TX)
2363 xhci_dbg(xhci, "ep %#x - asked for %d bytes, "
2364 "%d bytes untransferred\n",
2365 td->urb->ep->desc.bEndpointAddress,
2366 td->urb->transfer_buffer_length,
Vivek Gautam1c11a172013-03-21 12:06:48 +05302367 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)));
Andiry Xu22405ed2010-07-22 15:23:08 -07002368 /* Fast path - was this the last TRB in the TD for this URB? */
2369 if (event_trb == td->last_trb) {
Vivek Gautam1c11a172013-03-21 12:06:48 +05302370 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) != 0) {
Andiry Xu22405ed2010-07-22 15:23:08 -07002371 td->urb->actual_length =
2372 td->urb->transfer_buffer_length -
Vivek Gautam1c11a172013-03-21 12:06:48 +05302373 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu22405ed2010-07-22 15:23:08 -07002374 if (td->urb->transfer_buffer_length <
2375 td->urb->actual_length) {
2376 xhci_warn(xhci, "HC gave bad length "
2377 "of %d bytes left\n",
Vivek Gautam1c11a172013-03-21 12:06:48 +05302378 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)));
Andiry Xu22405ed2010-07-22 15:23:08 -07002379 td->urb->actual_length = 0;
2380 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2381 *status = -EREMOTEIO;
2382 else
2383 *status = 0;
2384 }
2385 /* Don't overwrite a previously set error code */
2386 if (*status == -EINPROGRESS) {
2387 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2388 *status = -EREMOTEIO;
2389 else
2390 *status = 0;
2391 }
2392 } else {
2393 td->urb->actual_length =
2394 td->urb->transfer_buffer_length;
2395 /* Ignore a short packet completion if the
2396 * untransferred length was zero.
2397 */
2398 if (*status == -EREMOTEIO)
2399 *status = 0;
2400 }
2401 } else {
2402 /* Slow path - walk the list, starting from the dequeue
2403 * pointer, to get the actual length transferred.
2404 */
2405 td->urb->actual_length = 0;
2406 for (cur_trb = ep_ring->dequeue, cur_seg = ep_ring->deq_seg;
2407 cur_trb != event_trb;
2408 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
Matt Evansf5960b62011-06-01 10:22:55 +10002409 if (!TRB_TYPE_NOOP_LE32(cur_trb->generic.field[3]) &&
2410 !TRB_TYPE_LINK_LE32(cur_trb->generic.field[3]))
Andiry Xu22405ed2010-07-22 15:23:08 -07002411 td->urb->actual_length +=
Matt Evans28ccd292011-03-29 13:40:46 +11002412 TRB_LEN(le32_to_cpu(cur_trb->generic.field[2]));
Andiry Xu22405ed2010-07-22 15:23:08 -07002413 }
2414 /* If the ring didn't stop on a Link or No-op TRB, add
2415 * in the actual bytes transferred from the Normal TRB
2416 */
2417 if (trb_comp_code != COMP_STOP_INVAL)
2418 td->urb->actual_length +=
Matt Evans28ccd292011-03-29 13:40:46 +11002419 TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) -
Vivek Gautam1c11a172013-03-21 12:06:48 +05302420 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu22405ed2010-07-22 15:23:08 -07002421 }
2422
2423 return finish_td(xhci, td, event_trb, event, ep, status, false);
2424}
2425
2426/*
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002427 * If this function returns an error condition, it means it got a Transfer
2428 * event with a corrupted Slot ID, Endpoint ID, or TRB DMA address.
2429 * At this point, the host controller is probably hosed and should be reset.
2430 */
2431static int handle_tx_event(struct xhci_hcd *xhci,
2432 struct xhci_transfer_event *event)
Felipe Balbied384bd2012-08-07 14:10:03 +03002433 __releases(&xhci->lock)
2434 __acquires(&xhci->lock)
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002435{
2436 struct xhci_virt_device *xdev;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002437 struct xhci_virt_ep *ep;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002438 struct xhci_ring *ep_ring;
Sarah Sharp82d10092009-08-07 14:04:52 -07002439 unsigned int slot_id;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002440 int ep_index;
Randy Dunlap326b4812010-04-19 08:53:50 -07002441 struct xhci_td *td = NULL;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002442 dma_addr_t event_dma;
2443 struct xhci_segment *event_seg;
2444 union xhci_trb *event_trb;
Randy Dunlap326b4812010-04-19 08:53:50 -07002445 struct urb *urb = NULL;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002446 int status = -EINPROGRESS;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002447 struct urb_priv *urb_priv;
John Yound115b042009-07-27 12:05:15 -07002448 struct xhci_ep_ctx *ep_ctx;
Andiry Xuc2d7b492011-09-19 16:05:12 -07002449 struct list_head *tmp;
Sarah Sharp66d1eeb2009-08-27 14:35:53 -07002450 u32 trb_comp_code;
Andiry Xu4422da62010-07-22 15:22:55 -07002451 int ret = 0;
Andiry Xuc2d7b492011-09-19 16:05:12 -07002452 int td_num = 0;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002453
Matt Evans28ccd292011-03-29 13:40:46 +11002454 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Sarah Sharp82d10092009-08-07 14:04:52 -07002455 xdev = xhci->devs[slot_id];
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002456 if (!xdev) {
2457 xhci_err(xhci, "ERROR Transfer event pointed to bad slot\n");
Sarah Sharp9258c0b2011-12-01 14:50:30 -08002458 xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
Sarah Sharpe910b442012-01-04 16:54:12 -08002459 (unsigned long long) xhci_trb_virt_to_dma(
2460 xhci->event_ring->deq_seg,
Sarah Sharp9258c0b2011-12-01 14:50:30 -08002461 xhci->event_ring->dequeue),
2462 lower_32_bits(le64_to_cpu(event->buffer)),
2463 upper_32_bits(le64_to_cpu(event->buffer)),
2464 le32_to_cpu(event->transfer_len),
2465 le32_to_cpu(event->flags));
2466 xhci_dbg(xhci, "Event ring:\n");
2467 xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002468 return -ENODEV;
2469 }
2470
2471 /* Endpoint ID is 1 based, our index is zero based */
Matt Evans28ccd292011-03-29 13:40:46 +11002472 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002473 ep = &xdev->eps[ep_index];
Matt Evans28ccd292011-03-29 13:40:46 +11002474 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
John Yound115b042009-07-27 12:05:15 -07002475 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Andiry Xu986a92d2010-07-22 15:23:20 -07002476 if (!ep_ring ||
Matt Evans28ccd292011-03-29 13:40:46 +11002477 (le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK) ==
2478 EP_STATE_DISABLED) {
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002479 xhci_err(xhci, "ERROR Transfer event for disabled endpoint "
2480 "or incorrect stream ring\n");
Sarah Sharp9258c0b2011-12-01 14:50:30 -08002481 xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
Sarah Sharpe910b442012-01-04 16:54:12 -08002482 (unsigned long long) xhci_trb_virt_to_dma(
2483 xhci->event_ring->deq_seg,
Sarah Sharp9258c0b2011-12-01 14:50:30 -08002484 xhci->event_ring->dequeue),
2485 lower_32_bits(le64_to_cpu(event->buffer)),
2486 upper_32_bits(le64_to_cpu(event->buffer)),
2487 le32_to_cpu(event->transfer_len),
2488 le32_to_cpu(event->flags));
2489 xhci_dbg(xhci, "Event ring:\n");
2490 xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002491 return -ENODEV;
2492 }
2493
Andiry Xuc2d7b492011-09-19 16:05:12 -07002494 /* Count current td numbers if ep->skip is set */
2495 if (ep->skip) {
2496 list_for_each(tmp, &ep_ring->td_list)
2497 td_num++;
2498 }
2499
Matt Evans28ccd292011-03-29 13:40:46 +11002500 event_dma = le64_to_cpu(event->buffer);
2501 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu986a92d2010-07-22 15:23:20 -07002502 /* Look for common error cases */
Sarah Sharp66d1eeb2009-08-27 14:35:53 -07002503 switch (trb_comp_code) {
Sarah Sharpb10de142009-04-27 19:58:50 -07002504 /* Skip codes that require special handling depending on
2505 * transfer type
2506 */
2507 case COMP_SUCCESS:
Vivek Gautam1c11a172013-03-21 12:06:48 +05302508 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0)
Sarah Sharp1530bbc62012-05-08 09:22:49 -07002509 break;
2510 if (xhci->quirks & XHCI_TRUST_TX_LENGTH)
2511 trb_comp_code = COMP_SHORT_TX;
2512 else
Sarah Sharp8202ce22012-07-25 10:52:45 -07002513 xhci_warn_ratelimited(xhci,
2514 "WARN Successful completion on short TX: needs XHCI_TRUST_TX_LENGTH quirk?\n");
Sarah Sharpb10de142009-04-27 19:58:50 -07002515 case COMP_SHORT_TX:
2516 break;
Sarah Sharpae636742009-04-29 19:02:31 -07002517 case COMP_STOP:
2518 xhci_dbg(xhci, "Stopped on Transfer TRB\n");
2519 break;
2520 case COMP_STOP_INVAL:
2521 xhci_dbg(xhci, "Stopped on No-op or Link TRB\n");
2522 break;
Sarah Sharpb10de142009-04-27 19:58:50 -07002523 case COMP_STALL:
Sarah Sharp2a9227a2011-10-25 13:55:30 +02002524 xhci_dbg(xhci, "Stalled endpoint\n");
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002525 ep->ep_state |= EP_HALTED;
Sarah Sharpb10de142009-04-27 19:58:50 -07002526 status = -EPIPE;
2527 break;
2528 case COMP_TRB_ERR:
2529 xhci_warn(xhci, "WARN: TRB error on endpoint\n");
2530 status = -EILSEQ;
2531 break;
Sarah Sharpec74e402009-11-11 10:28:36 -08002532 case COMP_SPLIT_ERR:
Sarah Sharpb10de142009-04-27 19:58:50 -07002533 case COMP_TX_ERR:
Sarah Sharp2a9227a2011-10-25 13:55:30 +02002534 xhci_dbg(xhci, "Transfer error on endpoint\n");
Sarah Sharpb10de142009-04-27 19:58:50 -07002535 status = -EPROTO;
2536 break;
Sarah Sharp4a731432009-07-27 12:04:32 -07002537 case COMP_BABBLE:
Sarah Sharp2a9227a2011-10-25 13:55:30 +02002538 xhci_dbg(xhci, "Babble error on endpoint\n");
Sarah Sharp4a731432009-07-27 12:04:32 -07002539 status = -EOVERFLOW;
2540 break;
Sarah Sharpb10de142009-04-27 19:58:50 -07002541 case COMP_DB_ERR:
2542 xhci_warn(xhci, "WARN: HC couldn't access mem fast enough\n");
2543 status = -ENOSR;
2544 break;
Andiry Xu986a92d2010-07-22 15:23:20 -07002545 case COMP_BW_OVER:
2546 xhci_warn(xhci, "WARN: bandwidth overrun event on endpoint\n");
2547 break;
2548 case COMP_BUFF_OVER:
2549 xhci_warn(xhci, "WARN: buffer overrun event on endpoint\n");
2550 break;
2551 case COMP_UNDERRUN:
2552 /*
2553 * When the Isoch ring is empty, the xHC will generate
2554 * a Ring Overrun Event for IN Isoch endpoint or Ring
2555 * Underrun Event for OUT Isoch endpoint.
2556 */
2557 xhci_dbg(xhci, "underrun event on endpoint\n");
2558 if (!list_empty(&ep_ring->td_list))
2559 xhci_dbg(xhci, "Underrun Event for slot %d ep %d "
2560 "still with TDs queued?\n",
Matt Evans28ccd292011-03-29 13:40:46 +11002561 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2562 ep_index);
Andiry Xu986a92d2010-07-22 15:23:20 -07002563 goto cleanup;
2564 case COMP_OVERRUN:
2565 xhci_dbg(xhci, "overrun event on endpoint\n");
2566 if (!list_empty(&ep_ring->td_list))
2567 xhci_dbg(xhci, "Overrun Event for slot %d ep %d "
2568 "still with TDs queued?\n",
Matt Evans28ccd292011-03-29 13:40:46 +11002569 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2570 ep_index);
Andiry Xu986a92d2010-07-22 15:23:20 -07002571 goto cleanup;
Alex Hef6ba6fe2011-06-08 18:34:06 +08002572 case COMP_DEV_ERR:
2573 xhci_warn(xhci, "WARN: detect an incompatible device");
2574 status = -EPROTO;
2575 break;
Andiry Xud18240d2010-07-22 15:23:25 -07002576 case COMP_MISSED_INT:
2577 /*
2578 * When encounter missed service error, one or more isoc tds
2579 * may be missed by xHC.
2580 * Set skip flag of the ep_ring; Complete the missed tds as
2581 * short transfer when process the ep_ring next time.
2582 */
2583 ep->skip = true;
2584 xhci_dbg(xhci, "Miss service interval error, set skip flag\n");
2585 goto cleanup;
Sarah Sharpb10de142009-04-27 19:58:50 -07002586 default:
Sarah Sharpb45b5062009-12-09 15:59:06 -08002587 if (xhci_is_vendor_info_code(xhci, trb_comp_code)) {
Sarah Sharp5ad6a522009-11-11 10:28:40 -08002588 status = 0;
2589 break;
2590 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002591 xhci_warn(xhci, "ERROR Unknown event condition, HC probably "
2592 "busted\n");
Sarah Sharpb10de142009-04-27 19:58:50 -07002593 goto cleanup;
2594 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002595
Andiry Xud18240d2010-07-22 15:23:25 -07002596 do {
2597 /* This TRB should be in the TD at the head of this ring's
2598 * TD list.
2599 */
2600 if (list_empty(&ep_ring->td_list)) {
Sarah Sharpa83d6752013-03-18 10:19:51 -07002601 /*
2602 * A stopped endpoint may generate an extra completion
2603 * event if the device was suspended. Don't print
2604 * warnings.
2605 */
2606 if (!(trb_comp_code == COMP_STOP ||
2607 trb_comp_code == COMP_STOP_INVAL)) {
2608 xhci_warn(xhci, "WARN Event TRB for slot %d ep %d with no TDs queued?\n",
2609 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2610 ep_index);
2611 xhci_dbg(xhci, "Event TRB with TRB type ID %u\n",
2612 (le32_to_cpu(event->flags) &
2613 TRB_TYPE_BITMASK)>>10);
2614 xhci_print_trb_offsets(xhci, (union xhci_trb *) event);
2615 }
Andiry Xud18240d2010-07-22 15:23:25 -07002616 if (ep->skip) {
2617 ep->skip = false;
2618 xhci_dbg(xhci, "td_list is empty while skip "
2619 "flag set. Clear skip flag.\n");
2620 }
2621 ret = 0;
2622 goto cleanup;
2623 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002624
Andiry Xuc2d7b492011-09-19 16:05:12 -07002625 /* We've skipped all the TDs on the ep ring when ep->skip set */
2626 if (ep->skip && td_num == 0) {
2627 ep->skip = false;
2628 xhci_dbg(xhci, "All tds on the ep_ring skipped. "
2629 "Clear skip flag.\n");
2630 ret = 0;
2631 goto cleanup;
2632 }
2633
Andiry Xud18240d2010-07-22 15:23:25 -07002634 td = list_entry(ep_ring->td_list.next, struct xhci_td, td_list);
Andiry Xuc2d7b492011-09-19 16:05:12 -07002635 if (ep->skip)
2636 td_num--;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002637
Andiry Xud18240d2010-07-22 15:23:25 -07002638 /* Is this a TRB in the currently executing TD? */
2639 event_seg = trb_in_td(ep_ring->deq_seg, ep_ring->dequeue,
2640 td->last_trb, event_dma);
Alex Hee1cf4862011-06-03 15:58:25 +08002641
2642 /*
2643 * Skip the Force Stopped Event. The event_trb(event_dma) of FSE
2644 * is not in the current TD pointed by ep_ring->dequeue because
2645 * that the hardware dequeue pointer still at the previous TRB
2646 * of the current TD. The previous TRB maybe a Link TD or the
2647 * last TRB of the previous TD. The command completion handle
2648 * will take care the rest.
2649 */
2650 if (!event_seg && trb_comp_code == COMP_STOP_INVAL) {
2651 ret = 0;
2652 goto cleanup;
2653 }
2654
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002655 if (!event_seg) {
2656 if (!ep->skip ||
2657 !usb_endpoint_xfer_isoc(&td->urb->ep->desc)) {
Sarah Sharpad808332011-05-25 10:43:56 -07002658 /* Some host controllers give a spurious
2659 * successful event after a short transfer.
2660 * Ignore it.
2661 */
2662 if ((xhci->quirks & XHCI_SPURIOUS_SUCCESS) &&
2663 ep_ring->last_td_was_short) {
2664 ep_ring->last_td_was_short = false;
2665 ret = 0;
2666 goto cleanup;
2667 }
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002668 /* HC is busted, give up! */
2669 xhci_err(xhci,
2670 "ERROR Transfer event TRB DMA ptr not "
2671 "part of current TD\n");
2672 return -ESHUTDOWN;
2673 }
2674
2675 ret = skip_isoc_td(xhci, td, event, ep, &status);
2676 goto cleanup;
2677 }
Sarah Sharpad808332011-05-25 10:43:56 -07002678 if (trb_comp_code == COMP_SHORT_TX)
2679 ep_ring->last_td_was_short = true;
2680 else
2681 ep_ring->last_td_was_short = false;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002682
2683 if (ep->skip) {
Andiry Xud18240d2010-07-22 15:23:25 -07002684 xhci_dbg(xhci, "Found td. Clear skip flag.\n");
2685 ep->skip = false;
2686 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002687
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002688 event_trb = &event_seg->trbs[(event_dma - event_seg->dma) /
2689 sizeof(*event_trb)];
2690 /*
2691 * No-op TRB should not trigger interrupts.
2692 * If event_trb is a no-op TRB, it means the
2693 * corresponding TD has been cancelled. Just ignore
2694 * the TD.
2695 */
Matt Evansf5960b62011-06-01 10:22:55 +10002696 if (TRB_TYPE_NOOP_LE32(event_trb->generic.field[3])) {
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002697 xhci_dbg(xhci,
2698 "event_trb is a no-op TRB. Skip it\n");
2699 goto cleanup;
Andiry Xud18240d2010-07-22 15:23:25 -07002700 }
2701
2702 /* Now update the urb's actual_length and give back to
2703 * the core
2704 */
2705 if (usb_endpoint_xfer_control(&td->urb->ep->desc))
2706 ret = process_ctrl_td(xhci, td, event_trb, event, ep,
2707 &status);
Andiry Xu04e51902010-07-22 15:23:39 -07002708 else if (usb_endpoint_xfer_isoc(&td->urb->ep->desc))
2709 ret = process_isoc_td(xhci, td, event_trb, event, ep,
2710 &status);
Andiry Xud18240d2010-07-22 15:23:25 -07002711 else
2712 ret = process_bulk_intr_td(xhci, td, event_trb, event,
2713 ep, &status);
Andiry Xu4422da62010-07-22 15:22:55 -07002714
2715cleanup:
Andiry Xud18240d2010-07-22 15:23:25 -07002716 /*
2717 * Do not update event ring dequeue pointer if ep->skip is set.
2718 * Will roll back to continue process missed tds.
Sarah Sharp82d10092009-08-07 14:04:52 -07002719 */
Andiry Xud18240d2010-07-22 15:23:25 -07002720 if (trb_comp_code == COMP_MISSED_INT || !ep->skip) {
Andiry Xu3b72fca2012-03-05 17:49:32 +08002721 inc_deq(xhci, xhci->event_ring);
Andiry Xud18240d2010-07-22 15:23:25 -07002722 }
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002723
Andiry Xud18240d2010-07-22 15:23:25 -07002724 if (ret) {
2725 urb = td->urb;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002726 urb_priv = urb->hcpriv;
Andiry Xud18240d2010-07-22 15:23:25 -07002727 /* Leave the TD around for the reset endpoint function
2728 * to use(but only if it's not a control endpoint,
2729 * since we already queued the Set TR dequeue pointer
2730 * command for stalled control endpoints).
2731 */
2732 if (usb_endpoint_xfer_control(&urb->ep->desc) ||
2733 (trb_comp_code != COMP_STALL &&
2734 trb_comp_code != COMP_BABBLE))
Andiry Xu8e51adc2010-07-22 15:23:31 -07002735 xhci_urb_free_priv(xhci, urb_priv);
Alan Stern48c33752013-01-17 10:32:16 -05002736 else
2737 kfree(urb_priv);
Andiry Xud18240d2010-07-22 15:23:25 -07002738
Sarah Sharp214f76f2010-10-26 11:22:02 -07002739 usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
Sarah Sharpf444ff22011-04-05 15:53:47 -07002740 if ((urb->actual_length != urb->transfer_buffer_length &&
2741 (urb->transfer_flags &
2742 URB_SHORT_NOT_OK)) ||
Sarah Sharpfd984d22011-09-02 11:05:56 -07002743 (status != 0 &&
2744 !usb_endpoint_xfer_isoc(&urb->ep->desc)))
Sarah Sharpf444ff22011-04-05 15:53:47 -07002745 xhci_dbg(xhci, "Giveback URB %p, len = %d, "
Alan Stern1949f9e2012-05-07 13:22:52 -04002746 "expected = %d, status = %d\n",
Sarah Sharpf444ff22011-04-05 15:53:47 -07002747 urb, urb->actual_length,
2748 urb->transfer_buffer_length,
2749 status);
Andiry Xud18240d2010-07-22 15:23:25 -07002750 spin_unlock(&xhci->lock);
Sarah Sharpb3df3f92011-06-15 19:57:46 -07002751 /* EHCI, UHCI, and OHCI always unconditionally set the
2752 * urb->status of an isochronous endpoint to 0.
2753 */
2754 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS)
2755 status = 0;
Sarah Sharp214f76f2010-10-26 11:22:02 -07002756 usb_hcd_giveback_urb(bus_to_hcd(urb->dev->bus), urb, status);
Andiry Xud18240d2010-07-22 15:23:25 -07002757 spin_lock(&xhci->lock);
2758 }
2759
2760 /*
2761 * If ep->skip is set, it means there are missed tds on the
2762 * endpoint ring need to take care of.
2763 * Process them as short transfer until reach the td pointed by
2764 * the event.
2765 */
2766 } while (ep->skip && trb_comp_code != COMP_MISSED_INT);
2767
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002768 return 0;
2769}
2770
2771/*
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002772 * This function handles all OS-owned events on the event ring. It may drop
2773 * xhci->lock between event processing (e.g. to pass up port status changes).
Matt Evans9dee9a22011-03-29 13:41:02 +11002774 * Returns >0 for "possibly more events to process" (caller should call again),
2775 * otherwise 0 if done. In future, <0 returns should indicate error code.
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002776 */
Matt Evans9dee9a22011-03-29 13:41:02 +11002777static int xhci_handle_event(struct xhci_hcd *xhci)
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002778{
2779 union xhci_trb *event;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002780 int update_ptrs = 1;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002781 int ret;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002782
2783 if (!xhci->event_ring || !xhci->event_ring->dequeue) {
2784 xhci->error_bitmask |= 1 << 1;
Matt Evans9dee9a22011-03-29 13:41:02 +11002785 return 0;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002786 }
2787
2788 event = xhci->event_ring->dequeue;
2789 /* Does the HC or OS own the TRB? */
Matt Evans28ccd292011-03-29 13:40:46 +11002790 if ((le32_to_cpu(event->event_cmd.flags) & TRB_CYCLE) !=
2791 xhci->event_ring->cycle_state) {
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002792 xhci->error_bitmask |= 1 << 2;
Matt Evans9dee9a22011-03-29 13:41:02 +11002793 return 0;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002794 }
2795
Matt Evans92a3da42011-03-29 13:40:51 +11002796 /*
2797 * Barrier between reading the TRB_CYCLE (valid) flag above and any
2798 * speculative reads of the event's flags/data below.
2799 */
2800 rmb();
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002801 /* FIXME: Handle more event types. */
Matt Evans28ccd292011-03-29 13:40:46 +11002802 switch ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK)) {
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002803 case TRB_TYPE(TRB_COMPLETION):
2804 handle_cmd_completion(xhci, &event->event_cmd);
2805 break;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002806 case TRB_TYPE(TRB_PORT_STATUS):
2807 handle_port_status(xhci, event);
2808 update_ptrs = 0;
2809 break;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002810 case TRB_TYPE(TRB_TRANSFER):
2811 ret = handle_tx_event(xhci, &event->trans_event);
2812 if (ret < 0)
2813 xhci->error_bitmask |= 1 << 9;
2814 else
2815 update_ptrs = 0;
2816 break;
Sarah Sharp623bef92011-11-11 14:57:33 -08002817 case TRB_TYPE(TRB_DEV_NOTE):
2818 handle_device_notification(xhci, event);
2819 break;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002820 default:
Matt Evans28ccd292011-03-29 13:40:46 +11002821 if ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK) >=
2822 TRB_TYPE(48))
Sarah Sharp02386342010-05-24 13:25:28 -07002823 handle_vendor_event(xhci, event);
2824 else
2825 xhci->error_bitmask |= 1 << 3;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002826 }
Sarah Sharp6f5165c2009-10-27 10:57:01 -07002827 /* Any of the above functions may drop and re-acquire the lock, so check
2828 * to make sure a watchdog timer didn't mark the host as non-responsive.
2829 */
2830 if (xhci->xhc_state & XHCI_STATE_DYING) {
2831 xhci_dbg(xhci, "xHCI host dying, returning from "
2832 "event handler.\n");
Matt Evans9dee9a22011-03-29 13:41:02 +11002833 return 0;
Sarah Sharp6f5165c2009-10-27 10:57:01 -07002834 }
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002835
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002836 if (update_ptrs)
2837 /* Update SW event ring dequeue pointer */
Andiry Xu3b72fca2012-03-05 17:49:32 +08002838 inc_deq(xhci, xhci->event_ring);
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002839
Matt Evans9dee9a22011-03-29 13:41:02 +11002840 /* Are there more items on the event ring? Caller will call us again to
2841 * check.
2842 */
2843 return 1;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002844}
Sarah Sharp9032cd52010-07-29 22:12:29 -07002845
2846/*
2847 * xHCI spec says we can get an interrupt, and if the HC has an error condition,
2848 * we might get bad data out of the event ring. Section 4.10.2.7 has a list of
2849 * indicators of an event TRB error, but we check the status *first* to be safe.
2850 */
2851irqreturn_t xhci_irq(struct usb_hcd *hcd)
2852{
2853 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharpc21599a2010-07-29 22:13:00 -07002854 u32 status;
Sarah Sharpbda53142010-07-29 22:12:38 -07002855 u64 temp_64;
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002856 union xhci_trb *event_ring_deq;
2857 dma_addr_t deq;
Sarah Sharp9032cd52010-07-29 22:12:29 -07002858
2859 spin_lock(&xhci->lock);
Sarah Sharp9032cd52010-07-29 22:12:29 -07002860 /* Check if the xHC generated the interrupt, or the irq is shared */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02002861 status = readl(&xhci->op_regs->status);
Sarah Sharpc21599a2010-07-29 22:13:00 -07002862 if (status == 0xffffffff)
Sarah Sharp9032cd52010-07-29 22:12:29 -07002863 goto hw_died;
2864
Sarah Sharpc21599a2010-07-29 22:13:00 -07002865 if (!(status & STS_EINT)) {
Sarah Sharp9032cd52010-07-29 22:12:29 -07002866 spin_unlock(&xhci->lock);
Sarah Sharp9032cd52010-07-29 22:12:29 -07002867 return IRQ_NONE;
2868 }
Sarah Sharp27e0dd42010-07-29 22:12:43 -07002869 if (status & STS_FATAL) {
Sarah Sharp9032cd52010-07-29 22:12:29 -07002870 xhci_warn(xhci, "WARNING: Host System Error\n");
2871 xhci_halt(xhci);
2872hw_died:
Sarah Sharp9032cd52010-07-29 22:12:29 -07002873 spin_unlock(&xhci->lock);
2874 return -ESHUTDOWN;
2875 }
2876
Sarah Sharpbda53142010-07-29 22:12:38 -07002877 /*
2878 * Clear the op reg interrupt status first,
2879 * so we can receive interrupts from other MSI-X interrupters.
2880 * Write 1 to clear the interrupt status.
2881 */
Sarah Sharp27e0dd42010-07-29 22:12:43 -07002882 status |= STS_EINT;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02002883 writel(status, &xhci->op_regs->status);
Sarah Sharpbda53142010-07-29 22:12:38 -07002884 /* FIXME when MSI-X is supported and there are multiple vectors */
2885 /* Clear the MSI-X event interrupt status */
2886
Felipe Balbicd704692012-02-29 16:46:23 +02002887 if (hcd->irq) {
Sarah Sharpc21599a2010-07-29 22:13:00 -07002888 u32 irq_pending;
2889 /* Acknowledge the PCI interrupt */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02002890 irq_pending = readl(&xhci->ir_set->irq_pending);
Felipe Balbi4e833c02012-03-15 16:37:08 +02002891 irq_pending |= IMAN_IP;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02002892 writel(irq_pending, &xhci->ir_set->irq_pending);
Sarah Sharpc21599a2010-07-29 22:13:00 -07002893 }
Sarah Sharpbda53142010-07-29 22:12:38 -07002894
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002895 if (xhci->xhc_state & XHCI_STATE_DYING) {
Sarah Sharpbda53142010-07-29 22:12:38 -07002896 xhci_dbg(xhci, "xHCI dying, ignoring interrupt. "
2897 "Shouldn't IRQs be disabled?\n");
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002898 /* Clear the event handler busy flag (RW1C);
2899 * the event ring should be empty.
Sarah Sharpbda53142010-07-29 22:12:38 -07002900 */
Sarah Sharpf7b2e402014-01-30 13:27:49 -08002901 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
Sarah Sharp477632d2014-01-29 14:02:00 -08002902 xhci_write_64(xhci, temp_64 | ERST_EHB,
2903 &xhci->ir_set->erst_dequeue);
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002904 spin_unlock(&xhci->lock);
2905
2906 return IRQ_HANDLED;
2907 }
2908
2909 event_ring_deq = xhci->event_ring->dequeue;
2910 /* FIXME this should be a delayed service routine
2911 * that clears the EHB.
2912 */
Matt Evans9dee9a22011-03-29 13:41:02 +11002913 while (xhci_handle_event(xhci) > 0) {}
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002914
Sarah Sharpf7b2e402014-01-30 13:27:49 -08002915 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002916 /* If necessary, update the HW's version of the event ring deq ptr. */
2917 if (event_ring_deq != xhci->event_ring->dequeue) {
2918 deq = xhci_trb_virt_to_dma(xhci->event_ring->deq_seg,
2919 xhci->event_ring->dequeue);
2920 if (deq == 0)
2921 xhci_warn(xhci, "WARN something wrong with SW event "
2922 "ring dequeue ptr.\n");
2923 /* Update HC event ring dequeue pointer */
2924 temp_64 &= ERST_PTR_MASK;
2925 temp_64 |= ((u64) deq & (u64) ~ERST_PTR_MASK);
2926 }
Sarah Sharpbda53142010-07-29 22:12:38 -07002927
2928 /* Clear the event handler busy flag (RW1C); event ring is empty. */
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002929 temp_64 |= ERST_EHB;
Sarah Sharp477632d2014-01-29 14:02:00 -08002930 xhci_write_64(xhci, temp_64, &xhci->ir_set->erst_dequeue);
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002931
Sarah Sharp9032cd52010-07-29 22:12:29 -07002932 spin_unlock(&xhci->lock);
2933
2934 return IRQ_HANDLED;
2935}
2936
Alex Shi851ec162013-05-24 10:54:19 +08002937irqreturn_t xhci_msi_irq(int irq, void *hcd)
Sarah Sharp9032cd52010-07-29 22:12:29 -07002938{
Alan Stern968b8222011-11-03 12:03:38 -04002939 return xhci_irq(hcd);
Sarah Sharp9032cd52010-07-29 22:12:29 -07002940}
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002941
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002942/**** Endpoint Ring Operations ****/
2943
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002944/*
2945 * Generic function for queueing a TRB on a ring.
2946 * The caller must have checked to make sure there's room on the ring.
Sarah Sharp6cc30d82010-06-10 12:25:28 -07002947 *
2948 * @more_trbs_coming: Will you enqueue more TRBs before calling
2949 * prepare_transfer()?
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002950 */
2951static void queue_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
Andiry Xu3b72fca2012-03-05 17:49:32 +08002952 bool more_trbs_coming,
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002953 u32 field1, u32 field2, u32 field3, u32 field4)
2954{
2955 struct xhci_generic_trb *trb;
2956
2957 trb = &ring->enqueue->generic;
Matt Evans28ccd292011-03-29 13:40:46 +11002958 trb->field[0] = cpu_to_le32(field1);
2959 trb->field[1] = cpu_to_le32(field2);
2960 trb->field[2] = cpu_to_le32(field3);
2961 trb->field[3] = cpu_to_le32(field4);
Andiry Xu3b72fca2012-03-05 17:49:32 +08002962 inc_enq(xhci, ring, more_trbs_coming);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002963}
2964
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002965/*
2966 * Does various checks on the endpoint ring, and makes it ready to queue num_trbs.
2967 * FIXME allocate segments if the ring is full.
2968 */
2969static int prepare_ring(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
Andiry Xu3b72fca2012-03-05 17:49:32 +08002970 u32 ep_state, unsigned int num_trbs, gfp_t mem_flags)
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002971{
Andiry Xu8dfec612012-03-05 17:49:37 +08002972 unsigned int num_trbs_needed;
2973
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002974 /* Make sure the endpoint has been added to xHC schedule */
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002975 switch (ep_state) {
2976 case EP_STATE_DISABLED:
2977 /*
2978 * USB core changed config/interfaces without notifying us,
2979 * or hardware is reporting the wrong state.
2980 */
2981 xhci_warn(xhci, "WARN urb submitted to disabled ep\n");
2982 return -ENOENT;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002983 case EP_STATE_ERROR:
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07002984 xhci_warn(xhci, "WARN waiting for error on ep to be cleared\n");
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002985 /* FIXME event handling code for error needs to clear it */
2986 /* XXX not sure if this should be -ENOENT or not */
2987 return -EINVAL;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07002988 case EP_STATE_HALTED:
2989 xhci_dbg(xhci, "WARN halted endpoint, queueing URB anyway.\n");
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002990 case EP_STATE_STOPPED:
2991 case EP_STATE_RUNNING:
2992 break;
2993 default:
2994 xhci_err(xhci, "ERROR unknown endpoint state for ep\n");
2995 /*
2996 * FIXME issue Configure Endpoint command to try to get the HC
2997 * back into a known state.
2998 */
2999 return -EINVAL;
3000 }
Andiry Xu8dfec612012-03-05 17:49:37 +08003001
3002 while (1) {
Sarah Sharp3d4b81e2014-01-31 11:52:57 -08003003 if (room_on_ring(xhci, ep_ring, num_trbs))
3004 break;
Andiry Xu8dfec612012-03-05 17:49:37 +08003005
3006 if (ep_ring == xhci->cmd_ring) {
3007 xhci_err(xhci, "Do not support expand command ring\n");
3008 return -ENOMEM;
3009 }
3010
Xenia Ragiadakou68ffb012013-08-14 06:33:56 +03003011 xhci_dbg_trace(xhci, trace_xhci_dbg_ring_expansion,
3012 "ERROR no room on ep ring, try ring expansion");
Andiry Xu8dfec612012-03-05 17:49:37 +08003013 num_trbs_needed = num_trbs - ep_ring->num_trbs_free;
3014 if (xhci_ring_expansion(xhci, ep_ring, num_trbs_needed,
3015 mem_flags)) {
3016 xhci_err(xhci, "Ring expansion failed\n");
3017 return -ENOMEM;
3018 }
Peter Senna Tschudin261fa122012-09-12 19:03:17 +02003019 }
John Youn6c12db92010-05-10 15:33:00 -07003020
3021 if (enqueue_is_link_trb(ep_ring)) {
3022 struct xhci_ring *ring = ep_ring;
3023 union xhci_trb *next;
John Youn6c12db92010-05-10 15:33:00 -07003024
John Youn6c12db92010-05-10 15:33:00 -07003025 next = ring->enqueue;
3026
3027 while (last_trb(xhci, ring, ring->enq_seg, next)) {
Andiry Xu7e393a82011-09-23 14:19:54 -07003028 /* If we're not dealing with 0.95 hardware or isoc rings
3029 * on AMD 0.96 host, clear the chain bit.
John Youn6c12db92010-05-10 15:33:00 -07003030 */
Andiry Xu3b72fca2012-03-05 17:49:32 +08003031 if (!xhci_link_trb_quirk(xhci) &&
3032 !(ring->type == TYPE_ISOC &&
3033 (xhci->quirks & XHCI_AMD_0x96_HOST)))
Matt Evans28ccd292011-03-29 13:40:46 +11003034 next->link.control &= cpu_to_le32(~TRB_CHAIN);
John Youn6c12db92010-05-10 15:33:00 -07003035 else
Matt Evans28ccd292011-03-29 13:40:46 +11003036 next->link.control |= cpu_to_le32(TRB_CHAIN);
John Youn6c12db92010-05-10 15:33:00 -07003037
3038 wmb();
Matt Evansf5960b62011-06-01 10:22:55 +10003039 next->link.control ^= cpu_to_le32(TRB_CYCLE);
John Youn6c12db92010-05-10 15:33:00 -07003040
3041 /* Toggle the cycle bit after the last ring segment. */
3042 if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
3043 ring->cycle_state = (ring->cycle_state ? 0 : 1);
John Youn6c12db92010-05-10 15:33:00 -07003044 }
3045 ring->enq_seg = ring->enq_seg->next;
3046 ring->enqueue = ring->enq_seg->trbs;
3047 next = ring->enqueue;
3048 }
3049 }
3050
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003051 return 0;
3052}
3053
Sarah Sharp23e3be12009-04-29 19:05:20 -07003054static int prepare_transfer(struct xhci_hcd *xhci,
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003055 struct xhci_virt_device *xdev,
3056 unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003057 unsigned int stream_id,
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003058 unsigned int num_trbs,
3059 struct urb *urb,
Andiry Xu8e51adc2010-07-22 15:23:31 -07003060 unsigned int td_index,
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003061 gfp_t mem_flags)
3062{
3063 int ret;
Andiry Xu8e51adc2010-07-22 15:23:31 -07003064 struct urb_priv *urb_priv;
3065 struct xhci_td *td;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003066 struct xhci_ring *ep_ring;
John Yound115b042009-07-27 12:05:15 -07003067 struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003068
3069 ep_ring = xhci_stream_id_to_ring(xdev, ep_index, stream_id);
3070 if (!ep_ring) {
3071 xhci_dbg(xhci, "Can't prepare ring for bad stream ID %u\n",
3072 stream_id);
3073 return -EINVAL;
3074 }
3075
3076 ret = prepare_ring(xhci, ep_ring,
Matt Evans28ccd292011-03-29 13:40:46 +11003077 le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003078 num_trbs, mem_flags);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003079 if (ret)
3080 return ret;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003081
Andiry Xu8e51adc2010-07-22 15:23:31 -07003082 urb_priv = urb->hcpriv;
3083 td = urb_priv->td[td_index];
3084
3085 INIT_LIST_HEAD(&td->td_list);
3086 INIT_LIST_HEAD(&td->cancelled_td_list);
3087
3088 if (td_index == 0) {
Sarah Sharp214f76f2010-10-26 11:22:02 -07003089 ret = usb_hcd_link_urb_to_ep(bus_to_hcd(urb->dev->bus), urb);
Sarah Sharpd13565c2011-07-22 14:34:34 -07003090 if (unlikely(ret))
Andiry Xu8e51adc2010-07-22 15:23:31 -07003091 return ret;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003092 }
3093
Andiry Xu8e51adc2010-07-22 15:23:31 -07003094 td->urb = urb;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003095 /* Add this TD to the tail of the endpoint ring's TD list */
Andiry Xu8e51adc2010-07-22 15:23:31 -07003096 list_add_tail(&td->td_list, &ep_ring->td_list);
3097 td->start_seg = ep_ring->enq_seg;
3098 td->first_trb = ep_ring->enqueue;
3099
3100 urb_priv->td[td_index] = td;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003101
3102 return 0;
3103}
3104
Sarah Sharp23e3be12009-04-29 19:05:20 -07003105static unsigned int count_sg_trbs_needed(struct xhci_hcd *xhci, struct urb *urb)
Sarah Sharp8a96c052009-04-27 19:59:19 -07003106{
3107 int num_sgs, num_trbs, running_total, temp, i;
3108 struct scatterlist *sg;
3109
3110 sg = NULL;
Clemens Ladischbc677d52011-12-03 23:41:31 +01003111 num_sgs = urb->num_mapped_sgs;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003112 temp = urb->transfer_buffer_length;
3113
Sarah Sharp8a96c052009-04-27 19:59:19 -07003114 num_trbs = 0;
Matthew Wilcox910f8d02010-05-01 12:20:01 -06003115 for_each_sg(urb->sg, sg, num_sgs, i) {
Sarah Sharp8a96c052009-04-27 19:59:19 -07003116 unsigned int len = sg_dma_len(sg);
3117
3118 /* Scatter gather list entries may cross 64KB boundaries */
3119 running_total = TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08003120 (sg_dma_address(sg) & (TRB_MAX_BUFF_SIZE - 1));
Paul Zimmerman58077952011-02-12 14:07:20 -08003121 running_total &= TRB_MAX_BUFF_SIZE - 1;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003122 if (running_total != 0)
3123 num_trbs++;
3124
3125 /* How many more 64KB chunks to transfer, how many more TRBs? */
Paul Zimmermanbcd2fde2011-02-12 14:07:57 -08003126 while (running_total < sg_dma_len(sg) && running_total < temp) {
Sarah Sharp8a96c052009-04-27 19:59:19 -07003127 num_trbs++;
3128 running_total += TRB_MAX_BUFF_SIZE;
3129 }
Sarah Sharp8a96c052009-04-27 19:59:19 -07003130 len = min_t(int, len, temp);
3131 temp -= len;
3132 if (temp == 0)
3133 break;
3134 }
Sarah Sharp8a96c052009-04-27 19:59:19 -07003135 return num_trbs;
3136}
3137
Sarah Sharp23e3be12009-04-29 19:05:20 -07003138static void check_trb_math(struct urb *urb, int num_trbs, int running_total)
Sarah Sharp8a96c052009-04-27 19:59:19 -07003139{
3140 if (num_trbs != 0)
Paul Zimmermana2490182011-02-12 14:06:44 -08003141 dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated number of "
Sarah Sharp8a96c052009-04-27 19:59:19 -07003142 "TRBs, %d left\n", __func__,
3143 urb->ep->desc.bEndpointAddress, num_trbs);
3144 if (running_total != urb->transfer_buffer_length)
Paul Zimmermana2490182011-02-12 14:06:44 -08003145 dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated tx length, "
Sarah Sharp8a96c052009-04-27 19:59:19 -07003146 "queued %#x (%d), asked for %#x (%d)\n",
3147 __func__,
3148 urb->ep->desc.bEndpointAddress,
3149 running_total, running_total,
3150 urb->transfer_buffer_length,
3151 urb->transfer_buffer_length);
3152}
3153
Sarah Sharp23e3be12009-04-29 19:05:20 -07003154static void giveback_first_trb(struct xhci_hcd *xhci, int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003155 unsigned int ep_index, unsigned int stream_id, int start_cycle,
Andiry Xue1eab2e2011-01-04 16:30:39 -08003156 struct xhci_generic_trb *start_trb)
Sarah Sharp8a96c052009-04-27 19:59:19 -07003157{
Sarah Sharp8a96c052009-04-27 19:59:19 -07003158 /*
3159 * Pass all the TRBs to the hardware at once and make sure this write
3160 * isn't reordered.
3161 */
3162 wmb();
Andiry Xu50f7b522010-12-20 15:09:34 +08003163 if (start_cycle)
Matt Evans28ccd292011-03-29 13:40:46 +11003164 start_trb->field[3] |= cpu_to_le32(start_cycle);
Andiry Xu50f7b522010-12-20 15:09:34 +08003165 else
Matt Evans28ccd292011-03-29 13:40:46 +11003166 start_trb->field[3] &= cpu_to_le32(~TRB_CYCLE);
Andiry Xube88fe42010-10-14 07:22:57 -07003167 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, stream_id);
Sarah Sharp8a96c052009-04-27 19:59:19 -07003168}
3169
Sarah Sharp624defa2009-09-02 12:14:28 -07003170/*
3171 * xHCI uses normal TRBs for both bulk and interrupt. When the interrupt
3172 * endpoint is to be serviced, the xHC will consume (at most) one TD. A TD
3173 * (comprised of sg list entries) can take several service intervals to
3174 * transmit.
3175 */
3176int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3177 struct urb *urb, int slot_id, unsigned int ep_index)
3178{
3179 struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci,
3180 xhci->devs[slot_id]->out_ctx, ep_index);
3181 int xhci_interval;
3182 int ep_interval;
3183
Matt Evans28ccd292011-03-29 13:40:46 +11003184 xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
Sarah Sharp624defa2009-09-02 12:14:28 -07003185 ep_interval = urb->interval;
3186 /* Convert to microframes */
3187 if (urb->dev->speed == USB_SPEED_LOW ||
3188 urb->dev->speed == USB_SPEED_FULL)
3189 ep_interval *= 8;
3190 /* FIXME change this to a warning and a suggestion to use the new API
3191 * to set the polling interval (once the API is added).
3192 */
3193 if (xhci_interval != ep_interval) {
Dmitry Kasatkin0730d522013-08-27 17:47:35 +03003194 dev_dbg_ratelimited(&urb->dev->dev,
3195 "Driver uses different interval (%d microframe%s) than xHCI (%d microframe%s)\n",
3196 ep_interval, ep_interval == 1 ? "" : "s",
3197 xhci_interval, xhci_interval == 1 ? "" : "s");
Sarah Sharp624defa2009-09-02 12:14:28 -07003198 urb->interval = xhci_interval;
3199 /* Convert back to frames for LS/FS devices */
3200 if (urb->dev->speed == USB_SPEED_LOW ||
3201 urb->dev->speed == USB_SPEED_FULL)
3202 urb->interval /= 8;
3203 }
Dan Carpenter3fc82062012-03-28 10:30:26 +03003204 return xhci_queue_bulk_tx(xhci, mem_flags, urb, slot_id, ep_index);
Sarah Sharp624defa2009-09-02 12:14:28 -07003205}
3206
Sarah Sharp04dd9502009-11-11 10:28:30 -08003207/*
3208 * The TD size is the number of bytes remaining in the TD (including this TRB),
3209 * right shifted by 10.
3210 * It must fit in bits 21:17, so it can't be bigger than 31.
3211 */
3212static u32 xhci_td_remainder(unsigned int remainder)
3213{
3214 u32 max = (1 << (21 - 17 + 1)) - 1;
3215
3216 if ((remainder >> 10) >= max)
3217 return max << 17;
3218 else
3219 return (remainder >> 10) << 17;
3220}
3221
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003222/*
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003223 * For xHCI 1.0 host controllers, TD size is the number of max packet sized
3224 * packets remaining in the TD (*not* including this TRB).
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003225 *
3226 * Total TD packet count = total_packet_count =
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003227 * DIV_ROUND_UP(TD size in bytes / wMaxPacketSize)
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003228 *
3229 * Packets transferred up to and including this TRB = packets_transferred =
3230 * rounddown(total bytes transferred including this TRB / wMaxPacketSize)
3231 *
3232 * TD size = total_packet_count - packets_transferred
3233 *
3234 * It must fit in bits 21:17, so it can't be bigger than 31.
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003235 * The last TRB in a TD must have the TD size set to zero.
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003236 */
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003237static u32 xhci_v1_0_td_remainder(int running_total, int trb_buff_len,
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003238 unsigned int total_packet_count, struct urb *urb,
3239 unsigned int num_trbs_left)
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003240{
3241 int packets_transferred;
3242
Sarah Sharp48df4a62011-08-12 10:23:01 -07003243 /* One TRB with a zero-length data packet. */
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003244 if (num_trbs_left == 0 || (running_total == 0 && trb_buff_len == 0))
Sarah Sharp48df4a62011-08-12 10:23:01 -07003245 return 0;
3246
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003247 /* All the TRB queueing functions don't count the current TRB in
3248 * running_total.
3249 */
3250 packets_transferred = (running_total + trb_buff_len) /
Sarah Sharpf18f8ed2013-01-11 13:36:35 -08003251 GET_MAX_PACKET(usb_endpoint_maxp(&urb->ep->desc));
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003252
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003253 if ((total_packet_count - packets_transferred) > 31)
3254 return 31 << 17;
3255 return (total_packet_count - packets_transferred) << 17;
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003256}
3257
Sarah Sharp23e3be12009-04-29 19:05:20 -07003258static int queue_bulk_sg_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
Sarah Sharp8a96c052009-04-27 19:59:19 -07003259 struct urb *urb, int slot_id, unsigned int ep_index)
3260{
3261 struct xhci_ring *ep_ring;
3262 unsigned int num_trbs;
Andiry Xu8e51adc2010-07-22 15:23:31 -07003263 struct urb_priv *urb_priv;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003264 struct xhci_td *td;
3265 struct scatterlist *sg;
3266 int num_sgs;
3267 int trb_buff_len, this_sg_len, running_total;
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003268 unsigned int total_packet_count;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003269 bool first_trb;
3270 u64 addr;
Sarah Sharp6cc30d82010-06-10 12:25:28 -07003271 bool more_trbs_coming;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003272
3273 struct xhci_generic_trb *start_trb;
3274 int start_cycle;
3275
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003276 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3277 if (!ep_ring)
3278 return -EINVAL;
3279
Sarah Sharp8a96c052009-04-27 19:59:19 -07003280 num_trbs = count_sg_trbs_needed(xhci, urb);
Clemens Ladischbc677d52011-12-03 23:41:31 +01003281 num_sgs = urb->num_mapped_sgs;
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003282 total_packet_count = DIV_ROUND_UP(urb->transfer_buffer_length,
Kuninori Morimoto29cc8892011-08-23 03:12:03 -07003283 usb_endpoint_maxp(&urb->ep->desc));
Sarah Sharp8a96c052009-04-27 19:59:19 -07003284
Sarah Sharp23e3be12009-04-29 19:05:20 -07003285 trb_buff_len = prepare_transfer(xhci, xhci->devs[slot_id],
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003286 ep_index, urb->stream_id,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003287 num_trbs, urb, 0, mem_flags);
Sarah Sharp8a96c052009-04-27 19:59:19 -07003288 if (trb_buff_len < 0)
3289 return trb_buff_len;
Andiry Xu8e51adc2010-07-22 15:23:31 -07003290
3291 urb_priv = urb->hcpriv;
3292 td = urb_priv->td[0];
3293
Sarah Sharp8a96c052009-04-27 19:59:19 -07003294 /*
3295 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3296 * until we've finished creating all the other TRBs. The ring's cycle
3297 * state may change as we enqueue the other TRBs, so save it too.
3298 */
3299 start_trb = &ep_ring->enqueue->generic;
3300 start_cycle = ep_ring->cycle_state;
3301
3302 running_total = 0;
3303 /*
3304 * How much data is in the first TRB?
3305 *
3306 * There are three forces at work for TRB buffer pointers and lengths:
3307 * 1. We don't want to walk off the end of this sg-list entry buffer.
3308 * 2. The transfer length that the driver requested may be smaller than
3309 * the amount of memory allocated for this scatter-gather list.
3310 * 3. TRBs buffers can't cross 64KB boundaries.
3311 */
Matthew Wilcox910f8d02010-05-01 12:20:01 -06003312 sg = urb->sg;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003313 addr = (u64) sg_dma_address(sg);
3314 this_sg_len = sg_dma_len(sg);
Paul Zimmermana2490182011-02-12 14:06:44 -08003315 trb_buff_len = TRB_MAX_BUFF_SIZE - (addr & (TRB_MAX_BUFF_SIZE - 1));
Sarah Sharp8a96c052009-04-27 19:59:19 -07003316 trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
3317 if (trb_buff_len > urb->transfer_buffer_length)
3318 trb_buff_len = urb->transfer_buffer_length;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003319
3320 first_trb = true;
3321 /* Queue the first TRB, even if it's zero-length */
3322 do {
3323 u32 field = 0;
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003324 u32 length_field = 0;
Sarah Sharp04dd9502009-11-11 10:28:30 -08003325 u32 remainder = 0;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003326
3327 /* Don't change the cycle bit of the first TRB until later */
Andiry Xu50f7b522010-12-20 15:09:34 +08003328 if (first_trb) {
Sarah Sharp8a96c052009-04-27 19:59:19 -07003329 first_trb = false;
Andiry Xu50f7b522010-12-20 15:09:34 +08003330 if (start_cycle == 0)
3331 field |= 0x1;
3332 } else
Sarah Sharp8a96c052009-04-27 19:59:19 -07003333 field |= ep_ring->cycle_state;
3334
3335 /* Chain all the TRBs together; clear the chain bit in the last
3336 * TRB to indicate it's the last TRB in the chain.
3337 */
3338 if (num_trbs > 1) {
3339 field |= TRB_CHAIN;
3340 } else {
3341 /* FIXME - add check for ZERO_PACKET flag before this */
3342 td->last_trb = ep_ring->enqueue;
3343 field |= TRB_IOC;
3344 }
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003345
3346 /* Only set interrupt on short packet for IN endpoints */
3347 if (usb_urb_dir_in(urb))
3348 field |= TRB_ISP;
3349
Sarah Sharp8a96c052009-04-27 19:59:19 -07003350 if (TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08003351 (addr & (TRB_MAX_BUFF_SIZE - 1)) < trb_buff_len) {
Sarah Sharp8a96c052009-04-27 19:59:19 -07003352 xhci_warn(xhci, "WARN: sg dma xfer crosses 64KB boundaries!\n");
3353 xhci_dbg(xhci, "Next boundary at %#x, end dma = %#x\n",
3354 (unsigned int) (addr + TRB_MAX_BUFF_SIZE) & ~(TRB_MAX_BUFF_SIZE - 1),
3355 (unsigned int) addr + trb_buff_len);
3356 }
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003357
3358 /* Set the TRB length, TD size, and interrupter fields. */
3359 if (xhci->hci_version < 0x100) {
3360 remainder = xhci_td_remainder(
3361 urb->transfer_buffer_length -
3362 running_total);
3363 } else {
3364 remainder = xhci_v1_0_td_remainder(running_total,
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003365 trb_buff_len, total_packet_count, urb,
3366 num_trbs - 1);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003367 }
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003368 length_field = TRB_LEN(trb_buff_len) |
Sarah Sharp04dd9502009-11-11 10:28:30 -08003369 remainder |
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003370 TRB_INTR_TARGET(0);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003371
Sarah Sharp6cc30d82010-06-10 12:25:28 -07003372 if (num_trbs > 1)
3373 more_trbs_coming = true;
3374 else
3375 more_trbs_coming = false;
Andiry Xu3b72fca2012-03-05 17:49:32 +08003376 queue_trb(xhci, ep_ring, more_trbs_coming,
Sarah Sharp8e595a52009-07-27 12:03:31 -07003377 lower_32_bits(addr),
3378 upper_32_bits(addr),
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003379 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003380 field | TRB_TYPE(TRB_NORMAL));
Sarah Sharp8a96c052009-04-27 19:59:19 -07003381 --num_trbs;
3382 running_total += trb_buff_len;
3383
3384 /* Calculate length for next transfer --
3385 * Are we done queueing all the TRBs for this sg entry?
3386 */
3387 this_sg_len -= trb_buff_len;
3388 if (this_sg_len == 0) {
3389 --num_sgs;
3390 if (num_sgs == 0)
3391 break;
3392 sg = sg_next(sg);
3393 addr = (u64) sg_dma_address(sg);
3394 this_sg_len = sg_dma_len(sg);
3395 } else {
3396 addr += trb_buff_len;
3397 }
3398
3399 trb_buff_len = TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08003400 (addr & (TRB_MAX_BUFF_SIZE - 1));
Sarah Sharp8a96c052009-04-27 19:59:19 -07003401 trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
3402 if (running_total + trb_buff_len > urb->transfer_buffer_length)
3403 trb_buff_len =
3404 urb->transfer_buffer_length - running_total;
3405 } while (running_total < urb->transfer_buffer_length);
3406
3407 check_trb_math(urb, num_trbs, running_total);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003408 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
Andiry Xue1eab2e2011-01-04 16:30:39 -08003409 start_cycle, start_trb);
Sarah Sharp8a96c052009-04-27 19:59:19 -07003410 return 0;
3411}
3412
Sarah Sharpb10de142009-04-27 19:58:50 -07003413/* This is very similar to what ehci-q.c qtd_fill() does */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003414int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
Sarah Sharpb10de142009-04-27 19:58:50 -07003415 struct urb *urb, int slot_id, unsigned int ep_index)
3416{
3417 struct xhci_ring *ep_ring;
Andiry Xu8e51adc2010-07-22 15:23:31 -07003418 struct urb_priv *urb_priv;
Sarah Sharpb10de142009-04-27 19:58:50 -07003419 struct xhci_td *td;
3420 int num_trbs;
3421 struct xhci_generic_trb *start_trb;
3422 bool first_trb;
Sarah Sharp6cc30d82010-06-10 12:25:28 -07003423 bool more_trbs_coming;
Sarah Sharpb10de142009-04-27 19:58:50 -07003424 int start_cycle;
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003425 u32 field, length_field;
Sarah Sharpb10de142009-04-27 19:58:50 -07003426
3427 int running_total, trb_buff_len, ret;
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003428 unsigned int total_packet_count;
Sarah Sharpb10de142009-04-27 19:58:50 -07003429 u64 addr;
3430
Alan Sternff9c8952010-04-02 13:27:28 -04003431 if (urb->num_sgs)
Sarah Sharp8a96c052009-04-27 19:59:19 -07003432 return queue_bulk_sg_tx(xhci, mem_flags, urb, slot_id, ep_index);
3433
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003434 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3435 if (!ep_ring)
3436 return -EINVAL;
Sarah Sharpb10de142009-04-27 19:58:50 -07003437
3438 num_trbs = 0;
3439 /* How much data is (potentially) left before the 64KB boundary? */
3440 running_total = TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08003441 (urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1));
Paul Zimmerman58077952011-02-12 14:07:20 -08003442 running_total &= TRB_MAX_BUFF_SIZE - 1;
Sarah Sharpb10de142009-04-27 19:58:50 -07003443
3444 /* If there's some data on this 64KB chunk, or we have to send a
3445 * zero-length transfer, we need at least one TRB
3446 */
3447 if (running_total != 0 || urb->transfer_buffer_length == 0)
3448 num_trbs++;
3449 /* How many more 64KB chunks to transfer, how many more TRBs? */
3450 while (running_total < urb->transfer_buffer_length) {
3451 num_trbs++;
3452 running_total += TRB_MAX_BUFF_SIZE;
3453 }
3454 /* FIXME: this doesn't deal with URB_ZERO_PACKET - need one more */
3455
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003456 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3457 ep_index, urb->stream_id,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003458 num_trbs, urb, 0, mem_flags);
Sarah Sharpb10de142009-04-27 19:58:50 -07003459 if (ret < 0)
3460 return ret;
3461
Andiry Xu8e51adc2010-07-22 15:23:31 -07003462 urb_priv = urb->hcpriv;
3463 td = urb_priv->td[0];
3464
Sarah Sharpb10de142009-04-27 19:58:50 -07003465 /*
3466 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3467 * until we've finished creating all the other TRBs. The ring's cycle
3468 * state may change as we enqueue the other TRBs, so save it too.
3469 */
3470 start_trb = &ep_ring->enqueue->generic;
3471 start_cycle = ep_ring->cycle_state;
3472
3473 running_total = 0;
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003474 total_packet_count = DIV_ROUND_UP(urb->transfer_buffer_length,
Kuninori Morimoto29cc8892011-08-23 03:12:03 -07003475 usb_endpoint_maxp(&urb->ep->desc));
Sarah Sharpb10de142009-04-27 19:58:50 -07003476 /* How much data is in the first TRB? */
3477 addr = (u64) urb->transfer_dma;
3478 trb_buff_len = TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08003479 (urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1));
3480 if (trb_buff_len > urb->transfer_buffer_length)
Sarah Sharpb10de142009-04-27 19:58:50 -07003481 trb_buff_len = urb->transfer_buffer_length;
3482
3483 first_trb = true;
3484
3485 /* Queue the first TRB, even if it's zero-length */
3486 do {
Sarah Sharp04dd9502009-11-11 10:28:30 -08003487 u32 remainder = 0;
Sarah Sharpb10de142009-04-27 19:58:50 -07003488 field = 0;
3489
3490 /* Don't change the cycle bit of the first TRB until later */
Andiry Xu50f7b522010-12-20 15:09:34 +08003491 if (first_trb) {
Sarah Sharpb10de142009-04-27 19:58:50 -07003492 first_trb = false;
Andiry Xu50f7b522010-12-20 15:09:34 +08003493 if (start_cycle == 0)
3494 field |= 0x1;
3495 } else
Sarah Sharpb10de142009-04-27 19:58:50 -07003496 field |= ep_ring->cycle_state;
3497
3498 /* Chain all the TRBs together; clear the chain bit in the last
3499 * TRB to indicate it's the last TRB in the chain.
3500 */
3501 if (num_trbs > 1) {
3502 field |= TRB_CHAIN;
3503 } else {
3504 /* FIXME - add check for ZERO_PACKET flag before this */
3505 td->last_trb = ep_ring->enqueue;
3506 field |= TRB_IOC;
3507 }
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003508
3509 /* Only set interrupt on short packet for IN endpoints */
3510 if (usb_urb_dir_in(urb))
3511 field |= TRB_ISP;
3512
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003513 /* Set the TRB length, TD size, and interrupter fields. */
3514 if (xhci->hci_version < 0x100) {
3515 remainder = xhci_td_remainder(
3516 urb->transfer_buffer_length -
3517 running_total);
3518 } else {
3519 remainder = xhci_v1_0_td_remainder(running_total,
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003520 trb_buff_len, total_packet_count, urb,
3521 num_trbs - 1);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003522 }
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003523 length_field = TRB_LEN(trb_buff_len) |
Sarah Sharp04dd9502009-11-11 10:28:30 -08003524 remainder |
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003525 TRB_INTR_TARGET(0);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003526
Sarah Sharp6cc30d82010-06-10 12:25:28 -07003527 if (num_trbs > 1)
3528 more_trbs_coming = true;
3529 else
3530 more_trbs_coming = false;
Andiry Xu3b72fca2012-03-05 17:49:32 +08003531 queue_trb(xhci, ep_ring, more_trbs_coming,
Sarah Sharp8e595a52009-07-27 12:03:31 -07003532 lower_32_bits(addr),
3533 upper_32_bits(addr),
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003534 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003535 field | TRB_TYPE(TRB_NORMAL));
Sarah Sharpb10de142009-04-27 19:58:50 -07003536 --num_trbs;
3537 running_total += trb_buff_len;
3538
3539 /* Calculate length for next transfer */
3540 addr += trb_buff_len;
3541 trb_buff_len = urb->transfer_buffer_length - running_total;
3542 if (trb_buff_len > TRB_MAX_BUFF_SIZE)
3543 trb_buff_len = TRB_MAX_BUFF_SIZE;
3544 } while (running_total < urb->transfer_buffer_length);
3545
Sarah Sharp8a96c052009-04-27 19:59:19 -07003546 check_trb_math(urb, num_trbs, running_total);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003547 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
Andiry Xue1eab2e2011-01-04 16:30:39 -08003548 start_cycle, start_trb);
Sarah Sharpb10de142009-04-27 19:58:50 -07003549 return 0;
3550}
3551
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003552/* Caller must have locked xhci->lock */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003553int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003554 struct urb *urb, int slot_id, unsigned int ep_index)
3555{
3556 struct xhci_ring *ep_ring;
3557 int num_trbs;
3558 int ret;
3559 struct usb_ctrlrequest *setup;
3560 struct xhci_generic_trb *start_trb;
3561 int start_cycle;
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003562 u32 field, length_field;
Andiry Xu8e51adc2010-07-22 15:23:31 -07003563 struct urb_priv *urb_priv;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003564 struct xhci_td *td;
3565
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003566 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3567 if (!ep_ring)
3568 return -EINVAL;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003569
3570 /*
3571 * Need to copy setup packet into setup TRB, so we can't use the setup
3572 * DMA address.
3573 */
3574 if (!urb->setup_packet)
3575 return -EINVAL;
3576
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003577 /* 1 TRB for setup, 1 for status */
3578 num_trbs = 2;
3579 /*
3580 * Don't need to check if we need additional event data and normal TRBs,
3581 * since data in control transfers will never get bigger than 16MB
3582 * XXX: can we get a buffer that crosses 64KB boundaries?
3583 */
3584 if (urb->transfer_buffer_length > 0)
3585 num_trbs++;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003586 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3587 ep_index, urb->stream_id,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003588 num_trbs, urb, 0, mem_flags);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003589 if (ret < 0)
3590 return ret;
3591
Andiry Xu8e51adc2010-07-22 15:23:31 -07003592 urb_priv = urb->hcpriv;
3593 td = urb_priv->td[0];
3594
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003595 /*
3596 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3597 * until we've finished creating all the other TRBs. The ring's cycle
3598 * state may change as we enqueue the other TRBs, so save it too.
3599 */
3600 start_trb = &ep_ring->enqueue->generic;
3601 start_cycle = ep_ring->cycle_state;
3602
3603 /* Queue setup TRB - see section 6.4.1.2.1 */
3604 /* FIXME better way to translate setup_packet into two u32 fields? */
3605 setup = (struct usb_ctrlrequest *) urb->setup_packet;
Andiry Xu50f7b522010-12-20 15:09:34 +08003606 field = 0;
3607 field |= TRB_IDT | TRB_TYPE(TRB_SETUP);
3608 if (start_cycle == 0)
3609 field |= 0x1;
Andiry Xub83cdc82011-05-05 18:13:56 +08003610
3611 /* xHCI 1.0 6.4.1.2.1: Transfer Type field */
3612 if (xhci->hci_version == 0x100) {
3613 if (urb->transfer_buffer_length > 0) {
3614 if (setup->bRequestType & USB_DIR_IN)
3615 field |= TRB_TX_TYPE(TRB_DATA_IN);
3616 else
3617 field |= TRB_TX_TYPE(TRB_DATA_OUT);
3618 }
3619 }
3620
Andiry Xu3b72fca2012-03-05 17:49:32 +08003621 queue_trb(xhci, ep_ring, true,
Matt Evans28ccd292011-03-29 13:40:46 +11003622 setup->bRequestType | setup->bRequest << 8 | le16_to_cpu(setup->wValue) << 16,
3623 le16_to_cpu(setup->wIndex) | le16_to_cpu(setup->wLength) << 16,
3624 TRB_LEN(8) | TRB_INTR_TARGET(0),
3625 /* Immediate data in pointer */
3626 field);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003627
3628 /* If there's data, queue data TRBs */
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003629 /* Only set interrupt on short packet for IN endpoints */
3630 if (usb_urb_dir_in(urb))
3631 field = TRB_ISP | TRB_TYPE(TRB_DATA);
3632 else
3633 field = TRB_TYPE(TRB_DATA);
3634
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003635 length_field = TRB_LEN(urb->transfer_buffer_length) |
Sarah Sharp04dd9502009-11-11 10:28:30 -08003636 xhci_td_remainder(urb->transfer_buffer_length) |
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003637 TRB_INTR_TARGET(0);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003638 if (urb->transfer_buffer_length > 0) {
3639 if (setup->bRequestType & USB_DIR_IN)
3640 field |= TRB_DIR_IN;
Andiry Xu3b72fca2012-03-05 17:49:32 +08003641 queue_trb(xhci, ep_ring, true,
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003642 lower_32_bits(urb->transfer_dma),
3643 upper_32_bits(urb->transfer_dma),
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003644 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003645 field | ep_ring->cycle_state);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003646 }
3647
3648 /* Save the DMA address of the last TRB in the TD */
3649 td->last_trb = ep_ring->enqueue;
3650
3651 /* Queue status TRB - see Table 7 and sections 4.11.2.2 and 6.4.1.2.3 */
3652 /* If the device sent data, the status stage is an OUT transfer */
3653 if (urb->transfer_buffer_length > 0 && setup->bRequestType & USB_DIR_IN)
3654 field = 0;
3655 else
3656 field = TRB_DIR_IN;
Andiry Xu3b72fca2012-03-05 17:49:32 +08003657 queue_trb(xhci, ep_ring, false,
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003658 0,
3659 0,
3660 TRB_INTR_TARGET(0),
3661 /* Event on completion */
3662 field | TRB_IOC | TRB_TYPE(TRB_STATUS) | ep_ring->cycle_state);
3663
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003664 giveback_first_trb(xhci, slot_id, ep_index, 0,
Andiry Xue1eab2e2011-01-04 16:30:39 -08003665 start_cycle, start_trb);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003666 return 0;
3667}
3668
Andiry Xu04e51902010-07-22 15:23:39 -07003669static int count_isoc_trbs_needed(struct xhci_hcd *xhci,
3670 struct urb *urb, int i)
3671{
3672 int num_trbs = 0;
Sarah Sharp48df4a62011-08-12 10:23:01 -07003673 u64 addr, td_len;
Andiry Xu04e51902010-07-22 15:23:39 -07003674
3675 addr = (u64) (urb->transfer_dma + urb->iso_frame_desc[i].offset);
3676 td_len = urb->iso_frame_desc[i].length;
3677
Sarah Sharp48df4a62011-08-12 10:23:01 -07003678 num_trbs = DIV_ROUND_UP(td_len + (addr & (TRB_MAX_BUFF_SIZE - 1)),
3679 TRB_MAX_BUFF_SIZE);
3680 if (num_trbs == 0)
Andiry Xu04e51902010-07-22 15:23:39 -07003681 num_trbs++;
3682
Andiry Xu04e51902010-07-22 15:23:39 -07003683 return num_trbs;
3684}
3685
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003686/*
3687 * The transfer burst count field of the isochronous TRB defines the number of
3688 * bursts that are required to move all packets in this TD. Only SuperSpeed
3689 * devices can burst up to bMaxBurst number of packets per service interval.
3690 * This field is zero based, meaning a value of zero in the field means one
3691 * burst. Basically, for everything but SuperSpeed devices, this field will be
3692 * zero. Only xHCI 1.0 host controllers support this field.
3693 */
3694static unsigned int xhci_get_burst_count(struct xhci_hcd *xhci,
3695 struct usb_device *udev,
3696 struct urb *urb, unsigned int total_packet_count)
3697{
3698 unsigned int max_burst;
3699
3700 if (xhci->hci_version < 0x100 || udev->speed != USB_SPEED_SUPER)
3701 return 0;
3702
3703 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3704 return roundup(total_packet_count, max_burst + 1) - 1;
3705}
3706
Sarah Sharpb61d3782011-04-19 17:43:33 -07003707/*
3708 * Returns the number of packets in the last "burst" of packets. This field is
3709 * valid for all speeds of devices. USB 2.0 devices can only do one "burst", so
3710 * the last burst packet count is equal to the total number of packets in the
3711 * TD. SuperSpeed endpoints can have up to 3 bursts. All but the last burst
3712 * must contain (bMaxBurst + 1) number of packets, but the last burst can
3713 * contain 1 to (bMaxBurst + 1) packets.
3714 */
3715static unsigned int xhci_get_last_burst_packet_count(struct xhci_hcd *xhci,
3716 struct usb_device *udev,
3717 struct urb *urb, unsigned int total_packet_count)
3718{
3719 unsigned int max_burst;
3720 unsigned int residue;
3721
3722 if (xhci->hci_version < 0x100)
3723 return 0;
3724
3725 switch (udev->speed) {
3726 case USB_SPEED_SUPER:
3727 /* bMaxBurst is zero based: 0 means 1 packet per burst */
3728 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3729 residue = total_packet_count % (max_burst + 1);
3730 /* If residue is zero, the last burst contains (max_burst + 1)
3731 * number of packets, but the TLBPC field is zero-based.
3732 */
3733 if (residue == 0)
3734 return max_burst;
3735 return residue - 1;
3736 default:
3737 if (total_packet_count == 0)
3738 return 0;
3739 return total_packet_count - 1;
3740 }
3741}
3742
Andiry Xu04e51902010-07-22 15:23:39 -07003743/* This is for isoc transfer */
3744static int xhci_queue_isoc_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3745 struct urb *urb, int slot_id, unsigned int ep_index)
3746{
3747 struct xhci_ring *ep_ring;
3748 struct urb_priv *urb_priv;
3749 struct xhci_td *td;
3750 int num_tds, trbs_per_td;
3751 struct xhci_generic_trb *start_trb;
3752 bool first_trb;
3753 int start_cycle;
3754 u32 field, length_field;
3755 int running_total, trb_buff_len, td_len, td_remain_len, ret;
3756 u64 start_addr, addr;
3757 int i, j;
Andiry Xu47cbf692010-12-20 14:49:48 +08003758 bool more_trbs_coming;
Andiry Xu04e51902010-07-22 15:23:39 -07003759
3760 ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
3761
3762 num_tds = urb->number_of_packets;
3763 if (num_tds < 1) {
3764 xhci_dbg(xhci, "Isoc URB with zero packets?\n");
3765 return -EINVAL;
3766 }
3767
Andiry Xu04e51902010-07-22 15:23:39 -07003768 start_addr = (u64) urb->transfer_dma;
3769 start_trb = &ep_ring->enqueue->generic;
3770 start_cycle = ep_ring->cycle_state;
3771
Sarah Sharp522989a2011-07-29 12:44:32 -07003772 urb_priv = urb->hcpriv;
Andiry Xu04e51902010-07-22 15:23:39 -07003773 /* Queue the first TRB, even if it's zero-length */
3774 for (i = 0; i < num_tds; i++) {
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003775 unsigned int total_packet_count;
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003776 unsigned int burst_count;
Sarah Sharpb61d3782011-04-19 17:43:33 -07003777 unsigned int residue;
Andiry Xu04e51902010-07-22 15:23:39 -07003778
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003779 first_trb = true;
Andiry Xu04e51902010-07-22 15:23:39 -07003780 running_total = 0;
3781 addr = start_addr + urb->iso_frame_desc[i].offset;
3782 td_len = urb->iso_frame_desc[i].length;
3783 td_remain_len = td_len;
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003784 total_packet_count = DIV_ROUND_UP(td_len,
Sarah Sharpf18f8ed2013-01-11 13:36:35 -08003785 GET_MAX_PACKET(
3786 usb_endpoint_maxp(&urb->ep->desc)));
Sarah Sharp48df4a62011-08-12 10:23:01 -07003787 /* A zero-length transfer still involves at least one packet. */
3788 if (total_packet_count == 0)
3789 total_packet_count++;
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003790 burst_count = xhci_get_burst_count(xhci, urb->dev, urb,
3791 total_packet_count);
Sarah Sharpb61d3782011-04-19 17:43:33 -07003792 residue = xhci_get_last_burst_packet_count(xhci,
3793 urb->dev, urb, total_packet_count);
Andiry Xu04e51902010-07-22 15:23:39 -07003794
3795 trbs_per_td = count_isoc_trbs_needed(xhci, urb, i);
3796
3797 ret = prepare_transfer(xhci, xhci->devs[slot_id], ep_index,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003798 urb->stream_id, trbs_per_td, urb, i, mem_flags);
Sarah Sharp522989a2011-07-29 12:44:32 -07003799 if (ret < 0) {
3800 if (i == 0)
3801 return ret;
3802 goto cleanup;
3803 }
Andiry Xu04e51902010-07-22 15:23:39 -07003804
Andiry Xu04e51902010-07-22 15:23:39 -07003805 td = urb_priv->td[i];
Andiry Xu04e51902010-07-22 15:23:39 -07003806 for (j = 0; j < trbs_per_td; j++) {
3807 u32 remainder = 0;
Sarah Sharp760973d2013-01-11 11:19:07 -08003808 field = 0;
Andiry Xu04e51902010-07-22 15:23:39 -07003809
3810 if (first_trb) {
Sarah Sharp760973d2013-01-11 11:19:07 -08003811 field = TRB_TBC(burst_count) |
3812 TRB_TLBPC(residue);
Andiry Xu04e51902010-07-22 15:23:39 -07003813 /* Queue the isoc TRB */
3814 field |= TRB_TYPE(TRB_ISOC);
3815 /* Assume URB_ISO_ASAP is set */
3816 field |= TRB_SIA;
Andiry Xu50f7b522010-12-20 15:09:34 +08003817 if (i == 0) {
3818 if (start_cycle == 0)
3819 field |= 0x1;
3820 } else
Andiry Xu04e51902010-07-22 15:23:39 -07003821 field |= ep_ring->cycle_state;
3822 first_trb = false;
3823 } else {
3824 /* Queue other normal TRBs */
3825 field |= TRB_TYPE(TRB_NORMAL);
3826 field |= ep_ring->cycle_state;
3827 }
3828
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003829 /* Only set interrupt on short packet for IN EPs */
3830 if (usb_urb_dir_in(urb))
3831 field |= TRB_ISP;
3832
Andiry Xu04e51902010-07-22 15:23:39 -07003833 /* Chain all the TRBs together; clear the chain bit in
3834 * the last TRB to indicate it's the last TRB in the
3835 * chain.
3836 */
3837 if (j < trbs_per_td - 1) {
3838 field |= TRB_CHAIN;
Andiry Xu47cbf692010-12-20 14:49:48 +08003839 more_trbs_coming = true;
Andiry Xu04e51902010-07-22 15:23:39 -07003840 } else {
3841 td->last_trb = ep_ring->enqueue;
3842 field |= TRB_IOC;
Sarah Sharp80fab3b2012-09-19 16:27:26 -07003843 if (xhci->hci_version == 0x100 &&
3844 !(xhci->quirks &
3845 XHCI_AVOID_BEI)) {
Andiry Xuad106f22011-05-05 18:14:02 +08003846 /* Set BEI bit except for the last td */
3847 if (i < num_tds - 1)
3848 field |= TRB_BEI;
3849 }
Andiry Xu47cbf692010-12-20 14:49:48 +08003850 more_trbs_coming = false;
Andiry Xu04e51902010-07-22 15:23:39 -07003851 }
3852
3853 /* Calculate TRB length */
3854 trb_buff_len = TRB_MAX_BUFF_SIZE -
3855 (addr & ((1 << TRB_MAX_BUFF_SHIFT) - 1));
3856 if (trb_buff_len > td_remain_len)
3857 trb_buff_len = td_remain_len;
3858
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003859 /* Set the TRB length, TD size, & interrupter fields. */
3860 if (xhci->hci_version < 0x100) {
3861 remainder = xhci_td_remainder(
3862 td_len - running_total);
3863 } else {
3864 remainder = xhci_v1_0_td_remainder(
3865 running_total, trb_buff_len,
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003866 total_packet_count, urb,
3867 (trbs_per_td - j - 1));
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003868 }
Andiry Xu04e51902010-07-22 15:23:39 -07003869 length_field = TRB_LEN(trb_buff_len) |
3870 remainder |
3871 TRB_INTR_TARGET(0);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003872
Andiry Xu3b72fca2012-03-05 17:49:32 +08003873 queue_trb(xhci, ep_ring, more_trbs_coming,
Andiry Xu04e51902010-07-22 15:23:39 -07003874 lower_32_bits(addr),
3875 upper_32_bits(addr),
3876 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003877 field);
Andiry Xu04e51902010-07-22 15:23:39 -07003878 running_total += trb_buff_len;
3879
3880 addr += trb_buff_len;
3881 td_remain_len -= trb_buff_len;
3882 }
3883
3884 /* Check TD length */
3885 if (running_total != td_len) {
3886 xhci_err(xhci, "ISOC TD length unmatch\n");
Andiry Xucf840552012-01-18 17:47:12 +08003887 ret = -EINVAL;
3888 goto cleanup;
Andiry Xu04e51902010-07-22 15:23:39 -07003889 }
3890 }
3891
Andiry Xuc41136b2011-03-22 17:08:14 +08003892 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
3893 if (xhci->quirks & XHCI_AMD_PLL_FIX)
3894 usb_amd_quirk_pll_disable();
3895 }
3896 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs++;
3897
Andiry Xue1eab2e2011-01-04 16:30:39 -08003898 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
3899 start_cycle, start_trb);
Andiry Xu04e51902010-07-22 15:23:39 -07003900 return 0;
Sarah Sharp522989a2011-07-29 12:44:32 -07003901cleanup:
3902 /* Clean up a partially enqueued isoc transfer. */
3903
3904 for (i--; i >= 0; i--)
Sarah Sharp585df1d2011-08-02 15:43:40 -07003905 list_del_init(&urb_priv->td[i]->td_list);
Sarah Sharp522989a2011-07-29 12:44:32 -07003906
3907 /* Use the first TD as a temporary variable to turn the TDs we've queued
3908 * into No-ops with a software-owned cycle bit. That way the hardware
3909 * won't accidentally start executing bogus TDs when we partially
3910 * overwrite them. td->first_trb and td->start_seg are already set.
3911 */
3912 urb_priv->td[0]->last_trb = ep_ring->enqueue;
3913 /* Every TRB except the first & last will have its cycle bit flipped. */
3914 td_to_noop(xhci, ep_ring, urb_priv->td[0], true);
3915
3916 /* Reset the ring enqueue back to the first TRB and its cycle bit. */
3917 ep_ring->enqueue = urb_priv->td[0]->first_trb;
3918 ep_ring->enq_seg = urb_priv->td[0]->start_seg;
3919 ep_ring->cycle_state = start_cycle;
Andiry Xub008df62012-03-05 17:49:34 +08003920 ep_ring->num_trbs_free = ep_ring->num_trbs_free_temp;
Sarah Sharp522989a2011-07-29 12:44:32 -07003921 usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
3922 return ret;
Andiry Xu04e51902010-07-22 15:23:39 -07003923}
3924
3925/*
3926 * Check transfer ring to guarantee there is enough room for the urb.
3927 * Update ISO URB start_frame and interval.
3928 * Update interval as xhci_queue_intr_tx does. Just use xhci frame_index to
3929 * update the urb->start_frame by now.
3930 * Always assume URB_ISO_ASAP set, and NEVER use urb->start_frame as input.
3931 */
3932int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
3933 struct urb *urb, int slot_id, unsigned int ep_index)
3934{
3935 struct xhci_virt_device *xdev;
3936 struct xhci_ring *ep_ring;
3937 struct xhci_ep_ctx *ep_ctx;
3938 int start_frame;
3939 int xhci_interval;
3940 int ep_interval;
3941 int num_tds, num_trbs, i;
3942 int ret;
3943
3944 xdev = xhci->devs[slot_id];
3945 ep_ring = xdev->eps[ep_index].ring;
3946 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
3947
3948 num_trbs = 0;
3949 num_tds = urb->number_of_packets;
3950 for (i = 0; i < num_tds; i++)
3951 num_trbs += count_isoc_trbs_needed(xhci, urb, i);
3952
3953 /* Check the ring to guarantee there is enough room for the whole urb.
3954 * Do not insert any td of the urb to the ring if the check failed.
3955 */
Matt Evans28ccd292011-03-29 13:40:46 +11003956 ret = prepare_ring(xhci, ep_ring, le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003957 num_trbs, mem_flags);
Andiry Xu04e51902010-07-22 15:23:39 -07003958 if (ret)
3959 return ret;
3960
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02003961 start_frame = readl(&xhci->run_regs->microframe_index);
Andiry Xu04e51902010-07-22 15:23:39 -07003962 start_frame &= 0x3fff;
3963
3964 urb->start_frame = start_frame;
3965 if (urb->dev->speed == USB_SPEED_LOW ||
3966 urb->dev->speed == USB_SPEED_FULL)
3967 urb->start_frame >>= 3;
3968
Matt Evans28ccd292011-03-29 13:40:46 +11003969 xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
Andiry Xu04e51902010-07-22 15:23:39 -07003970 ep_interval = urb->interval;
3971 /* Convert to microframes */
3972 if (urb->dev->speed == USB_SPEED_LOW ||
3973 urb->dev->speed == USB_SPEED_FULL)
3974 ep_interval *= 8;
3975 /* FIXME change this to a warning and a suggestion to use the new API
3976 * to set the polling interval (once the API is added).
3977 */
3978 if (xhci_interval != ep_interval) {
Dmitry Kasatkin0730d522013-08-27 17:47:35 +03003979 dev_dbg_ratelimited(&urb->dev->dev,
3980 "Driver uses different interval (%d microframe%s) than xHCI (%d microframe%s)\n",
3981 ep_interval, ep_interval == 1 ? "" : "s",
3982 xhci_interval, xhci_interval == 1 ? "" : "s");
Andiry Xu04e51902010-07-22 15:23:39 -07003983 urb->interval = xhci_interval;
3984 /* Convert back to frames for LS/FS devices */
3985 if (urb->dev->speed == USB_SPEED_LOW ||
3986 urb->dev->speed == USB_SPEED_FULL)
3987 urb->interval /= 8;
3988 }
Andiry Xub008df62012-03-05 17:49:34 +08003989 ep_ring->num_trbs_free_temp = ep_ring->num_trbs_free;
3990
Dan Carpenter3fc82062012-03-28 10:30:26 +03003991 return xhci_queue_isoc_tx(xhci, mem_flags, urb, slot_id, ep_index);
Andiry Xu04e51902010-07-22 15:23:39 -07003992}
3993
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003994/**** Command Ring Operations ****/
3995
Sarah Sharp913a8a32009-09-04 10:53:13 -07003996/* Generic function for queueing a command TRB on the command ring.
3997 * Check to make sure there's room on the command ring for one command TRB.
3998 * Also check that there's room reserved for commands that must not fail.
3999 * If this is a command that must not fail, meaning command_must_succeed = TRUE,
4000 * then only check for the number of reserved spots.
4001 * Don't decrement xhci->cmd_ring_reserved_trbs after we've queued the TRB
4002 * because the command event handler may want to resubmit a failed command.
4003 */
4004static int queue_command(struct xhci_hcd *xhci, u32 field1, u32 field2,
4005 u32 field3, u32 field4, bool command_must_succeed)
Sarah Sharp7f84eef2009-04-27 19:53:56 -07004006{
Sarah Sharp913a8a32009-09-04 10:53:13 -07004007 int reserved_trbs = xhci->cmd_ring_reserved_trbs;
Sarah Sharpd1dc9082010-07-09 17:08:38 +02004008 int ret;
4009
Sarah Sharp913a8a32009-09-04 10:53:13 -07004010 if (!command_must_succeed)
4011 reserved_trbs++;
4012
Sarah Sharpd1dc9082010-07-09 17:08:38 +02004013 ret = prepare_ring(xhci, xhci->cmd_ring, EP_STATE_RUNNING,
Andiry Xu3b72fca2012-03-05 17:49:32 +08004014 reserved_trbs, GFP_ATOMIC);
Sarah Sharpd1dc9082010-07-09 17:08:38 +02004015 if (ret < 0) {
4016 xhci_err(xhci, "ERR: No room for command on command ring\n");
Sarah Sharp913a8a32009-09-04 10:53:13 -07004017 if (command_must_succeed)
4018 xhci_err(xhci, "ERR: Reserved TRB counting for "
4019 "unfailable commands failed.\n");
Sarah Sharpd1dc9082010-07-09 17:08:38 +02004020 return ret;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07004021 }
Andiry Xu3b72fca2012-03-05 17:49:32 +08004022 queue_trb(xhci, xhci->cmd_ring, false, field1, field2, field3,
4023 field4 | xhci->cmd_ring->cycle_state);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07004024 return 0;
4025}
4026
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004027/* Queue a slot enable or disable request on the command ring */
Sarah Sharp23e3be12009-04-29 19:05:20 -07004028int xhci_queue_slot_control(struct xhci_hcd *xhci, u32 trb_type, u32 slot_id)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004029{
4030 return queue_command(xhci, 0, 0, 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07004031 TRB_TYPE(trb_type) | SLOT_ID_FOR_TRB(slot_id), false);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004032}
4033
4034/* Queue an address device command TRB */
Sarah Sharp23e3be12009-04-29 19:05:20 -07004035int xhci_queue_address_device(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
Dan Williams48fc7db2013-12-05 17:07:27 -08004036 u32 slot_id, enum xhci_setup_dev setup)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004037{
Sarah Sharp8e595a52009-07-27 12:03:31 -07004038 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
4039 upper_32_bits(in_ctx_ptr), 0,
Dan Williams48fc7db2013-12-05 17:07:27 -08004040 TRB_TYPE(TRB_ADDR_DEV) | SLOT_ID_FOR_TRB(slot_id)
4041 | (setup == SETUP_CONTEXT_ONLY ? TRB_BSR : 0), false);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07004042}
Sarah Sharpf94e01862009-04-27 19:58:38 -07004043
Sarah Sharp02386342010-05-24 13:25:28 -07004044int xhci_queue_vendor_command(struct xhci_hcd *xhci,
4045 u32 field1, u32 field2, u32 field3, u32 field4)
4046{
4047 return queue_command(xhci, field1, field2, field3, field4, false);
4048}
4049
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08004050/* Queue a reset device command TRB */
4051int xhci_queue_reset_device(struct xhci_hcd *xhci, u32 slot_id)
4052{
4053 return queue_command(xhci, 0, 0, 0,
4054 TRB_TYPE(TRB_RESET_DEV) | SLOT_ID_FOR_TRB(slot_id),
4055 false);
4056}
4057
Sarah Sharpf94e01862009-04-27 19:58:38 -07004058/* Queue a configure endpoint command TRB */
Sarah Sharp23e3be12009-04-29 19:05:20 -07004059int xhci_queue_configure_endpoint(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
Sarah Sharp913a8a32009-09-04 10:53:13 -07004060 u32 slot_id, bool command_must_succeed)
Sarah Sharpf94e01862009-04-27 19:58:38 -07004061{
Sarah Sharp8e595a52009-07-27 12:03:31 -07004062 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
4063 upper_32_bits(in_ctx_ptr), 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07004064 TRB_TYPE(TRB_CONFIG_EP) | SLOT_ID_FOR_TRB(slot_id),
4065 command_must_succeed);
Sarah Sharpf94e01862009-04-27 19:58:38 -07004066}
Sarah Sharpae636742009-04-29 19:02:31 -07004067
Sarah Sharpf2217e82009-08-07 14:04:43 -07004068/* Queue an evaluate context command TRB */
4069int xhci_queue_evaluate_context(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
Sarah Sharp4b266542012-05-07 15:34:26 -07004070 u32 slot_id, bool command_must_succeed)
Sarah Sharpf2217e82009-08-07 14:04:43 -07004071{
4072 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
4073 upper_32_bits(in_ctx_ptr), 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07004074 TRB_TYPE(TRB_EVAL_CONTEXT) | SLOT_ID_FOR_TRB(slot_id),
Sarah Sharp4b266542012-05-07 15:34:26 -07004075 command_must_succeed);
Sarah Sharpf2217e82009-08-07 14:04:43 -07004076}
4077
Andiry Xube88fe42010-10-14 07:22:57 -07004078/*
4079 * Suspend is set to indicate "Stop Endpoint Command" is being issued to stop
4080 * activity on an endpoint that is about to be suspended.
4081 */
Sarah Sharp23e3be12009-04-29 19:05:20 -07004082int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, int slot_id,
Andiry Xube88fe42010-10-14 07:22:57 -07004083 unsigned int ep_index, int suspend)
Sarah Sharpae636742009-04-29 19:02:31 -07004084{
4085 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
4086 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
4087 u32 type = TRB_TYPE(TRB_STOP_RING);
Andiry Xube88fe42010-10-14 07:22:57 -07004088 u32 trb_suspend = SUSPEND_PORT_FOR_TRB(suspend);
Sarah Sharpae636742009-04-29 19:02:31 -07004089
4090 return queue_command(xhci, 0, 0, 0,
Andiry Xube88fe42010-10-14 07:22:57 -07004091 trb_slot_id | trb_ep_index | type | trb_suspend, false);
Sarah Sharpae636742009-04-29 19:02:31 -07004092}
4093
4094/* Set Transfer Ring Dequeue Pointer command.
4095 * This should not be used for endpoints that have streams enabled.
4096 */
4097static int queue_set_tr_deq(struct xhci_hcd *xhci, int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07004098 unsigned int ep_index, unsigned int stream_id,
4099 struct xhci_segment *deq_seg,
Sarah Sharpae636742009-04-29 19:02:31 -07004100 union xhci_trb *deq_ptr, u32 cycle_state)
4101{
4102 dma_addr_t addr;
4103 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
4104 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07004105 u32 trb_stream_id = STREAM_ID_FOR_TRB(stream_id);
Hans de Goede95241db2013-10-04 00:29:48 +02004106 u32 trb_sct = 0;
Sarah Sharpae636742009-04-29 19:02:31 -07004107 u32 type = TRB_TYPE(TRB_SET_DEQ);
Sarah Sharpbf161e82011-02-23 15:46:42 -08004108 struct xhci_virt_ep *ep;
Sarah Sharpae636742009-04-29 19:02:31 -07004109
Sarah Sharp23e3be12009-04-29 19:05:20 -07004110 addr = xhci_trb_virt_to_dma(deq_seg, deq_ptr);
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07004111 if (addr == 0) {
Sarah Sharpae636742009-04-29 19:02:31 -07004112 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07004113 xhci_warn(xhci, "WARN deq seg = %p, deq pt = %p\n",
4114 deq_seg, deq_ptr);
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07004115 return 0;
4116 }
Sarah Sharpbf161e82011-02-23 15:46:42 -08004117 ep = &xhci->devs[slot_id]->eps[ep_index];
4118 if ((ep->ep_state & SET_DEQ_PENDING)) {
4119 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
4120 xhci_warn(xhci, "A Set TR Deq Ptr command is pending.\n");
4121 return 0;
4122 }
4123 ep->queued_deq_seg = deq_seg;
4124 ep->queued_deq_ptr = deq_ptr;
Hans de Goede95241db2013-10-04 00:29:48 +02004125 if (stream_id)
4126 trb_sct = SCT_FOR_TRB(SCT_PRI_TR);
4127 return queue_command(xhci, lower_32_bits(addr) | trb_sct | cycle_state,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07004128 upper_32_bits(addr), trb_stream_id,
Sarah Sharp913a8a32009-09-04 10:53:13 -07004129 trb_slot_id | trb_ep_index | type, false);
Sarah Sharpae636742009-04-29 19:02:31 -07004130}
Sarah Sharpa1587d92009-07-27 12:03:15 -07004131
4132int xhci_queue_reset_ep(struct xhci_hcd *xhci, int slot_id,
4133 unsigned int ep_index)
4134{
4135 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
4136 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
4137 u32 type = TRB_TYPE(TRB_RESET_EP);
4138
Sarah Sharp913a8a32009-09-04 10:53:13 -07004139 return queue_command(xhci, 0, 0, 0, trb_slot_id | trb_ep_index | type,
4140 false);
Sarah Sharpa1587d92009-07-27 12:03:15 -07004141}