Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
| 2 | * linux/arch/arm/mm/flush.c |
| 3 | * |
| 4 | * Copyright (C) 1995-2002 Russell King |
| 5 | * |
| 6 | * This program is free software; you can redistribute it and/or modify |
| 7 | * it under the terms of the GNU General Public License version 2 as |
| 8 | * published by the Free Software Foundation. |
| 9 | */ |
| 10 | #include <linux/module.h> |
| 11 | #include <linux/mm.h> |
| 12 | #include <linux/pagemap.h> |
Nicolas Pitre | 39af22a | 2010-12-15 15:14:45 -0500 | [diff] [blame] | 13 | #include <linux/highmem.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 14 | |
| 15 | #include <asm/cacheflush.h> |
Russell King | 46097c7 | 2008-08-10 18:10:19 +0100 | [diff] [blame] | 16 | #include <asm/cachetype.h> |
Nicolas Pitre | 7e5a69e | 2010-03-29 21:46:02 +0100 | [diff] [blame] | 17 | #include <asm/highmem.h> |
Russell King | 2ef7f3d | 2009-11-05 13:29:36 +0000 | [diff] [blame] | 18 | #include <asm/smp_plat.h> |
Russell King | 8d802d2 | 2005-05-10 17:31:43 +0100 | [diff] [blame] | 19 | #include <asm/tlbflush.h> |
Steve Capper | 0b19f93 | 2013-05-17 12:33:28 +0100 | [diff] [blame] | 20 | #include <linux/hugetlb.h> |
Russell King | 8d802d2 | 2005-05-10 17:31:43 +0100 | [diff] [blame] | 21 | |
Russell King | 1b2e2b7 | 2006-08-21 17:06:38 +0100 | [diff] [blame] | 22 | #include "mm.h" |
| 23 | |
Russell King | 8d802d2 | 2005-05-10 17:31:43 +0100 | [diff] [blame] | 24 | #ifdef CONFIG_CPU_CACHE_VIPT |
Russell King | d7b6b35 | 2005-09-08 15:32:23 +0100 | [diff] [blame] | 25 | |
Catalin Marinas | 481467d | 2005-09-30 16:07:04 +0100 | [diff] [blame] | 26 | static void flush_pfn_alias(unsigned long pfn, unsigned long vaddr) |
| 27 | { |
Russell King | de27c30 | 2011-07-02 14:46:27 +0100 | [diff] [blame] | 28 | unsigned long to = FLUSH_ALIAS_START + (CACHE_COLOUR(vaddr) << PAGE_SHIFT); |
Catalin Marinas | 141fa40 | 2006-03-10 22:26:47 +0000 | [diff] [blame] | 29 | const int zero = 0; |
Catalin Marinas | 481467d | 2005-09-30 16:07:04 +0100 | [diff] [blame] | 30 | |
Russell King | 67ece14 | 2011-07-02 15:20:44 +0100 | [diff] [blame] | 31 | set_top_pte(to, pfn_pte(pfn, PAGE_KERNEL)); |
Catalin Marinas | 481467d | 2005-09-30 16:07:04 +0100 | [diff] [blame] | 32 | |
| 33 | asm( "mcrr p15, 0, %1, %0, c14\n" |
Russell King | df71dfd | 2009-10-24 22:36:36 +0100 | [diff] [blame] | 34 | " mcr p15, 0, %2, c7, c10, 4" |
Catalin Marinas | 481467d | 2005-09-30 16:07:04 +0100 | [diff] [blame] | 35 | : |
Catalin Marinas | 141fa40 | 2006-03-10 22:26:47 +0000 | [diff] [blame] | 36 | : "r" (to), "r" (to + PAGE_SIZE - L1_CACHE_BYTES), "r" (zero) |
Catalin Marinas | 481467d | 2005-09-30 16:07:04 +0100 | [diff] [blame] | 37 | : "cc"); |
| 38 | } |
| 39 | |
Will Deacon | c4e259c | 2010-09-13 16:19:41 +0100 | [diff] [blame] | 40 | static void flush_icache_alias(unsigned long pfn, unsigned long vaddr, unsigned long len) |
| 41 | { |
Russell King | 67ece14 | 2011-07-02 15:20:44 +0100 | [diff] [blame] | 42 | unsigned long va = FLUSH_ALIAS_START + (CACHE_COLOUR(vaddr) << PAGE_SHIFT); |
Will Deacon | c4e259c | 2010-09-13 16:19:41 +0100 | [diff] [blame] | 43 | unsigned long offset = vaddr & (PAGE_SIZE - 1); |
| 44 | unsigned long to; |
| 45 | |
Russell King | 67ece14 | 2011-07-02 15:20:44 +0100 | [diff] [blame] | 46 | set_top_pte(va, pfn_pte(pfn, PAGE_KERNEL)); |
| 47 | to = va + offset; |
Will Deacon | c4e259c | 2010-09-13 16:19:41 +0100 | [diff] [blame] | 48 | flush_icache_range(to, to + len); |
| 49 | } |
| 50 | |
Russell King | d7b6b35 | 2005-09-08 15:32:23 +0100 | [diff] [blame] | 51 | void flush_cache_mm(struct mm_struct *mm) |
| 52 | { |
| 53 | if (cache_is_vivt()) { |
Russell King | 2f0b192 | 2009-10-25 10:40:02 +0000 | [diff] [blame] | 54 | vivt_flush_cache_mm(mm); |
Russell King | d7b6b35 | 2005-09-08 15:32:23 +0100 | [diff] [blame] | 55 | return; |
| 56 | } |
| 57 | |
| 58 | if (cache_is_vipt_aliasing()) { |
| 59 | asm( "mcr p15, 0, %0, c7, c14, 0\n" |
Russell King | df71dfd | 2009-10-24 22:36:36 +0100 | [diff] [blame] | 60 | " mcr p15, 0, %0, c7, c10, 4" |
Russell King | d7b6b35 | 2005-09-08 15:32:23 +0100 | [diff] [blame] | 61 | : |
| 62 | : "r" (0) |
| 63 | : "cc"); |
| 64 | } |
| 65 | } |
| 66 | |
| 67 | void flush_cache_range(struct vm_area_struct *vma, unsigned long start, unsigned long end) |
| 68 | { |
| 69 | if (cache_is_vivt()) { |
Russell King | 2f0b192 | 2009-10-25 10:40:02 +0000 | [diff] [blame] | 70 | vivt_flush_cache_range(vma, start, end); |
Russell King | d7b6b35 | 2005-09-08 15:32:23 +0100 | [diff] [blame] | 71 | return; |
| 72 | } |
| 73 | |
| 74 | if (cache_is_vipt_aliasing()) { |
| 75 | asm( "mcr p15, 0, %0, c7, c14, 0\n" |
Russell King | df71dfd | 2009-10-24 22:36:36 +0100 | [diff] [blame] | 76 | " mcr p15, 0, %0, c7, c10, 4" |
Russell King | d7b6b35 | 2005-09-08 15:32:23 +0100 | [diff] [blame] | 77 | : |
| 78 | : "r" (0) |
| 79 | : "cc"); |
| 80 | } |
Russell King | 9e95922 | 2009-10-25 13:35:13 +0000 | [diff] [blame] | 81 | |
Russell King | 6060e8d | 2009-10-25 14:12:27 +0000 | [diff] [blame] | 82 | if (vma->vm_flags & VM_EXEC) |
Russell King | 9e95922 | 2009-10-25 13:35:13 +0000 | [diff] [blame] | 83 | __flush_icache_all(); |
Russell King | d7b6b35 | 2005-09-08 15:32:23 +0100 | [diff] [blame] | 84 | } |
| 85 | |
| 86 | void flush_cache_page(struct vm_area_struct *vma, unsigned long user_addr, unsigned long pfn) |
| 87 | { |
| 88 | if (cache_is_vivt()) { |
Russell King | 2f0b192 | 2009-10-25 10:40:02 +0000 | [diff] [blame] | 89 | vivt_flush_cache_page(vma, user_addr, pfn); |
Russell King | d7b6b35 | 2005-09-08 15:32:23 +0100 | [diff] [blame] | 90 | return; |
| 91 | } |
| 92 | |
Russell King | 2df341e | 2009-10-24 22:58:40 +0100 | [diff] [blame] | 93 | if (cache_is_vipt_aliasing()) { |
Russell King | d7b6b35 | 2005-09-08 15:32:23 +0100 | [diff] [blame] | 94 | flush_pfn_alias(pfn, user_addr); |
Russell King | 2df341e | 2009-10-24 22:58:40 +0100 | [diff] [blame] | 95 | __flush_icache_all(); |
| 96 | } |
Russell King | 9e95922 | 2009-10-25 13:35:13 +0000 | [diff] [blame] | 97 | |
| 98 | if (vma->vm_flags & VM_EXEC && icache_is_vivt_asid_tagged()) |
| 99 | __flush_icache_all(); |
Russell King | d7b6b35 | 2005-09-08 15:32:23 +0100 | [diff] [blame] | 100 | } |
Will Deacon | c4e259c | 2010-09-13 16:19:41 +0100 | [diff] [blame] | 101 | |
Russell King | 2ef7f3d | 2009-11-05 13:29:36 +0000 | [diff] [blame] | 102 | #else |
Will Deacon | c4e259c | 2010-09-13 16:19:41 +0100 | [diff] [blame] | 103 | #define flush_pfn_alias(pfn,vaddr) do { } while (0) |
| 104 | #define flush_icache_alias(pfn,vaddr,len) do { } while (0) |
Russell King | 2ef7f3d | 2009-11-05 13:29:36 +0000 | [diff] [blame] | 105 | #endif |
George G. Davis | a188ad2 | 2006-09-02 18:43:20 +0100 | [diff] [blame] | 106 | |
Russell King | 2ef7f3d | 2009-11-05 13:29:36 +0000 | [diff] [blame] | 107 | static void flush_ptrace_access_other(void *args) |
| 108 | { |
| 109 | __flush_icache_all(); |
| 110 | } |
Russell King | 2ef7f3d | 2009-11-05 13:29:36 +0000 | [diff] [blame] | 111 | |
| 112 | static |
George G. Davis | a188ad2 | 2006-09-02 18:43:20 +0100 | [diff] [blame] | 113 | void flush_ptrace_access(struct vm_area_struct *vma, struct page *page, |
Russell King | 2ef7f3d | 2009-11-05 13:29:36 +0000 | [diff] [blame] | 114 | unsigned long uaddr, void *kaddr, unsigned long len) |
George G. Davis | a188ad2 | 2006-09-02 18:43:20 +0100 | [diff] [blame] | 115 | { |
| 116 | if (cache_is_vivt()) { |
Russell King | 2ef7f3d | 2009-11-05 13:29:36 +0000 | [diff] [blame] | 117 | if (cpumask_test_cpu(smp_processor_id(), mm_cpumask(vma->vm_mm))) { |
| 118 | unsigned long addr = (unsigned long)kaddr; |
| 119 | __cpuc_coherent_kern_range(addr, addr + len); |
| 120 | } |
George G. Davis | a188ad2 | 2006-09-02 18:43:20 +0100 | [diff] [blame] | 121 | return; |
| 122 | } |
| 123 | |
| 124 | if (cache_is_vipt_aliasing()) { |
| 125 | flush_pfn_alias(page_to_pfn(page), uaddr); |
Russell King | 2df341e | 2009-10-24 22:58:40 +0100 | [diff] [blame] | 126 | __flush_icache_all(); |
George G. Davis | a188ad2 | 2006-09-02 18:43:20 +0100 | [diff] [blame] | 127 | return; |
| 128 | } |
| 129 | |
Will Deacon | c4e259c | 2010-09-13 16:19:41 +0100 | [diff] [blame] | 130 | /* VIPT non-aliasing D-cache */ |
Russell King | 2ef7f3d | 2009-11-05 13:29:36 +0000 | [diff] [blame] | 131 | if (vma->vm_flags & VM_EXEC) { |
George G. Davis | a188ad2 | 2006-09-02 18:43:20 +0100 | [diff] [blame] | 132 | unsigned long addr = (unsigned long)kaddr; |
Will Deacon | c4e259c | 2010-09-13 16:19:41 +0100 | [diff] [blame] | 133 | if (icache_is_vipt_aliasing()) |
| 134 | flush_icache_alias(page_to_pfn(page), uaddr, len); |
| 135 | else |
| 136 | __cpuc_coherent_kern_range(addr, addr + len); |
Russell King | 2ef7f3d | 2009-11-05 13:29:36 +0000 | [diff] [blame] | 137 | if (cache_ops_need_broadcast()) |
| 138 | smp_call_function(flush_ptrace_access_other, |
| 139 | NULL, 1); |
George G. Davis | a188ad2 | 2006-09-02 18:43:20 +0100 | [diff] [blame] | 140 | } |
| 141 | } |
Russell King | 2ef7f3d | 2009-11-05 13:29:36 +0000 | [diff] [blame] | 142 | |
| 143 | /* |
| 144 | * Copy user data from/to a page which is mapped into a different |
| 145 | * processes address space. Really, we want to allow our "user |
| 146 | * space" model to handle this. |
| 147 | * |
| 148 | * Note that this code needs to run on the current CPU. |
| 149 | */ |
| 150 | void copy_to_user_page(struct vm_area_struct *vma, struct page *page, |
| 151 | unsigned long uaddr, void *dst, const void *src, |
| 152 | unsigned long len) |
| 153 | { |
| 154 | #ifdef CONFIG_SMP |
| 155 | preempt_disable(); |
Russell King | 8d802d2 | 2005-05-10 17:31:43 +0100 | [diff] [blame] | 156 | #endif |
Russell King | 2ef7f3d | 2009-11-05 13:29:36 +0000 | [diff] [blame] | 157 | memcpy(dst, src, len); |
| 158 | flush_ptrace_access(vma, page, uaddr, dst, len); |
| 159 | #ifdef CONFIG_SMP |
| 160 | preempt_enable(); |
| 161 | #endif |
| 162 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 163 | |
Russell King | 8830f04 | 2005-06-20 09:51:03 +0100 | [diff] [blame] | 164 | void __flush_dcache_page(struct address_space *mapping, struct page *page) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 165 | { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 166 | /* |
| 167 | * Writeback any data associated with the kernel mapping of this |
| 168 | * page. This ensures that data in the physical page is mutually |
| 169 | * coherent with the kernels mapping. |
| 170 | */ |
Nicolas Pitre | 7e5a69e | 2010-03-29 21:46:02 +0100 | [diff] [blame] | 171 | if (!PageHighMem(page)) { |
Steve Capper | 0b19f93 | 2013-05-17 12:33:28 +0100 | [diff] [blame] | 172 | size_t page_size = PAGE_SIZE << compound_order(page); |
| 173 | __cpuc_flush_dcache_area(page_address(page), page_size); |
Nicolas Pitre | 7e5a69e | 2010-03-29 21:46:02 +0100 | [diff] [blame] | 174 | } else { |
Steve Capper | 0b19f93 | 2013-05-17 12:33:28 +0100 | [diff] [blame] | 175 | unsigned long i; |
Joonsoo Kim | dd0f67f | 2013-04-05 03:16:14 +0100 | [diff] [blame] | 176 | if (cache_is_vipt_nonaliasing()) { |
Steve Capper | 0b19f93 | 2013-05-17 12:33:28 +0100 | [diff] [blame] | 177 | for (i = 0; i < (1 << compound_order(page)); i++) { |
| 178 | void *addr = kmap_atomic(page); |
Joonsoo Kim | dd0f67f | 2013-04-05 03:16:14 +0100 | [diff] [blame] | 179 | __cpuc_flush_dcache_area(addr, PAGE_SIZE); |
Steve Capper | 0b19f93 | 2013-05-17 12:33:28 +0100 | [diff] [blame] | 180 | kunmap_atomic(addr); |
| 181 | } |
| 182 | } else { |
| 183 | for (i = 0; i < (1 << compound_order(page)); i++) { |
| 184 | void *addr = kmap_high_get(page); |
| 185 | if (addr) { |
| 186 | __cpuc_flush_dcache_area(addr, PAGE_SIZE); |
| 187 | kunmap_high(page); |
| 188 | } |
Joonsoo Kim | dd0f67f | 2013-04-05 03:16:14 +0100 | [diff] [blame] | 189 | } |
Nicolas Pitre | 7e5a69e | 2010-03-29 21:46:02 +0100 | [diff] [blame] | 190 | } |
| 191 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 192 | |
| 193 | /* |
Russell King | 8830f04 | 2005-06-20 09:51:03 +0100 | [diff] [blame] | 194 | * If this is a page cache page, and we have an aliasing VIPT cache, |
| 195 | * we only need to do one flush - which would be at the relevant |
Russell King | 8d802d2 | 2005-05-10 17:31:43 +0100 | [diff] [blame] | 196 | * userspace colour, which is congruent with page->index. |
| 197 | */ |
Russell King | f91fb05 | 2009-10-24 23:05:34 +0100 | [diff] [blame] | 198 | if (mapping && cache_is_vipt_aliasing()) |
Russell King | 8830f04 | 2005-06-20 09:51:03 +0100 | [diff] [blame] | 199 | flush_pfn_alias(page_to_pfn(page), |
| 200 | page->index << PAGE_CACHE_SHIFT); |
| 201 | } |
| 202 | |
| 203 | static void __flush_dcache_aliases(struct address_space *mapping, struct page *page) |
| 204 | { |
| 205 | struct mm_struct *mm = current->active_mm; |
| 206 | struct vm_area_struct *mpnt; |
Russell King | 8830f04 | 2005-06-20 09:51:03 +0100 | [diff] [blame] | 207 | pgoff_t pgoff; |
Russell King | 8d802d2 | 2005-05-10 17:31:43 +0100 | [diff] [blame] | 208 | |
| 209 | /* |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 210 | * There are possible user space mappings of this page: |
| 211 | * - VIVT cache: we need to also write back and invalidate all user |
| 212 | * data in the current VM view associated with this page. |
| 213 | * - aliasing VIPT: we only need to find one mapping of this page. |
| 214 | */ |
| 215 | pgoff = page->index << (PAGE_CACHE_SHIFT - PAGE_SHIFT); |
| 216 | |
| 217 | flush_dcache_mmap_lock(mapping); |
Michel Lespinasse | 6b2dbba | 2012-10-08 16:31:25 -0700 | [diff] [blame] | 218 | vma_interval_tree_foreach(mpnt, &mapping->i_mmap, pgoff, pgoff) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 219 | unsigned long offset; |
| 220 | |
| 221 | /* |
| 222 | * If this VMA is not in our MM, we can ignore it. |
| 223 | */ |
| 224 | if (mpnt->vm_mm != mm) |
| 225 | continue; |
| 226 | if (!(mpnt->vm_flags & VM_MAYSHARE)) |
| 227 | continue; |
| 228 | offset = (pgoff - mpnt->vm_pgoff) << PAGE_SHIFT; |
| 229 | flush_cache_page(mpnt, mpnt->vm_start + offset, page_to_pfn(page)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 230 | } |
| 231 | flush_dcache_mmap_unlock(mapping); |
| 232 | } |
| 233 | |
Catalin Marinas | 6012191 | 2010-09-13 15:58:06 +0100 | [diff] [blame] | 234 | #if __LINUX_ARM_ARCH__ >= 6 |
| 235 | void __sync_icache_dcache(pte_t pteval) |
| 236 | { |
| 237 | unsigned long pfn; |
| 238 | struct page *page; |
| 239 | struct address_space *mapping; |
| 240 | |
Catalin Marinas | 6012191 | 2010-09-13 15:58:06 +0100 | [diff] [blame] | 241 | if (cache_is_vipt_nonaliasing() && !pte_exec(pteval)) |
| 242 | /* only flush non-aliasing VIPT caches for exec mappings */ |
| 243 | return; |
| 244 | pfn = pte_pfn(pteval); |
| 245 | if (!pfn_valid(pfn)) |
| 246 | return; |
| 247 | |
| 248 | page = pfn_to_page(pfn); |
| 249 | if (cache_is_vipt_aliasing()) |
| 250 | mapping = page_mapping(page); |
| 251 | else |
| 252 | mapping = NULL; |
| 253 | |
| 254 | if (!test_and_set_bit(PG_dcache_clean, &page->flags)) |
| 255 | __flush_dcache_page(mapping, page); |
saeed bishara | 8373dc3 | 2011-05-16 15:41:15 +0100 | [diff] [blame] | 256 | |
| 257 | if (pte_exec(pteval)) |
Catalin Marinas | 6012191 | 2010-09-13 15:58:06 +0100 | [diff] [blame] | 258 | __flush_icache_all(); |
| 259 | } |
| 260 | #endif |
| 261 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 262 | /* |
| 263 | * Ensure cache coherency between kernel mapping and userspace mapping |
| 264 | * of this page. |
| 265 | * |
| 266 | * We have three cases to consider: |
| 267 | * - VIPT non-aliasing cache: fully coherent so nothing required. |
| 268 | * - VIVT: fully aliasing, so we need to handle every alias in our |
| 269 | * current VM view. |
| 270 | * - VIPT aliasing: need to handle one alias in our current VM view. |
| 271 | * |
| 272 | * If we need to handle aliasing: |
| 273 | * If the page only exists in the page cache and there are no user |
| 274 | * space mappings, we can be lazy and remember that we may have dirty |
| 275 | * kernel cache lines for later. Otherwise, we assume we have |
| 276 | * aliasing mappings. |
Russell King | df2f5e7 | 2005-11-30 16:02:54 +0000 | [diff] [blame] | 277 | * |
saeed bishara | 31bee4c | 2011-05-16 11:25:21 +0100 | [diff] [blame] | 278 | * Note that we disable the lazy flush for SMP configurations where |
| 279 | * the cache maintenance operations are not automatically broadcasted. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 280 | */ |
| 281 | void flush_dcache_page(struct page *page) |
| 282 | { |
Russell King | 421fe93 | 2009-10-25 10:23:04 +0000 | [diff] [blame] | 283 | struct address_space *mapping; |
| 284 | |
| 285 | /* |
| 286 | * The zero page is never written to, so never has any dirty |
| 287 | * cache lines, and therefore never needs to be flushed. |
| 288 | */ |
| 289 | if (page == ZERO_PAGE(0)) |
| 290 | return; |
| 291 | |
| 292 | mapping = page_mapping(page); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 293 | |
Catalin Marinas | 85848dd | 2010-09-13 15:58:37 +0100 | [diff] [blame] | 294 | if (!cache_ops_need_broadcast() && |
Ming Lei | 81f2894 | 2013-06-05 02:44:00 +0100 | [diff] [blame] | 295 | mapping && !page_mapped(page)) |
Catalin Marinas | c017780 | 2010-09-13 15:57:36 +0100 | [diff] [blame] | 296 | clear_bit(PG_dcache_clean, &page->flags); |
Catalin Marinas | 85848dd | 2010-09-13 15:58:37 +0100 | [diff] [blame] | 297 | else { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 298 | __flush_dcache_page(mapping, page); |
Russell King | 8830f04 | 2005-06-20 09:51:03 +0100 | [diff] [blame] | 299 | if (mapping && cache_is_vivt()) |
| 300 | __flush_dcache_aliases(mapping, page); |
Catalin Marinas | 826cbda | 2008-06-13 10:28:36 +0100 | [diff] [blame] | 301 | else if (mapping) |
| 302 | __flush_icache_all(); |
Catalin Marinas | c017780 | 2010-09-13 15:57:36 +0100 | [diff] [blame] | 303 | set_bit(PG_dcache_clean, &page->flags); |
Russell King | 8830f04 | 2005-06-20 09:51:03 +0100 | [diff] [blame] | 304 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 305 | } |
| 306 | EXPORT_SYMBOL(flush_dcache_page); |
Russell King | 6020dff | 2006-12-30 23:17:40 +0000 | [diff] [blame] | 307 | |
| 308 | /* |
Simon Baatz | 1bc3974 | 2013-06-10 21:10:12 +0100 | [diff] [blame] | 309 | * Ensure cache coherency for the kernel mapping of this page. We can |
| 310 | * assume that the page is pinned via kmap. |
| 311 | * |
| 312 | * If the page only exists in the page cache and there are no user |
| 313 | * space mappings, this is a no-op since the page was already marked |
| 314 | * dirty at creation. Otherwise, we need to flush the dirty kernel |
| 315 | * cache lines directly. |
| 316 | */ |
| 317 | void flush_kernel_dcache_page(struct page *page) |
| 318 | { |
| 319 | if (cache_is_vivt() || cache_is_vipt_aliasing()) { |
| 320 | struct address_space *mapping; |
| 321 | |
| 322 | mapping = page_mapping(page); |
| 323 | |
| 324 | if (!mapping || mapping_mapped(mapping)) { |
| 325 | void *addr; |
| 326 | |
| 327 | addr = page_address(page); |
| 328 | /* |
| 329 | * kmap_atomic() doesn't set the page virtual |
| 330 | * address for highmem pages, and |
| 331 | * kunmap_atomic() takes care of cache |
| 332 | * flushing already. |
| 333 | */ |
| 334 | if (!IS_ENABLED(CONFIG_HIGHMEM) || addr) |
| 335 | __cpuc_flush_dcache_area(addr, PAGE_SIZE); |
| 336 | } |
| 337 | } |
| 338 | } |
| 339 | EXPORT_SYMBOL(flush_kernel_dcache_page); |
| 340 | |
| 341 | /* |
Russell King | 6020dff | 2006-12-30 23:17:40 +0000 | [diff] [blame] | 342 | * Flush an anonymous page so that users of get_user_pages() |
| 343 | * can safely access the data. The expected sequence is: |
| 344 | * |
| 345 | * get_user_pages() |
| 346 | * -> flush_anon_page |
| 347 | * memcpy() to/from page |
| 348 | * if written to page, flush_dcache_page() |
| 349 | */ |
| 350 | void __flush_anon_page(struct vm_area_struct *vma, struct page *page, unsigned long vmaddr) |
| 351 | { |
| 352 | unsigned long pfn; |
| 353 | |
| 354 | /* VIPT non-aliasing caches need do nothing */ |
| 355 | if (cache_is_vipt_nonaliasing()) |
| 356 | return; |
| 357 | |
| 358 | /* |
| 359 | * Write back and invalidate userspace mapping. |
| 360 | */ |
| 361 | pfn = page_to_pfn(page); |
| 362 | if (cache_is_vivt()) { |
| 363 | flush_cache_page(vma, vmaddr, pfn); |
| 364 | } else { |
| 365 | /* |
| 366 | * For aliasing VIPT, we can flush an alias of the |
| 367 | * userspace address only. |
| 368 | */ |
| 369 | flush_pfn_alias(pfn, vmaddr); |
Russell King | 2df341e | 2009-10-24 22:58:40 +0100 | [diff] [blame] | 370 | __flush_icache_all(); |
Russell King | 6020dff | 2006-12-30 23:17:40 +0000 | [diff] [blame] | 371 | } |
| 372 | |
| 373 | /* |
| 374 | * Invalidate kernel mapping. No data should be contained |
| 375 | * in this mapping of the page. FIXME: this is overkill |
| 376 | * since we actually ask for a write-back and invalidate. |
| 377 | */ |
Russell King | 2c9b9c8 | 2009-11-26 12:56:21 +0000 | [diff] [blame] | 378 | __cpuc_flush_dcache_area(page_address(page), PAGE_SIZE); |
Russell King | 6020dff | 2006-12-30 23:17:40 +0000 | [diff] [blame] | 379 | } |