blob: 628eb566d60ce2e5b7620e903417b010aede16fd [file] [log] [blame]
Andrew Victor877d7722007-05-11 20:49:56 +01001/*
2 * Copyright (C) 2007 Atmel Corporation
3 *
4 * This file is subject to the terms and conditions of the GNU General Public
5 * License. See the file COPYING in the main directory of this archive for
6 * more details.
7 */
8
9#include <asm/mach/arch.h>
10#include <asm/mach/map.h>
11
Andrew Victorc6686ff2008-01-23 09:13:53 +010012#include <linux/dma-mapping.h>
Russell King2f8163b2011-07-26 10:53:52 +010013#include <linux/gpio.h>
Andrew Victor877d7722007-05-11 20:49:56 +010014#include <linux/platform_device.h>
Andrew Victorf230d3f2007-11-19 13:47:20 +010015#include <linux/i2c-gpio.h>
Andrew Victor877d7722007-05-11 20:49:56 +010016
Andrew Victorf230d3f2007-11-19 13:47:20 +010017#include <linux/fb.h>
Andrew Victor877d7722007-05-11 20:49:56 +010018#include <video/atmel_lcdc.h>
19
Russell Kinga09e64f2008-08-05 16:14:15 +010020#include <mach/board.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010021#include <mach/at91sam9rl.h>
22#include <mach/at91sam9rl_matrix.h>
23#include <mach/at91sam9_smc.h>
Nicolas Ferre6ff89e92009-07-24 11:43:00 +010024#include <mach/at_hdmac.h>
Andrew Victor877d7722007-05-11 20:49:56 +010025
26#include "generic.h"
27
Andrew Victor877d7722007-05-11 20:49:56 +010028
29/* --------------------------------------------------------------------
Nicolas Ferre6ff89e92009-07-24 11:43:00 +010030 * HDMAC - AHB DMA Controller
31 * -------------------------------------------------------------------- */
32
33#if defined(CONFIG_AT_HDMAC) || defined(CONFIG_AT_HDMAC_MODULE)
34static u64 hdmac_dmamask = DMA_BIT_MASK(32);
35
36static struct at_dma_platform_data atdma_pdata = {
37 .nr_channels = 2,
38};
39
40static struct resource hdmac_resources[] = {
41 [0] = {
42 .start = AT91_BASE_SYS + AT91_DMA,
43 .end = AT91_BASE_SYS + AT91_DMA + SZ_512 - 1,
44 .flags = IORESOURCE_MEM,
45 },
46 [2] = {
47 .start = AT91SAM9RL_ID_DMA,
48 .end = AT91SAM9RL_ID_DMA,
49 .flags = IORESOURCE_IRQ,
50 },
51};
52
53static struct platform_device at_hdmac_device = {
54 .name = "at_hdmac",
55 .id = -1,
56 .dev = {
57 .dma_mask = &hdmac_dmamask,
58 .coherent_dma_mask = DMA_BIT_MASK(32),
59 .platform_data = &atdma_pdata,
60 },
61 .resource = hdmac_resources,
62 .num_resources = ARRAY_SIZE(hdmac_resources),
63};
64
65void __init at91_add_device_hdmac(void)
66{
67 dma_cap_set(DMA_MEMCPY, atdma_pdata.cap_mask);
68 platform_device_register(&at_hdmac_device);
69}
70#else
71void __init at91_add_device_hdmac(void) {}
72#endif
73
74/* --------------------------------------------------------------------
Nicolas Ferreba45ca42008-04-08 13:59:18 +010075 * USB HS Device (Gadget)
76 * -------------------------------------------------------------------- */
77
Jochen Friedrichdd0b3822011-10-25 20:51:06 +020078#if defined(CONFIG_USB_ATMEL_USBA) || defined(CONFIG_USB_ATMEL_USBA_MODULE)
Nicolas Ferreba45ca42008-04-08 13:59:18 +010079
80static struct resource usba_udc_resources[] = {
81 [0] = {
82 .start = AT91SAM9RL_UDPHS_FIFO,
83 .end = AT91SAM9RL_UDPHS_FIFO + SZ_512K - 1,
84 .flags = IORESOURCE_MEM,
85 },
86 [1] = {
87 .start = AT91SAM9RL_BASE_UDPHS,
88 .end = AT91SAM9RL_BASE_UDPHS + SZ_1K - 1,
89 .flags = IORESOURCE_MEM,
90 },
91 [2] = {
92 .start = AT91SAM9RL_ID_UDPHS,
93 .end = AT91SAM9RL_ID_UDPHS,
94 .flags = IORESOURCE_IRQ,
95 },
96};
97
98#define EP(nam, idx, maxpkt, maxbk, dma, isoc) \
99 [idx] = { \
100 .name = nam, \
101 .index = idx, \
102 .fifo_size = maxpkt, \
103 .nr_banks = maxbk, \
104 .can_dma = dma, \
105 .can_isoc = isoc, \
106 }
107
108static struct usba_ep_data usba_udc_ep[] __initdata = {
109 EP("ep0", 0, 64, 1, 0, 0),
110 EP("ep1", 1, 1024, 2, 1, 1),
111 EP("ep2", 2, 1024, 2, 1, 1),
112 EP("ep3", 3, 1024, 3, 1, 0),
113 EP("ep4", 4, 1024, 3, 1, 0),
114 EP("ep5", 5, 1024, 3, 1, 1),
115 EP("ep6", 6, 1024, 3, 1, 1),
116};
117
118#undef EP
119
120/*
121 * pdata doesn't have room for any endpoints, so we need to
122 * append room for the ones we need right after it.
123 */
124static struct {
125 struct usba_platform_data pdata;
126 struct usba_ep_data ep[7];
127} usba_udc_data;
128
129static struct platform_device at91_usba_udc_device = {
130 .name = "atmel_usba_udc",
131 .id = -1,
132 .dev = {
133 .platform_data = &usba_udc_data.pdata,
134 },
135 .resource = usba_udc_resources,
136 .num_resources = ARRAY_SIZE(usba_udc_resources),
137};
138
139void __init at91_add_device_usba(struct usba_platform_data *data)
140{
141 /*
142 * Invalid pins are 0 on AT91, but the usba driver is shared
143 * with AVR32, which use negative values instead. Once/if
144 * gpio_is_valid() is ported to AT91, revisit this code.
145 */
146 usba_udc_data.pdata.vbus_pin = -EINVAL;
147 usba_udc_data.pdata.num_ep = ARRAY_SIZE(usba_udc_ep);
Justin P. Mattock6eab04a2011-04-08 19:49:08 -0700148 memcpy(usba_udc_data.ep, usba_udc_ep, sizeof(usba_udc_ep));
Nicolas Ferreba45ca42008-04-08 13:59:18 +0100149
150 if (data && data->vbus_pin > 0) {
151 at91_set_gpio_input(data->vbus_pin, 0);
152 at91_set_deglitch(data->vbus_pin, 1);
153 usba_udc_data.pdata.vbus_pin = data->vbus_pin;
154 }
155
156 /* Pullup pin is handled internally by USB device peripheral */
157
Nicolas Ferreba45ca42008-04-08 13:59:18 +0100158 platform_device_register(&at91_usba_udc_device);
159}
160#else
161void __init at91_add_device_usba(struct usba_platform_data *data) {}
162#endif
163
164
165/* --------------------------------------------------------------------
Andrew Victor877d7722007-05-11 20:49:56 +0100166 * MMC / SD
167 * -------------------------------------------------------------------- */
168
169#if defined(CONFIG_MMC_AT91) || defined(CONFIG_MMC_AT91_MODULE)
Andrew Victorc6686ff2008-01-23 09:13:53 +0100170static u64 mmc_dmamask = DMA_BIT_MASK(32);
Andrew Victor877d7722007-05-11 20:49:56 +0100171static struct at91_mmc_data mmc_data;
172
173static struct resource mmc_resources[] = {
174 [0] = {
175 .start = AT91SAM9RL_BASE_MCI,
176 .end = AT91SAM9RL_BASE_MCI + SZ_16K - 1,
177 .flags = IORESOURCE_MEM,
178 },
179 [1] = {
180 .start = AT91SAM9RL_ID_MCI,
181 .end = AT91SAM9RL_ID_MCI,
182 .flags = IORESOURCE_IRQ,
183 },
184};
185
186static struct platform_device at91sam9rl_mmc_device = {
187 .name = "at91_mci",
188 .id = -1,
189 .dev = {
190 .dma_mask = &mmc_dmamask,
Andrew Victorc6686ff2008-01-23 09:13:53 +0100191 .coherent_dma_mask = DMA_BIT_MASK(32),
Andrew Victor877d7722007-05-11 20:49:56 +0100192 .platform_data = &mmc_data,
193 },
194 .resource = mmc_resources,
195 .num_resources = ARRAY_SIZE(mmc_resources),
196};
197
198void __init at91_add_device_mmc(short mmc_id, struct at91_mmc_data *data)
199{
200 if (!data)
201 return;
202
203 /* input/irq */
204 if (data->det_pin) {
205 at91_set_gpio_input(data->det_pin, 1);
206 at91_set_deglitch(data->det_pin, 1);
207 }
208 if (data->wp_pin)
209 at91_set_gpio_input(data->wp_pin, 1);
210 if (data->vcc_pin)
211 at91_set_gpio_output(data->vcc_pin, 0);
212
213 /* CLK */
214 at91_set_A_periph(AT91_PIN_PA2, 0);
215
216 /* CMD */
217 at91_set_A_periph(AT91_PIN_PA1, 1);
218
219 /* DAT0, maybe DAT1..DAT3 */
220 at91_set_A_periph(AT91_PIN_PA0, 1);
221 if (data->wire4) {
222 at91_set_A_periph(AT91_PIN_PA3, 1);
223 at91_set_A_periph(AT91_PIN_PA4, 1);
224 at91_set_A_periph(AT91_PIN_PA5, 1);
225 }
226
227 mmc_data = *data;
228 platform_device_register(&at91sam9rl_mmc_device);
229}
230#else
231void __init at91_add_device_mmc(short mmc_id, struct at91_mmc_data *data) {}
232#endif
233
234
235/* --------------------------------------------------------------------
236 * NAND / SmartMedia
237 * -------------------------------------------------------------------- */
238
Pieter du Preezf6ed6f72008-08-01 10:06:40 +0100239#if defined(CONFIG_MTD_NAND_ATMEL) || defined(CONFIG_MTD_NAND_ATMEL_MODULE)
HÃ¥vard Skinnemoen3c3796c2008-06-06 18:04:53 +0200240static struct atmel_nand_data nand_data;
Andrew Victor877d7722007-05-11 20:49:56 +0100241
242#define NAND_BASE AT91_CHIPSELECT_3
243
244static struct resource nand_resources[] = {
Andrew Victord7a24152008-04-02 21:44:44 +0100245 [0] = {
Andrew Victor877d7722007-05-11 20:49:56 +0100246 .start = NAND_BASE,
247 .end = NAND_BASE + SZ_256M - 1,
248 .flags = IORESOURCE_MEM,
Andrew Victord7a24152008-04-02 21:44:44 +0100249 },
250 [1] = {
251 .start = AT91_BASE_SYS + AT91_ECC,
252 .end = AT91_BASE_SYS + AT91_ECC + SZ_512 - 1,
253 .flags = IORESOURCE_MEM,
Andrew Victor877d7722007-05-11 20:49:56 +0100254 }
255};
256
HÃ¥vard Skinnemoen3c3796c2008-06-06 18:04:53 +0200257static struct platform_device atmel_nand_device = {
258 .name = "atmel_nand",
Andrew Victor877d7722007-05-11 20:49:56 +0100259 .id = -1,
260 .dev = {
261 .platform_data = &nand_data,
262 },
263 .resource = nand_resources,
264 .num_resources = ARRAY_SIZE(nand_resources),
265};
266
HÃ¥vard Skinnemoen3c3796c2008-06-06 18:04:53 +0200267void __init at91_add_device_nand(struct atmel_nand_data *data)
Andrew Victor877d7722007-05-11 20:49:56 +0100268{
269 unsigned long csa;
270
271 if (!data)
272 return;
273
274 csa = at91_sys_read(AT91_MATRIX_EBICSA);
275 at91_sys_write(AT91_MATRIX_EBICSA, csa | AT91_MATRIX_CS3A_SMC_SMARTMEDIA);
276
Andrew Victor877d7722007-05-11 20:49:56 +0100277 /* enable pin */
278 if (data->enable_pin)
279 at91_set_gpio_output(data->enable_pin, 1);
280
281 /* ready/busy pin */
282 if (data->rdy_pin)
283 at91_set_gpio_input(data->rdy_pin, 1);
284
285 /* card detect pin */
286 if (data->det_pin)
287 at91_set_gpio_input(data->det_pin, 1);
288
289 at91_set_A_periph(AT91_PIN_PB4, 0); /* NANDOE */
290 at91_set_A_periph(AT91_PIN_PB5, 0); /* NANDWE */
291
292 nand_data = *data;
HÃ¥vard Skinnemoen3c3796c2008-06-06 18:04:53 +0200293 platform_device_register(&atmel_nand_device);
Andrew Victor877d7722007-05-11 20:49:56 +0100294}
295
296#else
HÃ¥vard Skinnemoen3c3796c2008-06-06 18:04:53 +0200297void __init at91_add_device_nand(struct atmel_nand_data *data) {}
Andrew Victor877d7722007-05-11 20:49:56 +0100298#endif
299
300
301/* --------------------------------------------------------------------
302 * TWI (i2c)
303 * -------------------------------------------------------------------- */
304
Andrew Victorf230d3f2007-11-19 13:47:20 +0100305/*
306 * Prefer the GPIO code since the TWI controller isn't robust
307 * (gets overruns and underruns under load) and can only issue
308 * repeated STARTs in one scenario (the driver doesn't yet handle them).
309 */
310#if defined(CONFIG_I2C_GPIO) || defined(CONFIG_I2C_GPIO_MODULE)
311
312static struct i2c_gpio_platform_data pdata = {
313 .sda_pin = AT91_PIN_PA23,
314 .sda_is_open_drain = 1,
315 .scl_pin = AT91_PIN_PA24,
316 .scl_is_open_drain = 1,
317 .udelay = 2, /* ~100 kHz */
318};
319
320static struct platform_device at91sam9rl_twi_device = {
321 .name = "i2c-gpio",
322 .id = -1,
323 .dev.platform_data = &pdata,
324};
325
326void __init at91_add_device_i2c(struct i2c_board_info *devices, int nr_devices)
327{
328 at91_set_GPIO_periph(AT91_PIN_PA23, 1); /* TWD (SDA) */
329 at91_set_multi_drive(AT91_PIN_PA23, 1);
330
331 at91_set_GPIO_periph(AT91_PIN_PA24, 1); /* TWCK (SCL) */
332 at91_set_multi_drive(AT91_PIN_PA24, 1);
333
334 i2c_register_board_info(0, devices, nr_devices);
335 platform_device_register(&at91sam9rl_twi_device);
336}
337
338#elif defined(CONFIG_I2C_AT91) || defined(CONFIG_I2C_AT91_MODULE)
Andrew Victor877d7722007-05-11 20:49:56 +0100339
340static struct resource twi_resources[] = {
341 [0] = {
342 .start = AT91SAM9RL_BASE_TWI0,
343 .end = AT91SAM9RL_BASE_TWI0 + SZ_16K - 1,
344 .flags = IORESOURCE_MEM,
345 },
346 [1] = {
347 .start = AT91SAM9RL_ID_TWI0,
348 .end = AT91SAM9RL_ID_TWI0,
349 .flags = IORESOURCE_IRQ,
350 },
351};
352
353static struct platform_device at91sam9rl_twi_device = {
354 .name = "at91_i2c",
355 .id = -1,
356 .resource = twi_resources,
357 .num_resources = ARRAY_SIZE(twi_resources),
358};
359
Andrew Victorf230d3f2007-11-19 13:47:20 +0100360void __init at91_add_device_i2c(struct i2c_board_info *devices, int nr_devices)
Andrew Victor877d7722007-05-11 20:49:56 +0100361{
362 /* pins used for TWI interface */
363 at91_set_A_periph(AT91_PIN_PA23, 0); /* TWD */
364 at91_set_multi_drive(AT91_PIN_PA23, 1);
365
366 at91_set_A_periph(AT91_PIN_PA24, 0); /* TWCK */
367 at91_set_multi_drive(AT91_PIN_PA24, 1);
368
Andrew Victorf230d3f2007-11-19 13:47:20 +0100369 i2c_register_board_info(0, devices, nr_devices);
Andrew Victor877d7722007-05-11 20:49:56 +0100370 platform_device_register(&at91sam9rl_twi_device);
371}
372#else
Andrew Victorf230d3f2007-11-19 13:47:20 +0100373void __init at91_add_device_i2c(struct i2c_board_info *devices, int nr_devices) {}
Andrew Victor877d7722007-05-11 20:49:56 +0100374#endif
375
376
377/* --------------------------------------------------------------------
378 * SPI
379 * -------------------------------------------------------------------- */
380
381#if defined(CONFIG_SPI_ATMEL) || defined(CONFIG_SPI_ATMEL_MODULE)
Andrew Victorc6686ff2008-01-23 09:13:53 +0100382static u64 spi_dmamask = DMA_BIT_MASK(32);
Andrew Victor877d7722007-05-11 20:49:56 +0100383
384static struct resource spi_resources[] = {
385 [0] = {
386 .start = AT91SAM9RL_BASE_SPI,
387 .end = AT91SAM9RL_BASE_SPI + SZ_16K - 1,
388 .flags = IORESOURCE_MEM,
389 },
390 [1] = {
391 .start = AT91SAM9RL_ID_SPI,
392 .end = AT91SAM9RL_ID_SPI,
393 .flags = IORESOURCE_IRQ,
394 },
395};
396
397static struct platform_device at91sam9rl_spi_device = {
398 .name = "atmel_spi",
399 .id = 0,
400 .dev = {
401 .dma_mask = &spi_dmamask,
Andrew Victorc6686ff2008-01-23 09:13:53 +0100402 .coherent_dma_mask = DMA_BIT_MASK(32),
Andrew Victor877d7722007-05-11 20:49:56 +0100403 },
404 .resource = spi_resources,
405 .num_resources = ARRAY_SIZE(spi_resources),
406};
407
408static const unsigned spi_standard_cs[4] = { AT91_PIN_PA28, AT91_PIN_PB7, AT91_PIN_PD8, AT91_PIN_PD9 };
409
410
411void __init at91_add_device_spi(struct spi_board_info *devices, int nr_devices)
412{
413 int i;
414 unsigned long cs_pin;
415
416 at91_set_A_periph(AT91_PIN_PA25, 0); /* MISO */
417 at91_set_A_periph(AT91_PIN_PA26, 0); /* MOSI */
418 at91_set_A_periph(AT91_PIN_PA27, 0); /* SPCK */
419
420 /* Enable SPI chip-selects */
421 for (i = 0; i < nr_devices; i++) {
422 if (devices[i].controller_data)
423 cs_pin = (unsigned long) devices[i].controller_data;
424 else
425 cs_pin = spi_standard_cs[devices[i].chip_select];
426
427 /* enable chip-select pin */
428 at91_set_gpio_output(cs_pin, 1);
429
430 /* pass chip-select pin to driver */
431 devices[i].controller_data = (void *) cs_pin;
432 }
433
434 spi_register_board_info(devices, nr_devices);
435 platform_device_register(&at91sam9rl_spi_device);
436}
437#else
438void __init at91_add_device_spi(struct spi_board_info *devices, int nr_devices) {}
439#endif
440
441
442/* --------------------------------------------------------------------
Nicolas Ferre439a3302009-09-18 16:14:21 +0100443 * AC97
444 * -------------------------------------------------------------------- */
445
446#if defined(CONFIG_SND_ATMEL_AC97C) || defined(CONFIG_SND_ATMEL_AC97C_MODULE)
447static u64 ac97_dmamask = DMA_BIT_MASK(32);
448static struct ac97c_platform_data ac97_data;
449
450static struct resource ac97_resources[] = {
451 [0] = {
452 .start = AT91SAM9RL_BASE_AC97C,
453 .end = AT91SAM9RL_BASE_AC97C + SZ_16K - 1,
454 .flags = IORESOURCE_MEM,
455 },
456 [1] = {
457 .start = AT91SAM9RL_ID_AC97C,
458 .end = AT91SAM9RL_ID_AC97C,
459 .flags = IORESOURCE_IRQ,
460 },
461};
462
463static struct platform_device at91sam9rl_ac97_device = {
464 .name = "atmel_ac97c",
465 .id = 0,
466 .dev = {
467 .dma_mask = &ac97_dmamask,
468 .coherent_dma_mask = DMA_BIT_MASK(32),
469 .platform_data = &ac97_data,
470 },
471 .resource = ac97_resources,
472 .num_resources = ARRAY_SIZE(ac97_resources),
473};
474
475void __init at91_add_device_ac97(struct ac97c_platform_data *data)
476{
477 if (!data)
478 return;
479
480 at91_set_A_periph(AT91_PIN_PD1, 0); /* AC97FS */
481 at91_set_A_periph(AT91_PIN_PD2, 0); /* AC97CK */
482 at91_set_A_periph(AT91_PIN_PD3, 0); /* AC97TX */
483 at91_set_A_periph(AT91_PIN_PD4, 0); /* AC97RX */
484
485 /* reset */
486 if (data->reset_pin)
487 at91_set_gpio_output(data->reset_pin, 0);
488
489 ac97_data = *data;
490 platform_device_register(&at91sam9rl_ac97_device);
491}
492#else
493void __init at91_add_device_ac97(struct ac97c_platform_data *data) {}
494#endif
495
496
497/* --------------------------------------------------------------------
Andrew Victor877d7722007-05-11 20:49:56 +0100498 * LCD Controller
499 * -------------------------------------------------------------------- */
500
501#if defined(CONFIG_FB_ATMEL) || defined(CONFIG_FB_ATMEL_MODULE)
Andrew Victorc6686ff2008-01-23 09:13:53 +0100502static u64 lcdc_dmamask = DMA_BIT_MASK(32);
Andrew Victor877d7722007-05-11 20:49:56 +0100503static struct atmel_lcdfb_info lcdc_data;
504
505static struct resource lcdc_resources[] = {
506 [0] = {
507 .start = AT91SAM9RL_LCDC_BASE,
508 .end = AT91SAM9RL_LCDC_BASE + SZ_4K - 1,
509 .flags = IORESOURCE_MEM,
510 },
511 [1] = {
512 .start = AT91SAM9RL_ID_LCDC,
513 .end = AT91SAM9RL_ID_LCDC,
514 .flags = IORESOURCE_IRQ,
515 },
Andrew Victor877d7722007-05-11 20:49:56 +0100516};
517
518static struct platform_device at91_lcdc_device = {
519 .name = "atmel_lcdfb",
520 .id = 0,
521 .dev = {
522 .dma_mask = &lcdc_dmamask,
Andrew Victorc6686ff2008-01-23 09:13:53 +0100523 .coherent_dma_mask = DMA_BIT_MASK(32),
Andrew Victor877d7722007-05-11 20:49:56 +0100524 .platform_data = &lcdc_data,
525 },
526 .resource = lcdc_resources,
527 .num_resources = ARRAY_SIZE(lcdc_resources),
528};
529
530void __init at91_add_device_lcdc(struct atmel_lcdfb_info *data)
531{
532 if (!data) {
533 return;
534 }
535
536 at91_set_B_periph(AT91_PIN_PC1, 0); /* LCDPWR */
537 at91_set_A_periph(AT91_PIN_PC5, 0); /* LCDHSYNC */
538 at91_set_A_periph(AT91_PIN_PC6, 0); /* LCDDOTCK */
539 at91_set_A_periph(AT91_PIN_PC7, 0); /* LCDDEN */
540 at91_set_A_periph(AT91_PIN_PC3, 0); /* LCDCC */
541 at91_set_B_periph(AT91_PIN_PC9, 0); /* LCDD3 */
542 at91_set_B_periph(AT91_PIN_PC10, 0); /* LCDD4 */
543 at91_set_B_periph(AT91_PIN_PC11, 0); /* LCDD5 */
544 at91_set_B_periph(AT91_PIN_PC12, 0); /* LCDD6 */
545 at91_set_B_periph(AT91_PIN_PC13, 0); /* LCDD7 */
546 at91_set_B_periph(AT91_PIN_PC15, 0); /* LCDD11 */
547 at91_set_B_periph(AT91_PIN_PC16, 0); /* LCDD12 */
548 at91_set_B_periph(AT91_PIN_PC17, 0); /* LCDD13 */
549 at91_set_B_periph(AT91_PIN_PC18, 0); /* LCDD14 */
550 at91_set_B_periph(AT91_PIN_PC19, 0); /* LCDD15 */
551 at91_set_B_periph(AT91_PIN_PC20, 0); /* LCDD18 */
552 at91_set_B_periph(AT91_PIN_PC21, 0); /* LCDD19 */
553 at91_set_B_periph(AT91_PIN_PC22, 0); /* LCDD20 */
554 at91_set_B_periph(AT91_PIN_PC23, 0); /* LCDD21 */
555 at91_set_B_periph(AT91_PIN_PC24, 0); /* LCDD22 */
556 at91_set_B_periph(AT91_PIN_PC25, 0); /* LCDD23 */
557
558 lcdc_data = *data;
559 platform_device_register(&at91_lcdc_device);
560}
561#else
562void __init at91_add_device_lcdc(struct atmel_lcdfb_info *data) {}
563#endif
564
565
566/* --------------------------------------------------------------------
Andrew Victore5f40bf2008-04-02 21:58:00 +0100567 * Timer/Counter block
568 * -------------------------------------------------------------------- */
569
570#ifdef CONFIG_ATMEL_TCLIB
571
572static struct resource tcb_resources[] = {
573 [0] = {
574 .start = AT91SAM9RL_BASE_TCB0,
575 .end = AT91SAM9RL_BASE_TCB0 + SZ_16K - 1,
576 .flags = IORESOURCE_MEM,
577 },
578 [1] = {
579 .start = AT91SAM9RL_ID_TC0,
580 .end = AT91SAM9RL_ID_TC0,
581 .flags = IORESOURCE_IRQ,
582 },
583 [2] = {
584 .start = AT91SAM9RL_ID_TC1,
585 .end = AT91SAM9RL_ID_TC1,
586 .flags = IORESOURCE_IRQ,
587 },
588 [3] = {
589 .start = AT91SAM9RL_ID_TC2,
590 .end = AT91SAM9RL_ID_TC2,
591 .flags = IORESOURCE_IRQ,
592 },
593};
594
595static struct platform_device at91sam9rl_tcb_device = {
596 .name = "atmel_tcb",
597 .id = 0,
598 .resource = tcb_resources,
599 .num_resources = ARRAY_SIZE(tcb_resources),
600};
601
602static void __init at91_add_device_tc(void)
603{
Andrew Victore5f40bf2008-04-02 21:58:00 +0100604 platform_device_register(&at91sam9rl_tcb_device);
605}
606#else
607static void __init at91_add_device_tc(void) { }
608#endif
609
610
611/* --------------------------------------------------------------------
Andrew Victorf7647e62008-09-18 19:45:35 +0100612 * Touchscreen
613 * -------------------------------------------------------------------- */
614
615#if defined(CONFIG_TOUCHSCREEN_ATMEL_TSADCC) || defined(CONFIG_TOUCHSCREEN_ATMEL_TSADCC_MODULE)
616static u64 tsadcc_dmamask = DMA_BIT_MASK(32);
Nicolas Ferre423c9b02009-11-19 09:31:20 -0800617static struct at91_tsadcc_data tsadcc_data;
Andrew Victorf7647e62008-09-18 19:45:35 +0100618
619static struct resource tsadcc_resources[] = {
620 [0] = {
621 .start = AT91SAM9RL_BASE_TSC,
622 .end = AT91SAM9RL_BASE_TSC + SZ_16K - 1,
623 .flags = IORESOURCE_MEM,
624 },
625 [1] = {
626 .start = AT91SAM9RL_ID_TSC,
627 .end = AT91SAM9RL_ID_TSC,
628 .flags = IORESOURCE_IRQ,
629 }
630};
631
632static struct platform_device at91sam9rl_tsadcc_device = {
633 .name = "atmel_tsadcc",
634 .id = -1,
635 .dev = {
636 .dma_mask = &tsadcc_dmamask,
637 .coherent_dma_mask = DMA_BIT_MASK(32),
Nicolas Ferre423c9b02009-11-19 09:31:20 -0800638 .platform_data = &tsadcc_data,
Andrew Victorf7647e62008-09-18 19:45:35 +0100639 },
640 .resource = tsadcc_resources,
641 .num_resources = ARRAY_SIZE(tsadcc_resources),
642};
643
Nicolas Ferre423c9b02009-11-19 09:31:20 -0800644void __init at91_add_device_tsadcc(struct at91_tsadcc_data *data)
Andrew Victorf7647e62008-09-18 19:45:35 +0100645{
Nicolas Ferre423c9b02009-11-19 09:31:20 -0800646 if (!data)
647 return;
648
Andrew Victorf7647e62008-09-18 19:45:35 +0100649 at91_set_A_periph(AT91_PIN_PA17, 0); /* AD0_XR */
650 at91_set_A_periph(AT91_PIN_PA18, 0); /* AD1_XL */
651 at91_set_A_periph(AT91_PIN_PA19, 0); /* AD2_YT */
652 at91_set_A_periph(AT91_PIN_PA20, 0); /* AD3_TB */
653
Nicolas Ferre423c9b02009-11-19 09:31:20 -0800654 tsadcc_data = *data;
Andrew Victorf7647e62008-09-18 19:45:35 +0100655 platform_device_register(&at91sam9rl_tsadcc_device);
656}
657#else
Nicolas Ferre423c9b02009-11-19 09:31:20 -0800658void __init at91_add_device_tsadcc(struct at91_tsadcc_data *data) {}
Andrew Victorf7647e62008-09-18 19:45:35 +0100659#endif
660
661
662/* --------------------------------------------------------------------
Andrew Victor884f5a62008-01-23 09:11:13 +0100663 * RTC
664 * -------------------------------------------------------------------- */
665
666#if defined(CONFIG_RTC_DRV_AT91RM9200) || defined(CONFIG_RTC_DRV_AT91RM9200_MODULE)
667static struct platform_device at91sam9rl_rtc_device = {
668 .name = "at91_rtc",
669 .id = -1,
670 .num_resources = 0,
671};
672
673static void __init at91_add_device_rtc(void)
674{
675 platform_device_register(&at91sam9rl_rtc_device);
676}
677#else
678static void __init at91_add_device_rtc(void) {}
679#endif
680
681
682/* --------------------------------------------------------------------
683 * RTT
684 * -------------------------------------------------------------------- */
685
686static struct resource rtt_resources[] = {
687 {
688 .start = AT91_BASE_SYS + AT91_RTT,
689 .end = AT91_BASE_SYS + AT91_RTT + SZ_16 - 1,
690 .flags = IORESOURCE_MEM,
691 }
692};
693
694static struct platform_device at91sam9rl_rtt_device = {
695 .name = "at91_rtt",
Andrew Victor4fd92122008-04-02 21:55:19 +0100696 .id = 0,
Andrew Victor884f5a62008-01-23 09:11:13 +0100697 .resource = rtt_resources,
698 .num_resources = ARRAY_SIZE(rtt_resources),
699};
700
701static void __init at91_add_device_rtt(void)
702{
703 platform_device_register(&at91sam9rl_rtt_device);
704}
705
706
707/* --------------------------------------------------------------------
708 * Watchdog
709 * -------------------------------------------------------------------- */
710
Andrew Victor2af29b72009-02-11 21:23:10 +0100711#if defined(CONFIG_AT91SAM9X_WATCHDOG) || defined(CONFIG_AT91SAM9X_WATCHDOG_MODULE)
Andrew Victor884f5a62008-01-23 09:11:13 +0100712static struct platform_device at91sam9rl_wdt_device = {
713 .name = "at91_wdt",
714 .id = -1,
715 .num_resources = 0,
716};
717
718static void __init at91_add_device_watchdog(void)
719{
720 platform_device_register(&at91sam9rl_wdt_device);
721}
722#else
723static void __init at91_add_device_watchdog(void) {}
724#endif
725
726
727/* --------------------------------------------------------------------
Andrew Victorbb1ad682008-09-18 19:42:37 +0100728 * PWM
729 * --------------------------------------------------------------------*/
730
731#if defined(CONFIG_ATMEL_PWM)
732static u32 pwm_mask;
733
734static struct resource pwm_resources[] = {
735 [0] = {
736 .start = AT91SAM9RL_BASE_PWMC,
737 .end = AT91SAM9RL_BASE_PWMC + SZ_16K - 1,
738 .flags = IORESOURCE_MEM,
739 },
740 [1] = {
741 .start = AT91SAM9RL_ID_PWMC,
742 .end = AT91SAM9RL_ID_PWMC,
743 .flags = IORESOURCE_IRQ,
744 },
745};
746
747static struct platform_device at91sam9rl_pwm0_device = {
748 .name = "atmel_pwm",
749 .id = -1,
750 .dev = {
751 .platform_data = &pwm_mask,
752 },
753 .resource = pwm_resources,
754 .num_resources = ARRAY_SIZE(pwm_resources),
755};
756
757void __init at91_add_device_pwm(u32 mask)
758{
759 if (mask & (1 << AT91_PWM0))
760 at91_set_B_periph(AT91_PIN_PB8, 1); /* enable PWM0 */
761
762 if (mask & (1 << AT91_PWM1))
763 at91_set_B_periph(AT91_PIN_PB9, 1); /* enable PWM1 */
764
765 if (mask & (1 << AT91_PWM2))
766 at91_set_B_periph(AT91_PIN_PD5, 1); /* enable PWM2 */
767
768 if (mask & (1 << AT91_PWM3))
769 at91_set_B_periph(AT91_PIN_PD8, 1); /* enable PWM3 */
770
771 pwm_mask = mask;
772
773 platform_device_register(&at91sam9rl_pwm0_device);
774}
775#else
776void __init at91_add_device_pwm(u32 mask) {}
777#endif
778
779
780/* --------------------------------------------------------------------
Andrew Victorbfbc3262008-01-23 09:18:06 +0100781 * SSC -- Synchronous Serial Controller
782 * -------------------------------------------------------------------- */
783
784#if defined(CONFIG_ATMEL_SSC) || defined(CONFIG_ATMEL_SSC_MODULE)
785static u64 ssc0_dmamask = DMA_BIT_MASK(32);
786
787static struct resource ssc0_resources[] = {
788 [0] = {
789 .start = AT91SAM9RL_BASE_SSC0,
790 .end = AT91SAM9RL_BASE_SSC0 + SZ_16K - 1,
791 .flags = IORESOURCE_MEM,
792 },
793 [1] = {
794 .start = AT91SAM9RL_ID_SSC0,
795 .end = AT91SAM9RL_ID_SSC0,
796 .flags = IORESOURCE_IRQ,
797 },
798};
799
800static struct platform_device at91sam9rl_ssc0_device = {
801 .name = "ssc",
802 .id = 0,
803 .dev = {
804 .dma_mask = &ssc0_dmamask,
805 .coherent_dma_mask = DMA_BIT_MASK(32),
806 },
807 .resource = ssc0_resources,
808 .num_resources = ARRAY_SIZE(ssc0_resources),
809};
810
811static inline void configure_ssc0_pins(unsigned pins)
812{
813 if (pins & ATMEL_SSC_TF)
814 at91_set_A_periph(AT91_PIN_PC0, 1);
815 if (pins & ATMEL_SSC_TK)
816 at91_set_A_periph(AT91_PIN_PC1, 1);
817 if (pins & ATMEL_SSC_TD)
818 at91_set_A_periph(AT91_PIN_PA15, 1);
819 if (pins & ATMEL_SSC_RD)
820 at91_set_A_periph(AT91_PIN_PA16, 1);
821 if (pins & ATMEL_SSC_RK)
822 at91_set_B_periph(AT91_PIN_PA10, 1);
823 if (pins & ATMEL_SSC_RF)
824 at91_set_B_periph(AT91_PIN_PA22, 1);
825}
826
827static u64 ssc1_dmamask = DMA_BIT_MASK(32);
828
829static struct resource ssc1_resources[] = {
830 [0] = {
831 .start = AT91SAM9RL_BASE_SSC1,
832 .end = AT91SAM9RL_BASE_SSC1 + SZ_16K - 1,
833 .flags = IORESOURCE_MEM,
834 },
835 [1] = {
836 .start = AT91SAM9RL_ID_SSC1,
837 .end = AT91SAM9RL_ID_SSC1,
838 .flags = IORESOURCE_IRQ,
839 },
840};
841
842static struct platform_device at91sam9rl_ssc1_device = {
843 .name = "ssc",
844 .id = 1,
845 .dev = {
846 .dma_mask = &ssc1_dmamask,
847 .coherent_dma_mask = DMA_BIT_MASK(32),
848 },
849 .resource = ssc1_resources,
850 .num_resources = ARRAY_SIZE(ssc1_resources),
851};
852
853static inline void configure_ssc1_pins(unsigned pins)
854{
855 if (pins & ATMEL_SSC_TF)
856 at91_set_B_periph(AT91_PIN_PA29, 1);
857 if (pins & ATMEL_SSC_TK)
858 at91_set_B_periph(AT91_PIN_PA30, 1);
859 if (pins & ATMEL_SSC_TD)
860 at91_set_B_periph(AT91_PIN_PA13, 1);
861 if (pins & ATMEL_SSC_RD)
862 at91_set_B_periph(AT91_PIN_PA14, 1);
863 if (pins & ATMEL_SSC_RK)
864 at91_set_B_periph(AT91_PIN_PA9, 1);
865 if (pins & ATMEL_SSC_RF)
866 at91_set_B_periph(AT91_PIN_PA8, 1);
867}
868
869/*
Andrew Victorbfbc3262008-01-23 09:18:06 +0100870 * SSC controllers are accessed through library code, instead of any
871 * kind of all-singing/all-dancing driver. For example one could be
872 * used by a particular I2S audio codec's driver, while another one
873 * on the same system might be used by a custom data capture driver.
874 */
875void __init at91_add_device_ssc(unsigned id, unsigned pins)
876{
877 struct platform_device *pdev;
878
879 /*
880 * NOTE: caller is responsible for passing information matching
881 * "pins" to whatever will be using each particular controller.
882 */
883 switch (id) {
884 case AT91SAM9RL_ID_SSC0:
885 pdev = &at91sam9rl_ssc0_device;
886 configure_ssc0_pins(pins);
Andrew Victorbfbc3262008-01-23 09:18:06 +0100887 break;
888 case AT91SAM9RL_ID_SSC1:
889 pdev = &at91sam9rl_ssc1_device;
890 configure_ssc1_pins(pins);
Andrew Victorbfbc3262008-01-23 09:18:06 +0100891 break;
892 default:
893 return;
894 }
895
896 platform_device_register(pdev);
897}
898
899#else
900void __init at91_add_device_ssc(unsigned id, unsigned pins) {}
901#endif
902
903
904/* --------------------------------------------------------------------
Andrew Victor877d7722007-05-11 20:49:56 +0100905 * UART
906 * -------------------------------------------------------------------- */
907
908#if defined(CONFIG_SERIAL_ATMEL)
909static struct resource dbgu_resources[] = {
910 [0] = {
Jean-Christophe PLAGNIOL-VILLARDb3c41f42011-09-18 09:56:35 +0800911 .start = AT91_BASE_SYS + AT91_DBGU,
912 .end = AT91_BASE_SYS + AT91_DBGU + SZ_512 - 1,
Andrew Victor877d7722007-05-11 20:49:56 +0100913 .flags = IORESOURCE_MEM,
914 },
915 [1] = {
916 .start = AT91_ID_SYS,
917 .end = AT91_ID_SYS,
918 .flags = IORESOURCE_IRQ,
919 },
920};
921
922static struct atmel_uart_data dbgu_data = {
923 .use_dma_tx = 0,
924 .use_dma_rx = 0, /* DBGU not capable of receive DMA */
Andrew Victor877d7722007-05-11 20:49:56 +0100925};
926
Andrew Victorc6686ff2008-01-23 09:13:53 +0100927static u64 dbgu_dmamask = DMA_BIT_MASK(32);
928
Andrew Victor877d7722007-05-11 20:49:56 +0100929static struct platform_device at91sam9rl_dbgu_device = {
930 .name = "atmel_usart",
931 .id = 0,
932 .dev = {
Andrew Victorc6686ff2008-01-23 09:13:53 +0100933 .dma_mask = &dbgu_dmamask,
934 .coherent_dma_mask = DMA_BIT_MASK(32),
935 .platform_data = &dbgu_data,
Andrew Victor877d7722007-05-11 20:49:56 +0100936 },
937 .resource = dbgu_resources,
938 .num_resources = ARRAY_SIZE(dbgu_resources),
939};
940
941static inline void configure_dbgu_pins(void)
942{
943 at91_set_A_periph(AT91_PIN_PA21, 0); /* DRXD */
944 at91_set_A_periph(AT91_PIN_PA22, 1); /* DTXD */
945}
946
947static struct resource uart0_resources[] = {
948 [0] = {
949 .start = AT91SAM9RL_BASE_US0,
950 .end = AT91SAM9RL_BASE_US0 + SZ_16K - 1,
951 .flags = IORESOURCE_MEM,
952 },
953 [1] = {
954 .start = AT91SAM9RL_ID_US0,
955 .end = AT91SAM9RL_ID_US0,
956 .flags = IORESOURCE_IRQ,
957 },
958};
959
960static struct atmel_uart_data uart0_data = {
961 .use_dma_tx = 1,
962 .use_dma_rx = 1,
963};
964
Andrew Victorc6686ff2008-01-23 09:13:53 +0100965static u64 uart0_dmamask = DMA_BIT_MASK(32);
966
Andrew Victor877d7722007-05-11 20:49:56 +0100967static struct platform_device at91sam9rl_uart0_device = {
968 .name = "atmel_usart",
969 .id = 1,
970 .dev = {
Andrew Victorc6686ff2008-01-23 09:13:53 +0100971 .dma_mask = &uart0_dmamask,
972 .coherent_dma_mask = DMA_BIT_MASK(32),
973 .platform_data = &uart0_data,
Andrew Victor877d7722007-05-11 20:49:56 +0100974 },
975 .resource = uart0_resources,
976 .num_resources = ARRAY_SIZE(uart0_resources),
977};
978
Andrew Victorc8f385a2008-01-23 09:25:15 +0100979static inline void configure_usart0_pins(unsigned pins)
Andrew Victor877d7722007-05-11 20:49:56 +0100980{
981 at91_set_A_periph(AT91_PIN_PA6, 1); /* TXD0 */
982 at91_set_A_periph(AT91_PIN_PA7, 0); /* RXD0 */
Andrew Victorc8f385a2008-01-23 09:25:15 +0100983
984 if (pins & ATMEL_UART_RTS)
985 at91_set_A_periph(AT91_PIN_PA9, 0); /* RTS0 */
986 if (pins & ATMEL_UART_CTS)
987 at91_set_A_periph(AT91_PIN_PA10, 0); /* CTS0 */
988 if (pins & ATMEL_UART_DSR)
989 at91_set_A_periph(AT91_PIN_PD14, 0); /* DSR0 */
990 if (pins & ATMEL_UART_DTR)
991 at91_set_A_periph(AT91_PIN_PD15, 0); /* DTR0 */
992 if (pins & ATMEL_UART_DCD)
993 at91_set_A_periph(AT91_PIN_PD16, 0); /* DCD0 */
994 if (pins & ATMEL_UART_RI)
995 at91_set_A_periph(AT91_PIN_PD17, 0); /* RI0 */
Andrew Victor877d7722007-05-11 20:49:56 +0100996}
997
998static struct resource uart1_resources[] = {
999 [0] = {
1000 .start = AT91SAM9RL_BASE_US1,
1001 .end = AT91SAM9RL_BASE_US1 + SZ_16K - 1,
1002 .flags = IORESOURCE_MEM,
1003 },
1004 [1] = {
1005 .start = AT91SAM9RL_ID_US1,
1006 .end = AT91SAM9RL_ID_US1,
1007 .flags = IORESOURCE_IRQ,
1008 },
1009};
1010
1011static struct atmel_uart_data uart1_data = {
1012 .use_dma_tx = 1,
1013 .use_dma_rx = 1,
1014};
1015
Andrew Victorc6686ff2008-01-23 09:13:53 +01001016static u64 uart1_dmamask = DMA_BIT_MASK(32);
1017
Andrew Victor877d7722007-05-11 20:49:56 +01001018static struct platform_device at91sam9rl_uart1_device = {
1019 .name = "atmel_usart",
1020 .id = 2,
1021 .dev = {
Andrew Victorc6686ff2008-01-23 09:13:53 +01001022 .dma_mask = &uart1_dmamask,
1023 .coherent_dma_mask = DMA_BIT_MASK(32),
1024 .platform_data = &uart1_data,
Andrew Victor877d7722007-05-11 20:49:56 +01001025 },
1026 .resource = uart1_resources,
1027 .num_resources = ARRAY_SIZE(uart1_resources),
1028};
1029
Andrew Victorc8f385a2008-01-23 09:25:15 +01001030static inline void configure_usart1_pins(unsigned pins)
Andrew Victor877d7722007-05-11 20:49:56 +01001031{
1032 at91_set_A_periph(AT91_PIN_PA11, 1); /* TXD1 */
1033 at91_set_A_periph(AT91_PIN_PA12, 0); /* RXD1 */
Andrew Victorc8f385a2008-01-23 09:25:15 +01001034
1035 if (pins & ATMEL_UART_RTS)
1036 at91_set_B_periph(AT91_PIN_PA18, 0); /* RTS1 */
1037 if (pins & ATMEL_UART_CTS)
1038 at91_set_B_periph(AT91_PIN_PA19, 0); /* CTS1 */
Andrew Victor877d7722007-05-11 20:49:56 +01001039}
1040
1041static struct resource uart2_resources[] = {
1042 [0] = {
1043 .start = AT91SAM9RL_BASE_US2,
1044 .end = AT91SAM9RL_BASE_US2 + SZ_16K - 1,
1045 .flags = IORESOURCE_MEM,
1046 },
1047 [1] = {
1048 .start = AT91SAM9RL_ID_US2,
1049 .end = AT91SAM9RL_ID_US2,
1050 .flags = IORESOURCE_IRQ,
1051 },
1052};
1053
1054static struct atmel_uart_data uart2_data = {
1055 .use_dma_tx = 1,
1056 .use_dma_rx = 1,
1057};
1058
Andrew Victorc6686ff2008-01-23 09:13:53 +01001059static u64 uart2_dmamask = DMA_BIT_MASK(32);
1060
Andrew Victor877d7722007-05-11 20:49:56 +01001061static struct platform_device at91sam9rl_uart2_device = {
1062 .name = "atmel_usart",
1063 .id = 3,
1064 .dev = {
Andrew Victorc6686ff2008-01-23 09:13:53 +01001065 .dma_mask = &uart2_dmamask,
1066 .coherent_dma_mask = DMA_BIT_MASK(32),
1067 .platform_data = &uart2_data,
Andrew Victor877d7722007-05-11 20:49:56 +01001068 },
1069 .resource = uart2_resources,
1070 .num_resources = ARRAY_SIZE(uart2_resources),
1071};
1072
Andrew Victorc8f385a2008-01-23 09:25:15 +01001073static inline void configure_usart2_pins(unsigned pins)
Andrew Victor877d7722007-05-11 20:49:56 +01001074{
1075 at91_set_A_periph(AT91_PIN_PA13, 1); /* TXD2 */
1076 at91_set_A_periph(AT91_PIN_PA14, 0); /* RXD2 */
Andrew Victorc8f385a2008-01-23 09:25:15 +01001077
1078 if (pins & ATMEL_UART_RTS)
1079 at91_set_A_periph(AT91_PIN_PA29, 0); /* RTS2 */
1080 if (pins & ATMEL_UART_CTS)
1081 at91_set_A_periph(AT91_PIN_PA30, 0); /* CTS2 */
Andrew Victor877d7722007-05-11 20:49:56 +01001082}
1083
1084static struct resource uart3_resources[] = {
1085 [0] = {
1086 .start = AT91SAM9RL_BASE_US3,
1087 .end = AT91SAM9RL_BASE_US3 + SZ_16K - 1,
1088 .flags = IORESOURCE_MEM,
1089 },
1090 [1] = {
1091 .start = AT91SAM9RL_ID_US3,
1092 .end = AT91SAM9RL_ID_US3,
1093 .flags = IORESOURCE_IRQ,
1094 },
1095};
1096
1097static struct atmel_uart_data uart3_data = {
1098 .use_dma_tx = 1,
1099 .use_dma_rx = 1,
1100};
1101
Andrew Victorc6686ff2008-01-23 09:13:53 +01001102static u64 uart3_dmamask = DMA_BIT_MASK(32);
1103
Andrew Victor877d7722007-05-11 20:49:56 +01001104static struct platform_device at91sam9rl_uart3_device = {
1105 .name = "atmel_usart",
1106 .id = 4,
1107 .dev = {
Andrew Victorc6686ff2008-01-23 09:13:53 +01001108 .dma_mask = &uart3_dmamask,
1109 .coherent_dma_mask = DMA_BIT_MASK(32),
1110 .platform_data = &uart3_data,
Andrew Victor877d7722007-05-11 20:49:56 +01001111 },
1112 .resource = uart3_resources,
1113 .num_resources = ARRAY_SIZE(uart3_resources),
1114};
1115
Andrew Victorc8f385a2008-01-23 09:25:15 +01001116static inline void configure_usart3_pins(unsigned pins)
Andrew Victor877d7722007-05-11 20:49:56 +01001117{
1118 at91_set_A_periph(AT91_PIN_PB0, 1); /* TXD3 */
1119 at91_set_A_periph(AT91_PIN_PB1, 0); /* RXD3 */
Andrew Victorc8f385a2008-01-23 09:25:15 +01001120
1121 if (pins & ATMEL_UART_RTS)
1122 at91_set_B_periph(AT91_PIN_PD4, 0); /* RTS3 */
1123 if (pins & ATMEL_UART_CTS)
1124 at91_set_B_periph(AT91_PIN_PD3, 0); /* CTS3 */
Andrew Victor877d7722007-05-11 20:49:56 +01001125}
1126
Andrew Victor11aadac2008-04-15 21:16:38 +01001127static struct platform_device *__initdata at91_uarts[ATMEL_MAX_UART]; /* the UARTs to use */
Andrew Victor877d7722007-05-11 20:49:56 +01001128struct platform_device *atmel_default_console_device; /* the serial console device */
1129
Andrew Victorc8f385a2008-01-23 09:25:15 +01001130void __init at91_register_uart(unsigned id, unsigned portnr, unsigned pins)
1131{
1132 struct platform_device *pdev;
Jean-Christophe PLAGNIOL-VILLARD2b348e22011-04-10 14:10:05 +08001133 struct atmel_uart_data *pdata;
Andrew Victorc8f385a2008-01-23 09:25:15 +01001134
1135 switch (id) {
1136 case 0: /* DBGU */
1137 pdev = &at91sam9rl_dbgu_device;
1138 configure_dbgu_pins();
Andrew Victorc8f385a2008-01-23 09:25:15 +01001139 break;
1140 case AT91SAM9RL_ID_US0:
1141 pdev = &at91sam9rl_uart0_device;
1142 configure_usart0_pins(pins);
Andrew Victorc8f385a2008-01-23 09:25:15 +01001143 break;
1144 case AT91SAM9RL_ID_US1:
1145 pdev = &at91sam9rl_uart1_device;
1146 configure_usart1_pins(pins);
Andrew Victorc8f385a2008-01-23 09:25:15 +01001147 break;
1148 case AT91SAM9RL_ID_US2:
1149 pdev = &at91sam9rl_uart2_device;
1150 configure_usart2_pins(pins);
Andrew Victorc8f385a2008-01-23 09:25:15 +01001151 break;
1152 case AT91SAM9RL_ID_US3:
1153 pdev = &at91sam9rl_uart3_device;
1154 configure_usart3_pins(pins);
Andrew Victorc8f385a2008-01-23 09:25:15 +01001155 break;
1156 default:
1157 return;
1158 }
Jean-Christophe PLAGNIOL-VILLARD2b348e22011-04-10 14:10:05 +08001159 pdata = pdev->dev.platform_data;
1160 pdata->num = portnr; /* update to mapped ID */
Andrew Victorc8f385a2008-01-23 09:25:15 +01001161
1162 if (portnr < ATMEL_MAX_UART)
1163 at91_uarts[portnr] = pdev;
1164}
1165
1166void __init at91_set_serial_console(unsigned portnr)
1167{
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +01001168 if (portnr < ATMEL_MAX_UART) {
Andrew Victorc8f385a2008-01-23 09:25:15 +01001169 atmel_default_console_device = at91_uarts[portnr];
Jean-Christophe PLAGNIOL-VILLARD5c1f9662011-06-21 11:24:33 +08001170 at91sam9rl_set_console_clock(at91_uarts[portnr]->id);
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +01001171 }
Andrew Victorc8f385a2008-01-23 09:25:15 +01001172}
1173
Andrew Victor877d7722007-05-11 20:49:56 +01001174void __init at91_add_device_serial(void)
1175{
1176 int i;
1177
1178 for (i = 0; i < ATMEL_MAX_UART; i++) {
1179 if (at91_uarts[i])
1180 platform_device_register(at91_uarts[i]);
1181 }
Andrew Victor11aadac2008-04-15 21:16:38 +01001182
1183 if (!atmel_default_console_device)
1184 printk(KERN_INFO "AT91: No default serial console defined.\n");
Andrew Victor877d7722007-05-11 20:49:56 +01001185}
1186#else
Andrew Victorc8f385a2008-01-23 09:25:15 +01001187void __init at91_register_uart(unsigned id, unsigned portnr, unsigned pins) {}
1188void __init at91_set_serial_console(unsigned portnr) {}
Andrew Victor877d7722007-05-11 20:49:56 +01001189void __init at91_add_device_serial(void) {}
1190#endif
1191
1192
1193/* -------------------------------------------------------------------- */
1194
1195/*
1196 * These devices are always present and don't need any board-specific
1197 * setup.
1198 */
1199static int __init at91_add_standard_devices(void)
1200{
Nicolas Ferre6ff89e92009-07-24 11:43:00 +01001201 at91_add_device_hdmac();
Andrew Victor884f5a62008-01-23 09:11:13 +01001202 at91_add_device_rtc();
1203 at91_add_device_rtt();
1204 at91_add_device_watchdog();
Andrew Victore5f40bf2008-04-02 21:58:00 +01001205 at91_add_device_tc();
Andrew Victor877d7722007-05-11 20:49:56 +01001206 return 0;
1207}
1208
1209arch_initcall(at91_add_standard_devices);