blob: 23bd0c4f70b1670cd69f4abb31123c93167c1dac [file] [log] [blame]
Ben Skeggs6ee73862009-12-11 19:24:15 +10001/*
2 * Copyright 2005-2006 Stephane Marchesin
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
23 */
24
25#include "drmP.h"
26#include "drm.h"
27#include "nouveau_drv.h"
28#include "nouveau_drm.h"
29#include "nouveau_dma.h"
Ben Skeggsb7cb6c02011-06-06 11:34:27 +100030#include "nouveau_ramht.h"
Ben Skeggs6ee73862009-12-11 19:24:15 +100031
32static int
Ben Skeggsdd6a46c2011-06-03 13:59:44 +100033nouveau_channel_pushbuf_init(struct nouveau_channel *chan)
Ben Skeggs6ee73862009-12-11 19:24:15 +100034{
Ben Skeggsdd6a46c2011-06-03 13:59:44 +100035 u32 mem = nouveau_vram_pushbuf ? TTM_PL_FLAG_VRAM : TTM_PL_FLAG_TT;
Ben Skeggs6ee73862009-12-11 19:24:15 +100036 struct drm_device *dev = chan->dev;
37 struct drm_nouveau_private *dev_priv = dev->dev_private;
Ben Skeggsdd6a46c2011-06-03 13:59:44 +100038 int ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +100039
Ben Skeggsdd6a46c2011-06-03 13:59:44 +100040 /* allocate buffer object */
41 ret = nouveau_bo_new(dev, NULL, 65536, 0, mem, 0, 0, &chan->pushbuf_bo);
42 if (ret)
43 goto out;
44
45 ret = nouveau_bo_pin(chan->pushbuf_bo, mem);
46 if (ret)
47 goto out;
48
49 ret = nouveau_bo_map(chan->pushbuf_bo);
50 if (ret)
51 goto out;
52
53 /* create DMA object covering the entire memtype where the push
54 * buffer resides, userspace can submit its own push buffers from
55 * anywhere within the same memtype.
56 */
57 chan->pushbuf_base = chan->pushbuf_bo->bo.mem.start << PAGE_SHIFT;
Ben Skeggsd87897d2010-02-12 11:11:54 +100058 if (dev_priv->card_type >= NV_50) {
Ben Skeggs96545292010-11-24 10:26:24 +100059 if (dev_priv->card_type < NV_C0) {
60 ret = nouveau_gpuobj_dma_new(chan,
61 NV_CLASS_DMA_IN_MEMORY, 0,
62 (1ULL << 40),
63 NV_MEM_ACCESS_RO,
64 NV_MEM_TARGET_VM,
Ben Skeggsdd6a46c2011-06-03 13:59:44 +100065 &chan->pushbuf);
Ben Skeggs96545292010-11-24 10:26:24 +100066 }
Ben Skeggsdd6a46c2011-06-03 13:59:44 +100067 chan->pushbuf_base = chan->pushbuf_bo->bo.offset;
Ben Skeggsd87897d2010-02-12 11:11:54 +100068 } else
Ben Skeggsdd6a46c2011-06-03 13:59:44 +100069 if (chan->pushbuf_bo->bo.mem.mem_type == TTM_PL_TT) {
Ben Skeggs7f4a1952010-11-16 11:50:09 +100070 ret = nouveau_gpuobj_dma_new(chan, NV_CLASS_DMA_IN_MEMORY, 0,
71 dev_priv->gart_info.aper_size,
72 NV_MEM_ACCESS_RO,
Ben Skeggsdd6a46c2011-06-03 13:59:44 +100073 NV_MEM_TARGET_GART,
74 &chan->pushbuf);
Ben Skeggs6ee73862009-12-11 19:24:15 +100075 } else
76 if (dev_priv->card_type != NV_04) {
77 ret = nouveau_gpuobj_dma_new(chan, NV_CLASS_DMA_IN_MEMORY, 0,
78 dev_priv->fb_available_size,
Ben Skeggs7f4a1952010-11-16 11:50:09 +100079 NV_MEM_ACCESS_RO,
Ben Skeggsdd6a46c2011-06-03 13:59:44 +100080 NV_MEM_TARGET_VRAM,
81 &chan->pushbuf);
Ben Skeggs6ee73862009-12-11 19:24:15 +100082 } else {
83 /* NV04 cmdbuf hack, from original ddx.. not sure of it's
84 * exact reason for existing :) PCI access to cmdbuf in
85 * VRAM.
86 */
87 ret = nouveau_gpuobj_dma_new(chan, NV_CLASS_DMA_IN_MEMORY,
Ben Skeggs7f4a1952010-11-16 11:50:09 +100088 pci_resource_start(dev->pdev, 1),
Ben Skeggs6ee73862009-12-11 19:24:15 +100089 dev_priv->fb_available_size,
Ben Skeggs7f4a1952010-11-16 11:50:09 +100090 NV_MEM_ACCESS_RO,
Ben Skeggsdd6a46c2011-06-03 13:59:44 +100091 NV_MEM_TARGET_PCI,
92 &chan->pushbuf);
Ben Skeggs6ee73862009-12-11 19:24:15 +100093 }
94
Ben Skeggsdd6a46c2011-06-03 13:59:44 +100095out:
Ben Skeggs6ee73862009-12-11 19:24:15 +100096 if (ret) {
Ben Skeggsdd6a46c2011-06-03 13:59:44 +100097 NV_ERROR(dev, "error initialising pushbuf: %d\n", ret);
98 nouveau_gpuobj_ref(NULL, &chan->pushbuf);
99 if (chan->pushbuf_bo) {
100 nouveau_bo_unmap(chan->pushbuf_bo);
101 nouveau_bo_ref(NULL, &chan->pushbuf_bo);
102 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000103 }
104
Ben Skeggsdd6a46c2011-06-03 13:59:44 +1000105 return 0;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000106}
107
108/* allocates and initializes a fifo for user space consumption */
109int
110nouveau_channel_alloc(struct drm_device *dev, struct nouveau_channel **chan_ret,
111 struct drm_file *file_priv,
Ben Skeggscff5c132010-10-06 16:16:59 +1000112 uint32_t vram_handle, uint32_t gart_handle)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000113{
114 struct drm_nouveau_private *dev_priv = dev->dev_private;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000115 struct nouveau_fifo_engine *pfifo = &dev_priv->engine.fifo;
Ben Skeggse8a863c2011-06-01 19:18:48 +1000116 struct nouveau_fpriv *fpriv = nouveau_fpriv(file_priv);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000117 struct nouveau_channel *chan;
Ben Skeggscff5c132010-10-06 16:16:59 +1000118 unsigned long flags;
Ben Skeggsd9081752010-11-22 16:05:54 +1000119 int ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000120
Ben Skeggscff5c132010-10-06 16:16:59 +1000121 /* allocate and lock channel structure */
122 chan = kzalloc(sizeof(*chan), GFP_KERNEL);
123 if (!chan)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000124 return -ENOMEM;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000125 chan->dev = dev;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000126 chan->file_priv = file_priv;
127 chan->vram_handle = vram_handle;
Ben Skeggscff5c132010-10-06 16:16:59 +1000128 chan->gart_handle = gart_handle;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000129
Francisco Jerezf091a3d2010-10-18 03:55:48 +0200130 kref_init(&chan->ref);
131 atomic_set(&chan->users, 1);
Ben Skeggscff5c132010-10-06 16:16:59 +1000132 mutex_init(&chan->mutex);
133 mutex_lock(&chan->mutex);
134
135 /* allocate hw channel id */
136 spin_lock_irqsave(&dev_priv->channels.lock, flags);
137 for (chan->id = 0; chan->id < pfifo->channels; chan->id++) {
138 if (!dev_priv->channels.ptr[chan->id]) {
Francisco Jerezf091a3d2010-10-18 03:55:48 +0200139 nouveau_channel_ref(chan, &dev_priv->channels.ptr[chan->id]);
Ben Skeggscff5c132010-10-06 16:16:59 +1000140 break;
141 }
142 }
143 spin_unlock_irqrestore(&dev_priv->channels.lock, flags);
144
145 if (chan->id == pfifo->channels) {
146 mutex_unlock(&chan->mutex);
147 kfree(chan);
148 return -ENODEV;
149 }
150
151 NV_DEBUG(dev, "initialising channel %d\n", chan->id);
152 INIT_LIST_HEAD(&chan->nvsw.vbl_wait);
Francisco Jerez332b2422010-10-20 23:35:40 +0200153 INIT_LIST_HEAD(&chan->nvsw.flip);
Ben Skeggscff5c132010-10-06 16:16:59 +1000154 INIT_LIST_HEAD(&chan->fence.pending);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000155
Ben Skeggsdd6a46c2011-06-03 13:59:44 +1000156 /* setup channel's memory and vm */
157 ret = nouveau_gpuobj_channel_init(chan, vram_handle, gart_handle);
158 if (ret) {
159 NV_ERROR(dev, "gpuobj %d\n", ret);
Ben Skeggscff5c132010-10-06 16:16:59 +1000160 nouveau_channel_put(&chan);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000161 return ret;
162 }
163
Ben Skeggs6ee73862009-12-11 19:24:15 +1000164 /* Allocate space for per-channel fixed notifier memory */
165 ret = nouveau_notifier_init_channel(chan);
166 if (ret) {
167 NV_ERROR(dev, "ntfy %d\n", ret);
Ben Skeggscff5c132010-10-06 16:16:59 +1000168 nouveau_channel_put(&chan);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000169 return ret;
170 }
171
Ben Skeggsdd6a46c2011-06-03 13:59:44 +1000172 /* Allocate DMA push buffer */
173 ret = nouveau_channel_pushbuf_init(chan);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000174 if (ret) {
Ben Skeggsdd6a46c2011-06-03 13:59:44 +1000175 NV_ERROR(dev, "pushbuf %d\n", ret);
Ben Skeggscff5c132010-10-06 16:16:59 +1000176 nouveau_channel_put(&chan);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000177 return ret;
178 }
179
Ben Skeggsdd6a46c2011-06-03 13:59:44 +1000180 nouveau_dma_pre_init(chan);
181 chan->user_put = 0x40;
182 chan->user_get = 0x44;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000183
184 /* disable the fifo caches */
185 pfifo->reassign(dev, false);
186
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300187 /* Construct initial RAMFC for new channel */
Ben Skeggs6ee73862009-12-11 19:24:15 +1000188 ret = pfifo->create_context(chan);
189 if (ret) {
Ben Skeggscff5c132010-10-06 16:16:59 +1000190 nouveau_channel_put(&chan);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000191 return ret;
192 }
193
194 pfifo->reassign(dev, true);
195
196 ret = nouveau_dma_init(chan);
197 if (!ret)
Francisco Jerez27307232010-09-21 18:57:11 +0200198 ret = nouveau_fence_channel_init(chan);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000199 if (ret) {
Ben Skeggscff5c132010-10-06 16:16:59 +1000200 nouveau_channel_put(&chan);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000201 return ret;
202 }
203
204 nouveau_debugfs_channel_init(chan);
205
Ben Skeggscff5c132010-10-06 16:16:59 +1000206 NV_DEBUG(dev, "channel %d initialised\n", chan->id);
Ben Skeggse8a863c2011-06-01 19:18:48 +1000207 if (fpriv) {
208 spin_lock(&fpriv->lock);
209 list_add(&chan->list, &fpriv->channels);
210 spin_unlock(&fpriv->lock);
211 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000212 *chan_ret = chan;
213 return 0;
214}
215
Ben Skeggscff5c132010-10-06 16:16:59 +1000216struct nouveau_channel *
Francisco Jerezfeeb0ae2010-10-18 02:58:04 +0200217nouveau_channel_get_unlocked(struct nouveau_channel *ref)
218{
Francisco Jerezf091a3d2010-10-18 03:55:48 +0200219 struct nouveau_channel *chan = NULL;
Francisco Jerezfeeb0ae2010-10-18 02:58:04 +0200220
Francisco Jerezf091a3d2010-10-18 03:55:48 +0200221 if (likely(ref && atomic_inc_not_zero(&ref->users)))
222 nouveau_channel_ref(ref, &chan);
223
224 return chan;
Francisco Jerezfeeb0ae2010-10-18 02:58:04 +0200225}
226
227struct nouveau_channel *
Ben Skeggse8a863c2011-06-01 19:18:48 +1000228nouveau_channel_get(struct drm_file *file_priv, int id)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000229{
Ben Skeggse8a863c2011-06-01 19:18:48 +1000230 struct nouveau_fpriv *fpriv = nouveau_fpriv(file_priv);
Francisco Jerezfeeb0ae2010-10-18 02:58:04 +0200231 struct nouveau_channel *chan;
Ben Skeggscff5c132010-10-06 16:16:59 +1000232
Ben Skeggse8a863c2011-06-01 19:18:48 +1000233 spin_lock(&fpriv->lock);
234 list_for_each_entry(chan, &fpriv->channels, list) {
235 if (chan->id == id) {
236 chan = nouveau_channel_get_unlocked(chan);
237 spin_unlock(&fpriv->lock);
238 mutex_lock(&chan->mutex);
239 return chan;
240 }
Francisco Jerezfeeb0ae2010-10-18 02:58:04 +0200241 }
Ben Skeggse8a863c2011-06-01 19:18:48 +1000242 spin_unlock(&fpriv->lock);
Francisco Jerezfeeb0ae2010-10-18 02:58:04 +0200243
Ben Skeggse8a863c2011-06-01 19:18:48 +1000244 return ERR_PTR(-EINVAL);
Ben Skeggscff5c132010-10-06 16:16:59 +1000245}
246
247void
Francisco Jerezfeeb0ae2010-10-18 02:58:04 +0200248nouveau_channel_put_unlocked(struct nouveau_channel **pchan)
Ben Skeggscff5c132010-10-06 16:16:59 +1000249{
250 struct nouveau_channel *chan = *pchan;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000251 struct drm_device *dev = chan->dev;
252 struct drm_nouveau_private *dev_priv = dev->dev_private;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000253 struct nouveau_fifo_engine *pfifo = &dev_priv->engine.fifo;
254 unsigned long flags;
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000255 int i;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000256
Ben Skeggscff5c132010-10-06 16:16:59 +1000257 /* decrement the refcount, and we're done if there's still refs */
Francisco Jerezf091a3d2010-10-18 03:55:48 +0200258 if (likely(!atomic_dec_and_test(&chan->users))) {
259 nouveau_channel_ref(NULL, pchan);
Ben Skeggscff5c132010-10-06 16:16:59 +1000260 return;
261 }
262
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300263 /* no one wants the channel anymore */
Ben Skeggscff5c132010-10-06 16:16:59 +1000264 NV_DEBUG(dev, "freeing channel %d\n", chan->id);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000265 nouveau_debugfs_channel_fini(chan);
266
Ben Skeggscff5c132010-10-06 16:16:59 +1000267 /* give it chance to idle */
Francisco Jerez6dccd312010-11-18 23:57:46 +0100268 nouveau_channel_idle(chan);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000269
Ben Skeggscff5c132010-10-06 16:16:59 +1000270 /* ensure all outstanding fences are signaled. they should be if the
Ben Skeggs6ee73862009-12-11 19:24:15 +1000271 * above attempts at idling were OK, but if we failed this'll tell TTM
272 * we're done with the buffers.
273 */
Francisco Jerez27307232010-09-21 18:57:11 +0200274 nouveau_fence_channel_fini(chan);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000275
Ben Skeggscff5c132010-10-06 16:16:59 +1000276 /* boot it off the hardware */
Ben Skeggs6ee73862009-12-11 19:24:15 +1000277 pfifo->reassign(dev, false);
278
Francisco Jerez3945e472010-10-18 03:53:39 +0200279 /* destroy the engine specific contexts */
Ben Skeggs6ee73862009-12-11 19:24:15 +1000280 pfifo->destroy_context(chan);
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000281 for (i = 0; i < NVOBJ_ENGINE_NR; i++) {
282 if (chan->engctx[i])
283 dev_priv->eng[i]->context_del(chan, i);
284 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000285
286 pfifo->reassign(dev, true);
287
Ben Skeggscff5c132010-10-06 16:16:59 +1000288 /* aside from its resources, the channel should now be dead,
289 * remove it from the channel list
290 */
291 spin_lock_irqsave(&dev_priv->channels.lock, flags);
Francisco Jerezf091a3d2010-10-18 03:55:48 +0200292 nouveau_channel_ref(NULL, &dev_priv->channels.ptr[chan->id]);
Ben Skeggscff5c132010-10-06 16:16:59 +1000293 spin_unlock_irqrestore(&dev_priv->channels.lock, flags);
294
295 /* destroy any resources the channel owned */
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000296 nouveau_gpuobj_ref(NULL, &chan->pushbuf);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000297 if (chan->pushbuf_bo) {
Ben Skeggs9d59e8a2010-08-27 13:04:41 +1000298 nouveau_bo_unmap(chan->pushbuf_bo);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000299 nouveau_bo_unpin(chan->pushbuf_bo);
300 nouveau_bo_ref(NULL, &chan->pushbuf_bo);
301 }
Ben Skeggsb7cb6c02011-06-06 11:34:27 +1000302 nouveau_ramht_ref(NULL, &chan->ramht, chan);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000303 nouveau_notifier_takedown_channel(chan);
Ben Skeggsb7cb6c02011-06-06 11:34:27 +1000304 nouveau_gpuobj_channel_takedown(chan);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000305
Francisco Jerezf091a3d2010-10-18 03:55:48 +0200306 nouveau_channel_ref(NULL, pchan);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000307}
308
Francisco Jerezfeeb0ae2010-10-18 02:58:04 +0200309void
310nouveau_channel_put(struct nouveau_channel **pchan)
311{
312 mutex_unlock(&(*pchan)->mutex);
313 nouveau_channel_put_unlocked(pchan);
314}
315
Francisco Jerezf091a3d2010-10-18 03:55:48 +0200316static void
317nouveau_channel_del(struct kref *ref)
318{
319 struct nouveau_channel *chan =
320 container_of(ref, struct nouveau_channel, ref);
321
Francisco Jerezf091a3d2010-10-18 03:55:48 +0200322 kfree(chan);
323}
324
325void
326nouveau_channel_ref(struct nouveau_channel *chan,
327 struct nouveau_channel **pchan)
328{
329 if (chan)
330 kref_get(&chan->ref);
331
332 if (*pchan)
333 kref_put(&(*pchan)->ref, nouveau_channel_del);
334
335 *pchan = chan;
336}
337
Francisco Jerez6dccd312010-11-18 23:57:46 +0100338void
339nouveau_channel_idle(struct nouveau_channel *chan)
340{
341 struct drm_device *dev = chan->dev;
342 struct nouveau_fence *fence = NULL;
343 int ret;
344
345 nouveau_fence_update(chan);
346
347 if (chan->fence.sequence != chan->fence.sequence_ack) {
348 ret = nouveau_fence_new(chan, &fence, true);
349 if (!ret) {
350 ret = nouveau_fence_wait(fence, false, false);
351 nouveau_fence_unref(&fence);
352 }
353
354 if (ret)
355 NV_ERROR(dev, "Failed to idle channel %d.\n", chan->id);
356 }
357}
358
Ben Skeggs6ee73862009-12-11 19:24:15 +1000359/* cleans up all the fifos from file_priv */
360void
361nouveau_channel_cleanup(struct drm_device *dev, struct drm_file *file_priv)
362{
363 struct drm_nouveau_private *dev_priv = dev->dev_private;
364 struct nouveau_engine *engine = &dev_priv->engine;
Ben Skeggscff5c132010-10-06 16:16:59 +1000365 struct nouveau_channel *chan;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000366 int i;
367
368 NV_DEBUG(dev, "clearing FIFO enables from file_priv\n");
369 for (i = 0; i < engine->fifo.channels; i++) {
Ben Skeggse8a863c2011-06-01 19:18:48 +1000370 chan = nouveau_channel_get(file_priv, i);
Ben Skeggscff5c132010-10-06 16:16:59 +1000371 if (IS_ERR(chan))
372 continue;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000373
Ben Skeggse8a863c2011-06-01 19:18:48 +1000374 list_del(&chan->list);
Francisco Jerezf091a3d2010-10-18 03:55:48 +0200375 atomic_dec(&chan->users);
Ben Skeggscff5c132010-10-06 16:16:59 +1000376 nouveau_channel_put(&chan);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000377 }
378}
379
Ben Skeggs6ee73862009-12-11 19:24:15 +1000380
381/***********************************
382 * ioctls wrapping the functions
383 ***********************************/
384
385static int
386nouveau_ioctl_fifo_alloc(struct drm_device *dev, void *data,
387 struct drm_file *file_priv)
388{
389 struct drm_nouveau_private *dev_priv = dev->dev_private;
390 struct drm_nouveau_channel_alloc *init = data;
391 struct nouveau_channel *chan;
392 int ret;
393
Ben Skeggsa82dd492011-04-01 13:56:05 +1000394 if (!dev_priv->eng[NVOBJ_ENGINE_GR])
Ben Skeggs6ee73862009-12-11 19:24:15 +1000395 return -ENODEV;
396
397 if (init->fb_ctxdma_handle == ~0 || init->tt_ctxdma_handle == ~0)
398 return -EINVAL;
399
400 ret = nouveau_channel_alloc(dev, &chan, file_priv,
401 init->fb_ctxdma_handle,
402 init->tt_ctxdma_handle);
403 if (ret)
404 return ret;
405 init->channel = chan->id;
406
Ben Skeggsa1606a92010-02-12 10:27:35 +1000407 if (chan->dma.ib_max)
408 init->pushbuf_domains = NOUVEAU_GEM_DOMAIN_VRAM |
409 NOUVEAU_GEM_DOMAIN_GART;
410 else if (chan->pushbuf_bo->bo.mem.mem_type == TTM_PL_VRAM)
411 init->pushbuf_domains = NOUVEAU_GEM_DOMAIN_VRAM;
412 else
413 init->pushbuf_domains = NOUVEAU_GEM_DOMAIN_GART;
414
Ben Skeggs2a55c9a2010-12-30 11:53:48 +1000415 if (dev_priv->card_type < NV_C0) {
416 init->subchan[0].handle = NvM2MF;
417 if (dev_priv->card_type < NV_50)
418 init->subchan[0].grclass = 0x0039;
419 else
420 init->subchan[0].grclass = 0x5039;
421 init->subchan[1].handle = NvSw;
422 init->subchan[1].grclass = NV_SW;
423 init->nr_subchan = 2;
424 } else {
425 init->subchan[0].handle = 0x9039;
426 init->subchan[0].grclass = 0x9039;
427 init->nr_subchan = 1;
428 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000429
430 /* Named memory object area */
431 ret = drm_gem_handle_create(file_priv, chan->notifier_bo->gem,
432 &init->notifier_handle);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000433
Ben Skeggscff5c132010-10-06 16:16:59 +1000434 if (ret == 0)
Francisco Jerezf091a3d2010-10-18 03:55:48 +0200435 atomic_inc(&chan->users); /* userspace reference */
Ben Skeggscff5c132010-10-06 16:16:59 +1000436 nouveau_channel_put(&chan);
437 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000438}
439
440static int
441nouveau_ioctl_fifo_free(struct drm_device *dev, void *data,
442 struct drm_file *file_priv)
443{
Ben Skeggscff5c132010-10-06 16:16:59 +1000444 struct drm_nouveau_channel_free *req = data;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000445 struct nouveau_channel *chan;
446
Ben Skeggse8a863c2011-06-01 19:18:48 +1000447 chan = nouveau_channel_get(file_priv, req->channel);
Ben Skeggscff5c132010-10-06 16:16:59 +1000448 if (IS_ERR(chan))
449 return PTR_ERR(chan);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000450
Ben Skeggse8a863c2011-06-01 19:18:48 +1000451 list_del(&chan->list);
Francisco Jerezf091a3d2010-10-18 03:55:48 +0200452 atomic_dec(&chan->users);
Ben Skeggscff5c132010-10-06 16:16:59 +1000453 nouveau_channel_put(&chan);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000454 return 0;
455}
456
457/***********************************
458 * finally, the ioctl table
459 ***********************************/
460
461struct drm_ioctl_desc nouveau_ioctls[] = {
Ben Skeggsb12120a2010-10-06 16:20:17 +1000462 DRM_IOCTL_DEF_DRV(NOUVEAU_GETPARAM, nouveau_ioctl_getparam, DRM_UNLOCKED|DRM_AUTH),
463 DRM_IOCTL_DEF_DRV(NOUVEAU_SETPARAM, nouveau_ioctl_setparam, DRM_UNLOCKED|DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
464 DRM_IOCTL_DEF_DRV(NOUVEAU_CHANNEL_ALLOC, nouveau_ioctl_fifo_alloc, DRM_UNLOCKED|DRM_AUTH),
465 DRM_IOCTL_DEF_DRV(NOUVEAU_CHANNEL_FREE, nouveau_ioctl_fifo_free, DRM_UNLOCKED|DRM_AUTH),
466 DRM_IOCTL_DEF_DRV(NOUVEAU_GROBJ_ALLOC, nouveau_ioctl_grobj_alloc, DRM_UNLOCKED|DRM_AUTH),
467 DRM_IOCTL_DEF_DRV(NOUVEAU_NOTIFIEROBJ_ALLOC, nouveau_ioctl_notifier_alloc, DRM_UNLOCKED|DRM_AUTH),
468 DRM_IOCTL_DEF_DRV(NOUVEAU_GPUOBJ_FREE, nouveau_ioctl_gpuobj_free, DRM_UNLOCKED|DRM_AUTH),
469 DRM_IOCTL_DEF_DRV(NOUVEAU_GEM_NEW, nouveau_gem_ioctl_new, DRM_UNLOCKED|DRM_AUTH),
470 DRM_IOCTL_DEF_DRV(NOUVEAU_GEM_PUSHBUF, nouveau_gem_ioctl_pushbuf, DRM_UNLOCKED|DRM_AUTH),
471 DRM_IOCTL_DEF_DRV(NOUVEAU_GEM_CPU_PREP, nouveau_gem_ioctl_cpu_prep, DRM_UNLOCKED|DRM_AUTH),
472 DRM_IOCTL_DEF_DRV(NOUVEAU_GEM_CPU_FINI, nouveau_gem_ioctl_cpu_fini, DRM_UNLOCKED|DRM_AUTH),
473 DRM_IOCTL_DEF_DRV(NOUVEAU_GEM_INFO, nouveau_gem_ioctl_info, DRM_UNLOCKED|DRM_AUTH),
Ben Skeggs6ee73862009-12-11 19:24:15 +1000474};
475
476int nouveau_max_ioctl = DRM_ARRAY_SIZE(nouveau_ioctls);