Mark Brown | 2159ad9 | 2012-10-11 11:54:02 +0900 | [diff] [blame] | 1 | /* |
| 2 | * wm_adsp.c -- Wolfson ADSP support |
| 3 | * |
| 4 | * Copyright 2012 Wolfson Microelectronics plc |
| 5 | * |
| 6 | * Author: Mark Brown <broonie@opensource.wolfsonmicro.com> |
| 7 | * |
| 8 | * This program is free software; you can redistribute it and/or modify |
| 9 | * it under the terms of the GNU General Public License version 2 as |
| 10 | * published by the Free Software Foundation. |
| 11 | */ |
| 12 | |
| 13 | #include <linux/module.h> |
| 14 | #include <linux/moduleparam.h> |
| 15 | #include <linux/init.h> |
| 16 | #include <linux/delay.h> |
| 17 | #include <linux/firmware.h> |
Mark Brown | cf17c83 | 2013-01-30 14:37:23 +0800 | [diff] [blame] | 18 | #include <linux/list.h> |
Mark Brown | 2159ad9 | 2012-10-11 11:54:02 +0900 | [diff] [blame] | 19 | #include <linux/pm.h> |
| 20 | #include <linux/pm_runtime.h> |
| 21 | #include <linux/regmap.h> |
Mark Brown | 973838a | 2012-11-28 17:20:32 +0000 | [diff] [blame] | 22 | #include <linux/regulator/consumer.h> |
Mark Brown | 2159ad9 | 2012-10-11 11:54:02 +0900 | [diff] [blame] | 23 | #include <linux/slab.h> |
| 24 | #include <sound/core.h> |
| 25 | #include <sound/pcm.h> |
| 26 | #include <sound/pcm_params.h> |
| 27 | #include <sound/soc.h> |
| 28 | #include <sound/jack.h> |
| 29 | #include <sound/initval.h> |
| 30 | #include <sound/tlv.h> |
| 31 | |
| 32 | #include <linux/mfd/arizona/registers.h> |
| 33 | |
| 34 | #include "wm_adsp.h" |
| 35 | |
| 36 | #define adsp_crit(_dsp, fmt, ...) \ |
| 37 | dev_crit(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__) |
| 38 | #define adsp_err(_dsp, fmt, ...) \ |
| 39 | dev_err(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__) |
| 40 | #define adsp_warn(_dsp, fmt, ...) \ |
| 41 | dev_warn(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__) |
| 42 | #define adsp_info(_dsp, fmt, ...) \ |
| 43 | dev_info(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__) |
| 44 | #define adsp_dbg(_dsp, fmt, ...) \ |
| 45 | dev_dbg(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__) |
| 46 | |
| 47 | #define ADSP1_CONTROL_1 0x00 |
| 48 | #define ADSP1_CONTROL_2 0x02 |
| 49 | #define ADSP1_CONTROL_3 0x03 |
| 50 | #define ADSP1_CONTROL_4 0x04 |
| 51 | #define ADSP1_CONTROL_5 0x06 |
| 52 | #define ADSP1_CONTROL_6 0x07 |
| 53 | #define ADSP1_CONTROL_7 0x08 |
| 54 | #define ADSP1_CONTROL_8 0x09 |
| 55 | #define ADSP1_CONTROL_9 0x0A |
| 56 | #define ADSP1_CONTROL_10 0x0B |
| 57 | #define ADSP1_CONTROL_11 0x0C |
| 58 | #define ADSP1_CONTROL_12 0x0D |
| 59 | #define ADSP1_CONTROL_13 0x0F |
| 60 | #define ADSP1_CONTROL_14 0x10 |
| 61 | #define ADSP1_CONTROL_15 0x11 |
| 62 | #define ADSP1_CONTROL_16 0x12 |
| 63 | #define ADSP1_CONTROL_17 0x13 |
| 64 | #define ADSP1_CONTROL_18 0x14 |
| 65 | #define ADSP1_CONTROL_19 0x16 |
| 66 | #define ADSP1_CONTROL_20 0x17 |
| 67 | #define ADSP1_CONTROL_21 0x18 |
| 68 | #define ADSP1_CONTROL_22 0x1A |
| 69 | #define ADSP1_CONTROL_23 0x1B |
| 70 | #define ADSP1_CONTROL_24 0x1C |
| 71 | #define ADSP1_CONTROL_25 0x1E |
| 72 | #define ADSP1_CONTROL_26 0x20 |
| 73 | #define ADSP1_CONTROL_27 0x21 |
| 74 | #define ADSP1_CONTROL_28 0x22 |
| 75 | #define ADSP1_CONTROL_29 0x23 |
| 76 | #define ADSP1_CONTROL_30 0x24 |
| 77 | #define ADSP1_CONTROL_31 0x26 |
| 78 | |
| 79 | /* |
| 80 | * ADSP1 Control 19 |
| 81 | */ |
| 82 | #define ADSP1_WDMA_BUFFER_LENGTH_MASK 0x00FF /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */ |
| 83 | #define ADSP1_WDMA_BUFFER_LENGTH_SHIFT 0 /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */ |
| 84 | #define ADSP1_WDMA_BUFFER_LENGTH_WIDTH 8 /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */ |
| 85 | |
| 86 | |
| 87 | /* |
| 88 | * ADSP1 Control 30 |
| 89 | */ |
| 90 | #define ADSP1_DBG_CLK_ENA 0x0008 /* DSP1_DBG_CLK_ENA */ |
| 91 | #define ADSP1_DBG_CLK_ENA_MASK 0x0008 /* DSP1_DBG_CLK_ENA */ |
| 92 | #define ADSP1_DBG_CLK_ENA_SHIFT 3 /* DSP1_DBG_CLK_ENA */ |
| 93 | #define ADSP1_DBG_CLK_ENA_WIDTH 1 /* DSP1_DBG_CLK_ENA */ |
| 94 | #define ADSP1_SYS_ENA 0x0004 /* DSP1_SYS_ENA */ |
| 95 | #define ADSP1_SYS_ENA_MASK 0x0004 /* DSP1_SYS_ENA */ |
| 96 | #define ADSP1_SYS_ENA_SHIFT 2 /* DSP1_SYS_ENA */ |
| 97 | #define ADSP1_SYS_ENA_WIDTH 1 /* DSP1_SYS_ENA */ |
| 98 | #define ADSP1_CORE_ENA 0x0002 /* DSP1_CORE_ENA */ |
| 99 | #define ADSP1_CORE_ENA_MASK 0x0002 /* DSP1_CORE_ENA */ |
| 100 | #define ADSP1_CORE_ENA_SHIFT 1 /* DSP1_CORE_ENA */ |
| 101 | #define ADSP1_CORE_ENA_WIDTH 1 /* DSP1_CORE_ENA */ |
| 102 | #define ADSP1_START 0x0001 /* DSP1_START */ |
| 103 | #define ADSP1_START_MASK 0x0001 /* DSP1_START */ |
| 104 | #define ADSP1_START_SHIFT 0 /* DSP1_START */ |
| 105 | #define ADSP1_START_WIDTH 1 /* DSP1_START */ |
| 106 | |
Chris Rattray | 94e205b | 2013-01-18 08:43:09 +0000 | [diff] [blame] | 107 | /* |
| 108 | * ADSP1 Control 31 |
| 109 | */ |
| 110 | #define ADSP1_CLK_SEL_MASK 0x0007 /* CLK_SEL_ENA */ |
| 111 | #define ADSP1_CLK_SEL_SHIFT 0 /* CLK_SEL_ENA */ |
| 112 | #define ADSP1_CLK_SEL_WIDTH 3 /* CLK_SEL_ENA */ |
| 113 | |
Mark Brown | 2d30b57 | 2013-01-28 20:18:17 +0800 | [diff] [blame] | 114 | #define ADSP2_CONTROL 0x0 |
| 115 | #define ADSP2_CLOCKING 0x1 |
| 116 | #define ADSP2_STATUS1 0x4 |
| 117 | #define ADSP2_WDMA_CONFIG_1 0x30 |
| 118 | #define ADSP2_WDMA_CONFIG_2 0x31 |
| 119 | #define ADSP2_RDMA_CONFIG_1 0x34 |
Mark Brown | 2159ad9 | 2012-10-11 11:54:02 +0900 | [diff] [blame] | 120 | |
| 121 | /* |
| 122 | * ADSP2 Control |
| 123 | */ |
| 124 | |
| 125 | #define ADSP2_MEM_ENA 0x0010 /* DSP1_MEM_ENA */ |
| 126 | #define ADSP2_MEM_ENA_MASK 0x0010 /* DSP1_MEM_ENA */ |
| 127 | #define ADSP2_MEM_ENA_SHIFT 4 /* DSP1_MEM_ENA */ |
| 128 | #define ADSP2_MEM_ENA_WIDTH 1 /* DSP1_MEM_ENA */ |
| 129 | #define ADSP2_SYS_ENA 0x0004 /* DSP1_SYS_ENA */ |
| 130 | #define ADSP2_SYS_ENA_MASK 0x0004 /* DSP1_SYS_ENA */ |
| 131 | #define ADSP2_SYS_ENA_SHIFT 2 /* DSP1_SYS_ENA */ |
| 132 | #define ADSP2_SYS_ENA_WIDTH 1 /* DSP1_SYS_ENA */ |
| 133 | #define ADSP2_CORE_ENA 0x0002 /* DSP1_CORE_ENA */ |
| 134 | #define ADSP2_CORE_ENA_MASK 0x0002 /* DSP1_CORE_ENA */ |
| 135 | #define ADSP2_CORE_ENA_SHIFT 1 /* DSP1_CORE_ENA */ |
| 136 | #define ADSP2_CORE_ENA_WIDTH 1 /* DSP1_CORE_ENA */ |
| 137 | #define ADSP2_START 0x0001 /* DSP1_START */ |
| 138 | #define ADSP2_START_MASK 0x0001 /* DSP1_START */ |
| 139 | #define ADSP2_START_SHIFT 0 /* DSP1_START */ |
| 140 | #define ADSP2_START_WIDTH 1 /* DSP1_START */ |
| 141 | |
| 142 | /* |
Mark Brown | 973838a | 2012-11-28 17:20:32 +0000 | [diff] [blame] | 143 | * ADSP2 clocking |
| 144 | */ |
| 145 | #define ADSP2_CLK_SEL_MASK 0x0007 /* CLK_SEL_ENA */ |
| 146 | #define ADSP2_CLK_SEL_SHIFT 0 /* CLK_SEL_ENA */ |
| 147 | #define ADSP2_CLK_SEL_WIDTH 3 /* CLK_SEL_ENA */ |
| 148 | |
| 149 | /* |
Mark Brown | 2159ad9 | 2012-10-11 11:54:02 +0900 | [diff] [blame] | 150 | * ADSP2 Status 1 |
| 151 | */ |
| 152 | #define ADSP2_RAM_RDY 0x0001 |
| 153 | #define ADSP2_RAM_RDY_MASK 0x0001 |
| 154 | #define ADSP2_RAM_RDY_SHIFT 0 |
| 155 | #define ADSP2_RAM_RDY_WIDTH 1 |
| 156 | |
Mark Brown | cf17c83 | 2013-01-30 14:37:23 +0800 | [diff] [blame] | 157 | struct wm_adsp_buf { |
| 158 | struct list_head list; |
| 159 | void *buf; |
| 160 | }; |
| 161 | |
| 162 | static struct wm_adsp_buf *wm_adsp_buf_alloc(const void *src, size_t len, |
| 163 | struct list_head *list) |
| 164 | { |
| 165 | struct wm_adsp_buf *buf = kzalloc(sizeof(*buf), GFP_KERNEL); |
| 166 | |
| 167 | if (buf == NULL) |
| 168 | return NULL; |
| 169 | |
| 170 | buf->buf = kmemdup(src, len, GFP_KERNEL | GFP_DMA); |
| 171 | if (!buf->buf) { |
| 172 | kfree(buf); |
| 173 | return NULL; |
| 174 | } |
| 175 | |
| 176 | if (list) |
| 177 | list_add_tail(&buf->list, list); |
| 178 | |
| 179 | return buf; |
| 180 | } |
| 181 | |
| 182 | static void wm_adsp_buf_free(struct list_head *list) |
| 183 | { |
| 184 | while (!list_empty(list)) { |
| 185 | struct wm_adsp_buf *buf = list_first_entry(list, |
| 186 | struct wm_adsp_buf, |
| 187 | list); |
| 188 | list_del(&buf->list); |
| 189 | kfree(buf->buf); |
| 190 | kfree(buf); |
| 191 | } |
| 192 | } |
| 193 | |
Mark Brown | 36e8fe9 | 2013-01-25 17:47:48 +0800 | [diff] [blame] | 194 | #define WM_ADSP_NUM_FW 4 |
Mark Brown | 1023dbd | 2013-01-11 22:58:28 +0000 | [diff] [blame] | 195 | |
Mark Brown | dd84f92 | 2013-03-08 15:25:58 +0800 | [diff] [blame^] | 196 | #define WM_ADSP_FW_MBC_VSS 0 |
| 197 | #define WM_ADSP_FW_TX 1 |
| 198 | #define WM_ADSP_FW_TX_SPK 2 |
| 199 | #define WM_ADSP_FW_RX_ANC 3 |
| 200 | |
Mark Brown | 1023dbd | 2013-01-11 22:58:28 +0000 | [diff] [blame] | 201 | static const char *wm_adsp_fw_text[WM_ADSP_NUM_FW] = { |
Mark Brown | dd84f92 | 2013-03-08 15:25:58 +0800 | [diff] [blame^] | 202 | [WM_ADSP_FW_MBC_VSS] = "MBC/VSS", |
| 203 | [WM_ADSP_FW_TX] = "Tx", |
| 204 | [WM_ADSP_FW_TX_SPK] = "Tx Speaker", |
| 205 | [WM_ADSP_FW_RX_ANC] = "Rx ANC", |
Mark Brown | 1023dbd | 2013-01-11 22:58:28 +0000 | [diff] [blame] | 206 | }; |
| 207 | |
| 208 | static struct { |
| 209 | const char *file; |
| 210 | } wm_adsp_fw[WM_ADSP_NUM_FW] = { |
Mark Brown | dd84f92 | 2013-03-08 15:25:58 +0800 | [diff] [blame^] | 211 | [WM_ADSP_FW_MBC_VSS] = { .file = "mbc-vss" }, |
| 212 | [WM_ADSP_FW_TX] = { .file = "tx" }, |
| 213 | [WM_ADSP_FW_TX_SPK] = { .file = "tx-spk" }, |
| 214 | [WM_ADSP_FW_RX_ANC] = { .file = "rx-anc" }, |
Mark Brown | 1023dbd | 2013-01-11 22:58:28 +0000 | [diff] [blame] | 215 | }; |
| 216 | |
| 217 | static int wm_adsp_fw_get(struct snd_kcontrol *kcontrol, |
| 218 | struct snd_ctl_elem_value *ucontrol) |
| 219 | { |
| 220 | struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol); |
| 221 | struct soc_enum *e = (struct soc_enum *)kcontrol->private_value; |
| 222 | struct wm_adsp *adsp = snd_soc_codec_get_drvdata(codec); |
| 223 | |
| 224 | ucontrol->value.integer.value[0] = adsp[e->shift_l].fw; |
| 225 | |
| 226 | return 0; |
| 227 | } |
| 228 | |
| 229 | static int wm_adsp_fw_put(struct snd_kcontrol *kcontrol, |
| 230 | struct snd_ctl_elem_value *ucontrol) |
| 231 | { |
| 232 | struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol); |
| 233 | struct soc_enum *e = (struct soc_enum *)kcontrol->private_value; |
| 234 | struct wm_adsp *adsp = snd_soc_codec_get_drvdata(codec); |
| 235 | |
| 236 | if (ucontrol->value.integer.value[0] == adsp[e->shift_l].fw) |
| 237 | return 0; |
| 238 | |
| 239 | if (ucontrol->value.integer.value[0] >= WM_ADSP_NUM_FW) |
| 240 | return -EINVAL; |
| 241 | |
| 242 | if (adsp[e->shift_l].running) |
| 243 | return -EBUSY; |
| 244 | |
Mark Brown | 3152276 | 2013-01-30 20:11:01 +0800 | [diff] [blame] | 245 | adsp[e->shift_l].fw = ucontrol->value.integer.value[0]; |
Mark Brown | 1023dbd | 2013-01-11 22:58:28 +0000 | [diff] [blame] | 246 | |
| 247 | return 0; |
| 248 | } |
| 249 | |
| 250 | static const struct soc_enum wm_adsp_fw_enum[] = { |
| 251 | SOC_ENUM_SINGLE(0, 0, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text), |
| 252 | SOC_ENUM_SINGLE(0, 1, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text), |
| 253 | SOC_ENUM_SINGLE(0, 2, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text), |
| 254 | SOC_ENUM_SINGLE(0, 3, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text), |
| 255 | }; |
| 256 | |
| 257 | const struct snd_kcontrol_new wm_adsp_fw_controls[] = { |
| 258 | SOC_ENUM_EXT("DSP1 Firmware", wm_adsp_fw_enum[0], |
| 259 | wm_adsp_fw_get, wm_adsp_fw_put), |
| 260 | SOC_ENUM_EXT("DSP2 Firmware", wm_adsp_fw_enum[1], |
| 261 | wm_adsp_fw_get, wm_adsp_fw_put), |
| 262 | SOC_ENUM_EXT("DSP3 Firmware", wm_adsp_fw_enum[2], |
| 263 | wm_adsp_fw_get, wm_adsp_fw_put), |
| 264 | SOC_ENUM_EXT("DSP4 Firmware", wm_adsp_fw_enum[3], |
| 265 | wm_adsp_fw_get, wm_adsp_fw_put), |
| 266 | }; |
| 267 | EXPORT_SYMBOL_GPL(wm_adsp_fw_controls); |
Mark Brown | 2159ad9 | 2012-10-11 11:54:02 +0900 | [diff] [blame] | 268 | |
| 269 | static struct wm_adsp_region const *wm_adsp_find_region(struct wm_adsp *dsp, |
| 270 | int type) |
| 271 | { |
| 272 | int i; |
| 273 | |
| 274 | for (i = 0; i < dsp->num_mems; i++) |
| 275 | if (dsp->mem[i].type == type) |
| 276 | return &dsp->mem[i]; |
| 277 | |
| 278 | return NULL; |
| 279 | } |
| 280 | |
Mark Brown | 45b9ee7 | 2013-01-08 16:02:06 +0000 | [diff] [blame] | 281 | static unsigned int wm_adsp_region_to_reg(struct wm_adsp_region const *region, |
| 282 | unsigned int offset) |
| 283 | { |
| 284 | switch (region->type) { |
| 285 | case WMFW_ADSP1_PM: |
| 286 | return region->base + (offset * 3); |
| 287 | case WMFW_ADSP1_DM: |
| 288 | return region->base + (offset * 2); |
| 289 | case WMFW_ADSP2_XM: |
| 290 | return region->base + (offset * 2); |
| 291 | case WMFW_ADSP2_YM: |
| 292 | return region->base + (offset * 2); |
| 293 | case WMFW_ADSP1_ZM: |
| 294 | return region->base + (offset * 2); |
| 295 | default: |
| 296 | WARN_ON(NULL != "Unknown memory region type"); |
| 297 | return offset; |
| 298 | } |
| 299 | } |
| 300 | |
Mark Brown | 2159ad9 | 2012-10-11 11:54:02 +0900 | [diff] [blame] | 301 | static int wm_adsp_load(struct wm_adsp *dsp) |
| 302 | { |
Mark Brown | cf17c83 | 2013-01-30 14:37:23 +0800 | [diff] [blame] | 303 | LIST_HEAD(buf_list); |
Mark Brown | 2159ad9 | 2012-10-11 11:54:02 +0900 | [diff] [blame] | 304 | const struct firmware *firmware; |
| 305 | struct regmap *regmap = dsp->regmap; |
| 306 | unsigned int pos = 0; |
| 307 | const struct wmfw_header *header; |
| 308 | const struct wmfw_adsp1_sizes *adsp1_sizes; |
| 309 | const struct wmfw_adsp2_sizes *adsp2_sizes; |
| 310 | const struct wmfw_footer *footer; |
| 311 | const struct wmfw_region *region; |
| 312 | const struct wm_adsp_region *mem; |
| 313 | const char *region_name; |
| 314 | char *file, *text; |
Mark Brown | cf17c83 | 2013-01-30 14:37:23 +0800 | [diff] [blame] | 315 | struct wm_adsp_buf *buf; |
Mark Brown | 2159ad9 | 2012-10-11 11:54:02 +0900 | [diff] [blame] | 316 | unsigned int reg; |
| 317 | int regions = 0; |
| 318 | int ret, offset, type, sizes; |
| 319 | |
| 320 | file = kzalloc(PAGE_SIZE, GFP_KERNEL); |
| 321 | if (file == NULL) |
| 322 | return -ENOMEM; |
| 323 | |
Mark Brown | 1023dbd | 2013-01-11 22:58:28 +0000 | [diff] [blame] | 324 | snprintf(file, PAGE_SIZE, "%s-dsp%d-%s.wmfw", dsp->part, dsp->num, |
| 325 | wm_adsp_fw[dsp->fw].file); |
Mark Brown | 2159ad9 | 2012-10-11 11:54:02 +0900 | [diff] [blame] | 326 | file[PAGE_SIZE - 1] = '\0'; |
| 327 | |
| 328 | ret = request_firmware(&firmware, file, dsp->dev); |
| 329 | if (ret != 0) { |
| 330 | adsp_err(dsp, "Failed to request '%s'\n", file); |
| 331 | goto out; |
| 332 | } |
| 333 | ret = -EINVAL; |
| 334 | |
| 335 | pos = sizeof(*header) + sizeof(*adsp1_sizes) + sizeof(*footer); |
| 336 | if (pos >= firmware->size) { |
| 337 | adsp_err(dsp, "%s: file too short, %zu bytes\n", |
| 338 | file, firmware->size); |
| 339 | goto out_fw; |
| 340 | } |
| 341 | |
| 342 | header = (void*)&firmware->data[0]; |
| 343 | |
| 344 | if (memcmp(&header->magic[0], "WMFW", 4) != 0) { |
| 345 | adsp_err(dsp, "%s: invalid magic\n", file); |
| 346 | goto out_fw; |
| 347 | } |
| 348 | |
| 349 | if (header->ver != 0) { |
| 350 | adsp_err(dsp, "%s: unknown file format %d\n", |
| 351 | file, header->ver); |
| 352 | goto out_fw; |
| 353 | } |
| 354 | |
| 355 | if (header->core != dsp->type) { |
| 356 | adsp_err(dsp, "%s: invalid core %d != %d\n", |
| 357 | file, header->core, dsp->type); |
| 358 | goto out_fw; |
| 359 | } |
| 360 | |
| 361 | switch (dsp->type) { |
| 362 | case WMFW_ADSP1: |
| 363 | pos = sizeof(*header) + sizeof(*adsp1_sizes) + sizeof(*footer); |
| 364 | adsp1_sizes = (void *)&(header[1]); |
| 365 | footer = (void *)&(adsp1_sizes[1]); |
| 366 | sizes = sizeof(*adsp1_sizes); |
| 367 | |
| 368 | adsp_dbg(dsp, "%s: %d DM, %d PM, %d ZM\n", |
| 369 | file, le32_to_cpu(adsp1_sizes->dm), |
| 370 | le32_to_cpu(adsp1_sizes->pm), |
| 371 | le32_to_cpu(adsp1_sizes->zm)); |
| 372 | break; |
| 373 | |
| 374 | case WMFW_ADSP2: |
| 375 | pos = sizeof(*header) + sizeof(*adsp2_sizes) + sizeof(*footer); |
| 376 | adsp2_sizes = (void *)&(header[1]); |
| 377 | footer = (void *)&(adsp2_sizes[1]); |
| 378 | sizes = sizeof(*adsp2_sizes); |
| 379 | |
| 380 | adsp_dbg(dsp, "%s: %d XM, %d YM %d PM, %d ZM\n", |
| 381 | file, le32_to_cpu(adsp2_sizes->xm), |
| 382 | le32_to_cpu(adsp2_sizes->ym), |
| 383 | le32_to_cpu(adsp2_sizes->pm), |
| 384 | le32_to_cpu(adsp2_sizes->zm)); |
| 385 | break; |
| 386 | |
| 387 | default: |
| 388 | BUG_ON(NULL == "Unknown DSP type"); |
| 389 | goto out_fw; |
| 390 | } |
| 391 | |
| 392 | if (le32_to_cpu(header->len) != sizeof(*header) + |
| 393 | sizes + sizeof(*footer)) { |
| 394 | adsp_err(dsp, "%s: unexpected header length %d\n", |
| 395 | file, le32_to_cpu(header->len)); |
| 396 | goto out_fw; |
| 397 | } |
| 398 | |
| 399 | adsp_dbg(dsp, "%s: timestamp %llu\n", file, |
| 400 | le64_to_cpu(footer->timestamp)); |
| 401 | |
| 402 | while (pos < firmware->size && |
| 403 | pos - firmware->size > sizeof(*region)) { |
| 404 | region = (void *)&(firmware->data[pos]); |
| 405 | region_name = "Unknown"; |
| 406 | reg = 0; |
| 407 | text = NULL; |
| 408 | offset = le32_to_cpu(region->offset) & 0xffffff; |
| 409 | type = be32_to_cpu(region->type) & 0xff; |
| 410 | mem = wm_adsp_find_region(dsp, type); |
| 411 | |
| 412 | switch (type) { |
| 413 | case WMFW_NAME_TEXT: |
| 414 | region_name = "Firmware name"; |
| 415 | text = kzalloc(le32_to_cpu(region->len) + 1, |
| 416 | GFP_KERNEL); |
| 417 | break; |
| 418 | case WMFW_INFO_TEXT: |
| 419 | region_name = "Information"; |
| 420 | text = kzalloc(le32_to_cpu(region->len) + 1, |
| 421 | GFP_KERNEL); |
| 422 | break; |
| 423 | case WMFW_ABSOLUTE: |
| 424 | region_name = "Absolute"; |
| 425 | reg = offset; |
| 426 | break; |
| 427 | case WMFW_ADSP1_PM: |
| 428 | BUG_ON(!mem); |
| 429 | region_name = "PM"; |
Mark Brown | 45b9ee7 | 2013-01-08 16:02:06 +0000 | [diff] [blame] | 430 | reg = wm_adsp_region_to_reg(mem, offset); |
Mark Brown | 2159ad9 | 2012-10-11 11:54:02 +0900 | [diff] [blame] | 431 | break; |
| 432 | case WMFW_ADSP1_DM: |
| 433 | BUG_ON(!mem); |
| 434 | region_name = "DM"; |
Mark Brown | 45b9ee7 | 2013-01-08 16:02:06 +0000 | [diff] [blame] | 435 | reg = wm_adsp_region_to_reg(mem, offset); |
Mark Brown | 2159ad9 | 2012-10-11 11:54:02 +0900 | [diff] [blame] | 436 | break; |
| 437 | case WMFW_ADSP2_XM: |
| 438 | BUG_ON(!mem); |
| 439 | region_name = "XM"; |
Mark Brown | 45b9ee7 | 2013-01-08 16:02:06 +0000 | [diff] [blame] | 440 | reg = wm_adsp_region_to_reg(mem, offset); |
Mark Brown | 2159ad9 | 2012-10-11 11:54:02 +0900 | [diff] [blame] | 441 | break; |
| 442 | case WMFW_ADSP2_YM: |
| 443 | BUG_ON(!mem); |
| 444 | region_name = "YM"; |
Mark Brown | 45b9ee7 | 2013-01-08 16:02:06 +0000 | [diff] [blame] | 445 | reg = wm_adsp_region_to_reg(mem, offset); |
Mark Brown | 2159ad9 | 2012-10-11 11:54:02 +0900 | [diff] [blame] | 446 | break; |
| 447 | case WMFW_ADSP1_ZM: |
| 448 | BUG_ON(!mem); |
| 449 | region_name = "ZM"; |
Mark Brown | 45b9ee7 | 2013-01-08 16:02:06 +0000 | [diff] [blame] | 450 | reg = wm_adsp_region_to_reg(mem, offset); |
Mark Brown | 2159ad9 | 2012-10-11 11:54:02 +0900 | [diff] [blame] | 451 | break; |
| 452 | default: |
| 453 | adsp_warn(dsp, |
| 454 | "%s.%d: Unknown region type %x at %d(%x)\n", |
| 455 | file, regions, type, pos, pos); |
| 456 | break; |
| 457 | } |
| 458 | |
| 459 | adsp_dbg(dsp, "%s.%d: %d bytes at %d in %s\n", file, |
| 460 | regions, le32_to_cpu(region->len), offset, |
| 461 | region_name); |
| 462 | |
| 463 | if (text) { |
| 464 | memcpy(text, region->data, le32_to_cpu(region->len)); |
| 465 | adsp_info(dsp, "%s: %s\n", file, text); |
| 466 | kfree(text); |
| 467 | } |
| 468 | |
| 469 | if (reg) { |
Mark Brown | cf17c83 | 2013-01-30 14:37:23 +0800 | [diff] [blame] | 470 | buf = wm_adsp_buf_alloc(region->data, |
| 471 | le32_to_cpu(region->len), |
| 472 | &buf_list); |
Mark Brown | a76fefa | 2013-01-07 19:03:17 +0000 | [diff] [blame] | 473 | if (!buf) { |
| 474 | adsp_err(dsp, "Out of memory\n"); |
| 475 | return -ENOMEM; |
| 476 | } |
| 477 | |
Mark Brown | cf17c83 | 2013-01-30 14:37:23 +0800 | [diff] [blame] | 478 | ret = regmap_raw_write_async(regmap, reg, buf->buf, |
| 479 | le32_to_cpu(region->len)); |
Mark Brown | 2159ad9 | 2012-10-11 11:54:02 +0900 | [diff] [blame] | 480 | if (ret != 0) { |
| 481 | adsp_err(dsp, |
| 482 | "%s.%d: Failed to write %d bytes at %d in %s: %d\n", |
| 483 | file, regions, |
| 484 | le32_to_cpu(region->len), offset, |
| 485 | region_name, ret); |
| 486 | goto out_fw; |
| 487 | } |
| 488 | } |
| 489 | |
| 490 | pos += le32_to_cpu(region->len) + sizeof(*region); |
| 491 | regions++; |
| 492 | } |
Mark Brown | cf17c83 | 2013-01-30 14:37:23 +0800 | [diff] [blame] | 493 | |
| 494 | ret = regmap_async_complete(regmap); |
| 495 | if (ret != 0) { |
| 496 | adsp_err(dsp, "Failed to complete async write: %d\n", ret); |
| 497 | goto out_fw; |
| 498 | } |
| 499 | |
Mark Brown | 2159ad9 | 2012-10-11 11:54:02 +0900 | [diff] [blame] | 500 | if (pos > firmware->size) |
| 501 | adsp_warn(dsp, "%s.%d: %zu bytes at end of file\n", |
| 502 | file, regions, pos - firmware->size); |
| 503 | |
| 504 | out_fw: |
Mark Brown | cf17c83 | 2013-01-30 14:37:23 +0800 | [diff] [blame] | 505 | regmap_async_complete(regmap); |
| 506 | wm_adsp_buf_free(&buf_list); |
Mark Brown | 2159ad9 | 2012-10-11 11:54:02 +0900 | [diff] [blame] | 507 | release_firmware(firmware); |
| 508 | out: |
| 509 | kfree(file); |
| 510 | |
| 511 | return ret; |
| 512 | } |
| 513 | |
Mark Brown | db40517 | 2012-10-26 19:30:40 +0100 | [diff] [blame] | 514 | static int wm_adsp_setup_algs(struct wm_adsp *dsp) |
| 515 | { |
| 516 | struct regmap *regmap = dsp->regmap; |
| 517 | struct wmfw_adsp1_id_hdr adsp1_id; |
| 518 | struct wmfw_adsp2_id_hdr adsp2_id; |
| 519 | struct wmfw_adsp1_alg_hdr *adsp1_alg; |
| 520 | struct wmfw_adsp2_alg_hdr *adsp2_alg; |
Mark Brown | d62f4bc | 2012-12-19 14:00:30 +0000 | [diff] [blame] | 521 | void *alg, *buf; |
Mark Brown | 471f488 | 2013-01-08 16:09:31 +0000 | [diff] [blame] | 522 | struct wm_adsp_alg_region *region; |
Mark Brown | db40517 | 2012-10-26 19:30:40 +0100 | [diff] [blame] | 523 | const struct wm_adsp_region *mem; |
| 524 | unsigned int pos, term; |
Mark Brown | d62f4bc | 2012-12-19 14:00:30 +0000 | [diff] [blame] | 525 | size_t algs, buf_size; |
Mark Brown | db40517 | 2012-10-26 19:30:40 +0100 | [diff] [blame] | 526 | __be32 val; |
| 527 | int i, ret; |
| 528 | |
| 529 | switch (dsp->type) { |
| 530 | case WMFW_ADSP1: |
| 531 | mem = wm_adsp_find_region(dsp, WMFW_ADSP1_DM); |
| 532 | break; |
| 533 | case WMFW_ADSP2: |
| 534 | mem = wm_adsp_find_region(dsp, WMFW_ADSP2_XM); |
| 535 | break; |
| 536 | default: |
| 537 | mem = NULL; |
| 538 | break; |
| 539 | } |
| 540 | |
| 541 | if (mem == NULL) { |
| 542 | BUG_ON(mem != NULL); |
| 543 | return -EINVAL; |
| 544 | } |
| 545 | |
| 546 | switch (dsp->type) { |
| 547 | case WMFW_ADSP1: |
| 548 | ret = regmap_raw_read(regmap, mem->base, &adsp1_id, |
| 549 | sizeof(adsp1_id)); |
| 550 | if (ret != 0) { |
| 551 | adsp_err(dsp, "Failed to read algorithm info: %d\n", |
| 552 | ret); |
| 553 | return ret; |
| 554 | } |
| 555 | |
Mark Brown | d62f4bc | 2012-12-19 14:00:30 +0000 | [diff] [blame] | 556 | buf = &adsp1_id; |
| 557 | buf_size = sizeof(adsp1_id); |
| 558 | |
Mark Brown | db40517 | 2012-10-26 19:30:40 +0100 | [diff] [blame] | 559 | algs = be32_to_cpu(adsp1_id.algs); |
Mark Brown | f395a21 | 2013-03-05 22:39:54 +0800 | [diff] [blame] | 560 | dsp->fw_id = be32_to_cpu(adsp1_id.fw.id); |
Mark Brown | db40517 | 2012-10-26 19:30:40 +0100 | [diff] [blame] | 561 | adsp_info(dsp, "Firmware: %x v%d.%d.%d, %zu algorithms\n", |
Mark Brown | f395a21 | 2013-03-05 22:39:54 +0800 | [diff] [blame] | 562 | dsp->fw_id, |
Mark Brown | db40517 | 2012-10-26 19:30:40 +0100 | [diff] [blame] | 563 | (be32_to_cpu(adsp1_id.fw.ver) & 0xff0000) >> 16, |
| 564 | (be32_to_cpu(adsp1_id.fw.ver) & 0xff00) >> 8, |
| 565 | be32_to_cpu(adsp1_id.fw.ver) & 0xff, |
| 566 | algs); |
| 567 | |
| 568 | pos = sizeof(adsp1_id) / 2; |
| 569 | term = pos + ((sizeof(*adsp1_alg) * algs) / 2); |
| 570 | break; |
| 571 | |
| 572 | case WMFW_ADSP2: |
| 573 | ret = regmap_raw_read(regmap, mem->base, &adsp2_id, |
| 574 | sizeof(adsp2_id)); |
| 575 | if (ret != 0) { |
| 576 | adsp_err(dsp, "Failed to read algorithm info: %d\n", |
| 577 | ret); |
| 578 | return ret; |
| 579 | } |
| 580 | |
Mark Brown | d62f4bc | 2012-12-19 14:00:30 +0000 | [diff] [blame] | 581 | buf = &adsp2_id; |
| 582 | buf_size = sizeof(adsp2_id); |
| 583 | |
Mark Brown | db40517 | 2012-10-26 19:30:40 +0100 | [diff] [blame] | 584 | algs = be32_to_cpu(adsp2_id.algs); |
Mark Brown | f395a21 | 2013-03-05 22:39:54 +0800 | [diff] [blame] | 585 | dsp->fw_id = be32_to_cpu(adsp2_id.fw.id); |
Mark Brown | db40517 | 2012-10-26 19:30:40 +0100 | [diff] [blame] | 586 | adsp_info(dsp, "Firmware: %x v%d.%d.%d, %zu algorithms\n", |
Mark Brown | f395a21 | 2013-03-05 22:39:54 +0800 | [diff] [blame] | 587 | dsp->fw_id, |
Mark Brown | db40517 | 2012-10-26 19:30:40 +0100 | [diff] [blame] | 588 | (be32_to_cpu(adsp2_id.fw.ver) & 0xff0000) >> 16, |
| 589 | (be32_to_cpu(adsp2_id.fw.ver) & 0xff00) >> 8, |
| 590 | be32_to_cpu(adsp2_id.fw.ver) & 0xff, |
| 591 | algs); |
| 592 | |
| 593 | pos = sizeof(adsp2_id) / 2; |
| 594 | term = pos + ((sizeof(*adsp2_alg) * algs) / 2); |
| 595 | break; |
| 596 | |
| 597 | default: |
| 598 | BUG_ON(NULL == "Unknown DSP type"); |
| 599 | return -EINVAL; |
| 600 | } |
| 601 | |
| 602 | if (algs == 0) { |
| 603 | adsp_err(dsp, "No algorithms\n"); |
| 604 | return -EINVAL; |
| 605 | } |
| 606 | |
Mark Brown | d62f4bc | 2012-12-19 14:00:30 +0000 | [diff] [blame] | 607 | if (algs > 1024) { |
| 608 | adsp_err(dsp, "Algorithm count %zx excessive\n", algs); |
| 609 | print_hex_dump_bytes(dev_name(dsp->dev), DUMP_PREFIX_OFFSET, |
| 610 | buf, buf_size); |
| 611 | return -EINVAL; |
| 612 | } |
| 613 | |
Mark Brown | db40517 | 2012-10-26 19:30:40 +0100 | [diff] [blame] | 614 | /* Read the terminator first to validate the length */ |
| 615 | ret = regmap_raw_read(regmap, mem->base + term, &val, sizeof(val)); |
| 616 | if (ret != 0) { |
| 617 | adsp_err(dsp, "Failed to read algorithm list end: %d\n", |
| 618 | ret); |
| 619 | return ret; |
| 620 | } |
| 621 | |
| 622 | if (be32_to_cpu(val) != 0xbedead) |
| 623 | adsp_warn(dsp, "Algorithm list end %x 0x%x != 0xbeadead\n", |
| 624 | term, be32_to_cpu(val)); |
| 625 | |
Mark Brown | f2a93e2 | 2013-01-20 22:17:30 +0900 | [diff] [blame] | 626 | alg = kzalloc((term - pos) * 2, GFP_KERNEL | GFP_DMA); |
Mark Brown | db40517 | 2012-10-26 19:30:40 +0100 | [diff] [blame] | 627 | if (!alg) |
| 628 | return -ENOMEM; |
| 629 | |
| 630 | ret = regmap_raw_read(regmap, mem->base + pos, alg, (term - pos) * 2); |
| 631 | if (ret != 0) { |
| 632 | adsp_err(dsp, "Failed to read algorithm list: %d\n", |
| 633 | ret); |
| 634 | goto out; |
| 635 | } |
| 636 | |
| 637 | adsp1_alg = alg; |
| 638 | adsp2_alg = alg; |
| 639 | |
| 640 | for (i = 0; i < algs; i++) { |
| 641 | switch (dsp->type) { |
| 642 | case WMFW_ADSP1: |
Mark Brown | 471f488 | 2013-01-08 16:09:31 +0000 | [diff] [blame] | 643 | adsp_info(dsp, "%d: ID %x v%d.%d.%d DM@%x ZM@%x\n", |
Mark Brown | db40517 | 2012-10-26 19:30:40 +0100 | [diff] [blame] | 644 | i, be32_to_cpu(adsp1_alg[i].alg.id), |
| 645 | (be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff0000) >> 16, |
| 646 | (be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff00) >> 8, |
Mark Brown | 471f488 | 2013-01-08 16:09:31 +0000 | [diff] [blame] | 647 | be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff, |
| 648 | be32_to_cpu(adsp1_alg[i].dm), |
| 649 | be32_to_cpu(adsp1_alg[i].zm)); |
| 650 | |
Mark Brown | 7480800 | 2013-01-26 00:29:51 +0800 | [diff] [blame] | 651 | region = kzalloc(sizeof(*region), GFP_KERNEL); |
| 652 | if (!region) |
| 653 | return -ENOMEM; |
| 654 | region->type = WMFW_ADSP1_DM; |
| 655 | region->alg = be32_to_cpu(adsp1_alg[i].alg.id); |
| 656 | region->base = be32_to_cpu(adsp1_alg[i].dm); |
| 657 | list_add_tail(®ion->list, &dsp->alg_regions); |
Mark Brown | 471f488 | 2013-01-08 16:09:31 +0000 | [diff] [blame] | 658 | |
Mark Brown | 7480800 | 2013-01-26 00:29:51 +0800 | [diff] [blame] | 659 | region = kzalloc(sizeof(*region), GFP_KERNEL); |
| 660 | if (!region) |
| 661 | return -ENOMEM; |
| 662 | region->type = WMFW_ADSP1_ZM; |
| 663 | region->alg = be32_to_cpu(adsp1_alg[i].alg.id); |
| 664 | region->base = be32_to_cpu(adsp1_alg[i].zm); |
| 665 | list_add_tail(®ion->list, &dsp->alg_regions); |
Mark Brown | db40517 | 2012-10-26 19:30:40 +0100 | [diff] [blame] | 666 | break; |
| 667 | |
| 668 | case WMFW_ADSP2: |
Mark Brown | 471f488 | 2013-01-08 16:09:31 +0000 | [diff] [blame] | 669 | adsp_info(dsp, |
| 670 | "%d: ID %x v%d.%d.%d XM@%x YM@%x ZM@%x\n", |
Mark Brown | db40517 | 2012-10-26 19:30:40 +0100 | [diff] [blame] | 671 | i, be32_to_cpu(adsp2_alg[i].alg.id), |
| 672 | (be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff0000) >> 16, |
| 673 | (be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff00) >> 8, |
Mark Brown | 471f488 | 2013-01-08 16:09:31 +0000 | [diff] [blame] | 674 | be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff, |
| 675 | be32_to_cpu(adsp2_alg[i].xm), |
| 676 | be32_to_cpu(adsp2_alg[i].ym), |
| 677 | be32_to_cpu(adsp2_alg[i].zm)); |
| 678 | |
Mark Brown | 7480800 | 2013-01-26 00:29:51 +0800 | [diff] [blame] | 679 | region = kzalloc(sizeof(*region), GFP_KERNEL); |
| 680 | if (!region) |
| 681 | return -ENOMEM; |
| 682 | region->type = WMFW_ADSP2_XM; |
| 683 | region->alg = be32_to_cpu(adsp2_alg[i].alg.id); |
| 684 | region->base = be32_to_cpu(adsp2_alg[i].xm); |
| 685 | list_add_tail(®ion->list, &dsp->alg_regions); |
Mark Brown | 471f488 | 2013-01-08 16:09:31 +0000 | [diff] [blame] | 686 | |
Mark Brown | 7480800 | 2013-01-26 00:29:51 +0800 | [diff] [blame] | 687 | region = kzalloc(sizeof(*region), GFP_KERNEL); |
| 688 | if (!region) |
| 689 | return -ENOMEM; |
| 690 | region->type = WMFW_ADSP2_YM; |
| 691 | region->alg = be32_to_cpu(adsp2_alg[i].alg.id); |
| 692 | region->base = be32_to_cpu(adsp2_alg[i].ym); |
| 693 | list_add_tail(®ion->list, &dsp->alg_regions); |
Mark Brown | 471f488 | 2013-01-08 16:09:31 +0000 | [diff] [blame] | 694 | |
Mark Brown | 7480800 | 2013-01-26 00:29:51 +0800 | [diff] [blame] | 695 | region = kzalloc(sizeof(*region), GFP_KERNEL); |
| 696 | if (!region) |
| 697 | return -ENOMEM; |
| 698 | region->type = WMFW_ADSP2_ZM; |
| 699 | region->alg = be32_to_cpu(adsp2_alg[i].alg.id); |
| 700 | region->base = be32_to_cpu(adsp2_alg[i].zm); |
| 701 | list_add_tail(®ion->list, &dsp->alg_regions); |
Mark Brown | db40517 | 2012-10-26 19:30:40 +0100 | [diff] [blame] | 702 | break; |
| 703 | } |
| 704 | } |
| 705 | |
| 706 | out: |
| 707 | kfree(alg); |
| 708 | return ret; |
| 709 | } |
| 710 | |
Mark Brown | 2159ad9 | 2012-10-11 11:54:02 +0900 | [diff] [blame] | 711 | static int wm_adsp_load_coeff(struct wm_adsp *dsp) |
| 712 | { |
Mark Brown | cf17c83 | 2013-01-30 14:37:23 +0800 | [diff] [blame] | 713 | LIST_HEAD(buf_list); |
Mark Brown | 2159ad9 | 2012-10-11 11:54:02 +0900 | [diff] [blame] | 714 | struct regmap *regmap = dsp->regmap; |
| 715 | struct wmfw_coeff_hdr *hdr; |
| 716 | struct wmfw_coeff_item *blk; |
| 717 | const struct firmware *firmware; |
Mark Brown | 471f488 | 2013-01-08 16:09:31 +0000 | [diff] [blame] | 718 | const struct wm_adsp_region *mem; |
| 719 | struct wm_adsp_alg_region *alg_region; |
Mark Brown | 2159ad9 | 2012-10-11 11:54:02 +0900 | [diff] [blame] | 720 | const char *region_name; |
| 721 | int ret, pos, blocks, type, offset, reg; |
| 722 | char *file; |
Mark Brown | cf17c83 | 2013-01-30 14:37:23 +0800 | [diff] [blame] | 723 | struct wm_adsp_buf *buf; |
Chris Rattray | bdaacea | 2013-02-08 14:32:15 +0000 | [diff] [blame] | 724 | int tmp; |
Mark Brown | 2159ad9 | 2012-10-11 11:54:02 +0900 | [diff] [blame] | 725 | |
| 726 | file = kzalloc(PAGE_SIZE, GFP_KERNEL); |
| 727 | if (file == NULL) |
| 728 | return -ENOMEM; |
| 729 | |
Mark Brown | 1023dbd | 2013-01-11 22:58:28 +0000 | [diff] [blame] | 730 | snprintf(file, PAGE_SIZE, "%s-dsp%d-%s.bin", dsp->part, dsp->num, |
| 731 | wm_adsp_fw[dsp->fw].file); |
Mark Brown | 2159ad9 | 2012-10-11 11:54:02 +0900 | [diff] [blame] | 732 | file[PAGE_SIZE - 1] = '\0'; |
| 733 | |
| 734 | ret = request_firmware(&firmware, file, dsp->dev); |
| 735 | if (ret != 0) { |
| 736 | adsp_warn(dsp, "Failed to request '%s'\n", file); |
| 737 | ret = 0; |
| 738 | goto out; |
| 739 | } |
| 740 | ret = -EINVAL; |
| 741 | |
| 742 | if (sizeof(*hdr) >= firmware->size) { |
| 743 | adsp_err(dsp, "%s: file too short, %zu bytes\n", |
| 744 | file, firmware->size); |
| 745 | goto out_fw; |
| 746 | } |
| 747 | |
| 748 | hdr = (void*)&firmware->data[0]; |
| 749 | if (memcmp(hdr->magic, "WMDR", 4) != 0) { |
| 750 | adsp_err(dsp, "%s: invalid magic\n", file); |
Charles Keepax | a4cdbec | 2013-01-21 09:02:31 +0000 | [diff] [blame] | 751 | goto out_fw; |
Mark Brown | 2159ad9 | 2012-10-11 11:54:02 +0900 | [diff] [blame] | 752 | } |
| 753 | |
Mark Brown | c712326 | 2013-01-16 16:59:04 +0900 | [diff] [blame] | 754 | switch (be32_to_cpu(hdr->rev) & 0xff) { |
| 755 | case 1: |
| 756 | break; |
| 757 | default: |
| 758 | adsp_err(dsp, "%s: Unsupported coefficient file format %d\n", |
| 759 | file, be32_to_cpu(hdr->rev) & 0xff); |
| 760 | ret = -EINVAL; |
| 761 | goto out_fw; |
| 762 | } |
| 763 | |
Mark Brown | 2159ad9 | 2012-10-11 11:54:02 +0900 | [diff] [blame] | 764 | adsp_dbg(dsp, "%s: v%d.%d.%d\n", file, |
| 765 | (le32_to_cpu(hdr->ver) >> 16) & 0xff, |
| 766 | (le32_to_cpu(hdr->ver) >> 8) & 0xff, |
| 767 | le32_to_cpu(hdr->ver) & 0xff); |
| 768 | |
| 769 | pos = le32_to_cpu(hdr->len); |
| 770 | |
| 771 | blocks = 0; |
| 772 | while (pos < firmware->size && |
| 773 | pos - firmware->size > sizeof(*blk)) { |
| 774 | blk = (void*)(&firmware->data[pos]); |
| 775 | |
Mark Brown | c712326 | 2013-01-16 16:59:04 +0900 | [diff] [blame] | 776 | type = le16_to_cpu(blk->type); |
| 777 | offset = le16_to_cpu(blk->offset); |
Mark Brown | 2159ad9 | 2012-10-11 11:54:02 +0900 | [diff] [blame] | 778 | |
| 779 | adsp_dbg(dsp, "%s.%d: %x v%d.%d.%d\n", |
| 780 | file, blocks, le32_to_cpu(blk->id), |
| 781 | (le32_to_cpu(blk->ver) >> 16) & 0xff, |
| 782 | (le32_to_cpu(blk->ver) >> 8) & 0xff, |
| 783 | le32_to_cpu(blk->ver) & 0xff); |
| 784 | adsp_dbg(dsp, "%s.%d: %d bytes at 0x%x in %x\n", |
| 785 | file, blocks, le32_to_cpu(blk->len), offset, type); |
| 786 | |
| 787 | reg = 0; |
| 788 | region_name = "Unknown"; |
| 789 | switch (type) { |
Mark Brown | c712326 | 2013-01-16 16:59:04 +0900 | [diff] [blame] | 790 | case (WMFW_NAME_TEXT << 8): |
| 791 | case (WMFW_INFO_TEXT << 8): |
Mark Brown | 2159ad9 | 2012-10-11 11:54:02 +0900 | [diff] [blame] | 792 | break; |
Mark Brown | c712326 | 2013-01-16 16:59:04 +0900 | [diff] [blame] | 793 | case (WMFW_ABSOLUTE << 8): |
Mark Brown | f395a21 | 2013-03-05 22:39:54 +0800 | [diff] [blame] | 794 | /* |
| 795 | * Old files may use this for global |
| 796 | * coefficients. |
| 797 | */ |
| 798 | if (le32_to_cpu(blk->id) == dsp->fw_id && |
| 799 | offset == 0) { |
| 800 | region_name = "global coefficients"; |
| 801 | mem = wm_adsp_find_region(dsp, type); |
| 802 | if (!mem) { |
| 803 | adsp_err(dsp, "No ZM\n"); |
| 804 | break; |
| 805 | } |
| 806 | reg = wm_adsp_region_to_reg(mem, 0); |
| 807 | |
| 808 | } else { |
| 809 | region_name = "register"; |
| 810 | reg = offset; |
| 811 | } |
Mark Brown | 2159ad9 | 2012-10-11 11:54:02 +0900 | [diff] [blame] | 812 | break; |
Mark Brown | 471f488 | 2013-01-08 16:09:31 +0000 | [diff] [blame] | 813 | |
| 814 | case WMFW_ADSP1_DM: |
| 815 | case WMFW_ADSP1_ZM: |
| 816 | case WMFW_ADSP2_XM: |
| 817 | case WMFW_ADSP2_YM: |
| 818 | adsp_dbg(dsp, "%s.%d: %d bytes in %x for %x\n", |
| 819 | file, blocks, le32_to_cpu(blk->len), |
| 820 | type, le32_to_cpu(blk->id)); |
| 821 | |
| 822 | mem = wm_adsp_find_region(dsp, type); |
| 823 | if (!mem) { |
| 824 | adsp_err(dsp, "No base for region %x\n", type); |
| 825 | break; |
| 826 | } |
| 827 | |
| 828 | reg = 0; |
| 829 | list_for_each_entry(alg_region, |
| 830 | &dsp->alg_regions, list) { |
| 831 | if (le32_to_cpu(blk->id) == alg_region->alg && |
| 832 | type == alg_region->type) { |
Mark Brown | 338c518 | 2013-01-24 00:35:48 +0800 | [diff] [blame] | 833 | reg = alg_region->base; |
Mark Brown | 471f488 | 2013-01-08 16:09:31 +0000 | [diff] [blame] | 834 | reg = wm_adsp_region_to_reg(mem, |
| 835 | reg); |
Mark Brown | 338c518 | 2013-01-24 00:35:48 +0800 | [diff] [blame] | 836 | reg += offset; |
Mark Brown | 471f488 | 2013-01-08 16:09:31 +0000 | [diff] [blame] | 837 | } |
| 838 | } |
| 839 | |
| 840 | if (reg == 0) |
| 841 | adsp_err(dsp, "No %x for algorithm %x\n", |
| 842 | type, le32_to_cpu(blk->id)); |
| 843 | break; |
| 844 | |
Mark Brown | 2159ad9 | 2012-10-11 11:54:02 +0900 | [diff] [blame] | 845 | default: |
Mark Brown | 25c62f7e | 2013-01-20 19:02:19 +0900 | [diff] [blame] | 846 | adsp_err(dsp, "%s.%d: Unknown region type %x at %d\n", |
| 847 | file, blocks, type, pos); |
Mark Brown | 2159ad9 | 2012-10-11 11:54:02 +0900 | [diff] [blame] | 848 | break; |
| 849 | } |
| 850 | |
| 851 | if (reg) { |
Mark Brown | cf17c83 | 2013-01-30 14:37:23 +0800 | [diff] [blame] | 852 | buf = wm_adsp_buf_alloc(blk->data, |
| 853 | le32_to_cpu(blk->len), |
| 854 | &buf_list); |
Mark Brown | a76fefa | 2013-01-07 19:03:17 +0000 | [diff] [blame] | 855 | if (!buf) { |
| 856 | adsp_err(dsp, "Out of memory\n"); |
| 857 | return -ENOMEM; |
| 858 | } |
| 859 | |
Mark Brown | 20da6d5 | 2013-01-12 19:58:17 +0000 | [diff] [blame] | 860 | adsp_dbg(dsp, "%s.%d: Writing %d bytes at %x\n", |
| 861 | file, blocks, le32_to_cpu(blk->len), |
| 862 | reg); |
Mark Brown | cf17c83 | 2013-01-30 14:37:23 +0800 | [diff] [blame] | 863 | ret = regmap_raw_write_async(regmap, reg, buf->buf, |
| 864 | le32_to_cpu(blk->len)); |
Mark Brown | 2159ad9 | 2012-10-11 11:54:02 +0900 | [diff] [blame] | 865 | if (ret != 0) { |
| 866 | adsp_err(dsp, |
| 867 | "%s.%d: Failed to write to %x in %s\n", |
| 868 | file, blocks, reg, region_name); |
| 869 | } |
| 870 | } |
| 871 | |
Chris Rattray | bdaacea | 2013-02-08 14:32:15 +0000 | [diff] [blame] | 872 | tmp = le32_to_cpu(blk->len) % 4; |
| 873 | if (tmp) |
| 874 | pos += le32_to_cpu(blk->len) + (4 - tmp) + sizeof(*blk); |
| 875 | else |
| 876 | pos += le32_to_cpu(blk->len) + sizeof(*blk); |
| 877 | |
Mark Brown | 2159ad9 | 2012-10-11 11:54:02 +0900 | [diff] [blame] | 878 | blocks++; |
| 879 | } |
| 880 | |
Mark Brown | cf17c83 | 2013-01-30 14:37:23 +0800 | [diff] [blame] | 881 | ret = regmap_async_complete(regmap); |
| 882 | if (ret != 0) |
| 883 | adsp_err(dsp, "Failed to complete async write: %d\n", ret); |
| 884 | |
Mark Brown | 2159ad9 | 2012-10-11 11:54:02 +0900 | [diff] [blame] | 885 | if (pos > firmware->size) |
| 886 | adsp_warn(dsp, "%s.%d: %zu bytes at end of file\n", |
| 887 | file, blocks, pos - firmware->size); |
| 888 | |
| 889 | out_fw: |
| 890 | release_firmware(firmware); |
Mark Brown | cf17c83 | 2013-01-30 14:37:23 +0800 | [diff] [blame] | 891 | wm_adsp_buf_free(&buf_list); |
Mark Brown | 2159ad9 | 2012-10-11 11:54:02 +0900 | [diff] [blame] | 892 | out: |
| 893 | kfree(file); |
| 894 | return 0; |
| 895 | } |
| 896 | |
Mark Brown | 5e7a7a2 | 2013-01-16 10:03:56 +0900 | [diff] [blame] | 897 | int wm_adsp1_init(struct wm_adsp *adsp) |
| 898 | { |
| 899 | INIT_LIST_HEAD(&adsp->alg_regions); |
| 900 | |
| 901 | return 0; |
| 902 | } |
| 903 | EXPORT_SYMBOL_GPL(wm_adsp1_init); |
| 904 | |
Mark Brown | 2159ad9 | 2012-10-11 11:54:02 +0900 | [diff] [blame] | 905 | int wm_adsp1_event(struct snd_soc_dapm_widget *w, |
| 906 | struct snd_kcontrol *kcontrol, |
| 907 | int event) |
| 908 | { |
| 909 | struct snd_soc_codec *codec = w->codec; |
| 910 | struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec); |
| 911 | struct wm_adsp *dsp = &dsps[w->shift]; |
| 912 | int ret; |
Chris Rattray | 94e205b | 2013-01-18 08:43:09 +0000 | [diff] [blame] | 913 | int val; |
Mark Brown | 2159ad9 | 2012-10-11 11:54:02 +0900 | [diff] [blame] | 914 | |
| 915 | switch (event) { |
| 916 | case SND_SOC_DAPM_POST_PMU: |
| 917 | regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30, |
| 918 | ADSP1_SYS_ENA, ADSP1_SYS_ENA); |
| 919 | |
Chris Rattray | 94e205b | 2013-01-18 08:43:09 +0000 | [diff] [blame] | 920 | /* |
| 921 | * For simplicity set the DSP clock rate to be the |
| 922 | * SYSCLK rate rather than making it configurable. |
| 923 | */ |
| 924 | if(dsp->sysclk_reg) { |
| 925 | ret = regmap_read(dsp->regmap, dsp->sysclk_reg, &val); |
| 926 | if (ret != 0) { |
| 927 | adsp_err(dsp, "Failed to read SYSCLK state: %d\n", |
| 928 | ret); |
| 929 | return ret; |
| 930 | } |
| 931 | |
| 932 | val = (val & dsp->sysclk_mask) |
| 933 | >> dsp->sysclk_shift; |
| 934 | |
| 935 | ret = regmap_update_bits(dsp->regmap, |
| 936 | dsp->base + ADSP1_CONTROL_31, |
| 937 | ADSP1_CLK_SEL_MASK, val); |
| 938 | if (ret != 0) { |
| 939 | adsp_err(dsp, "Failed to set clock rate: %d\n", |
| 940 | ret); |
| 941 | return ret; |
| 942 | } |
| 943 | } |
| 944 | |
Mark Brown | 2159ad9 | 2012-10-11 11:54:02 +0900 | [diff] [blame] | 945 | ret = wm_adsp_load(dsp); |
| 946 | if (ret != 0) |
| 947 | goto err; |
| 948 | |
Mark Brown | db40517 | 2012-10-26 19:30:40 +0100 | [diff] [blame] | 949 | ret = wm_adsp_setup_algs(dsp); |
| 950 | if (ret != 0) |
| 951 | goto err; |
| 952 | |
Mark Brown | 2159ad9 | 2012-10-11 11:54:02 +0900 | [diff] [blame] | 953 | ret = wm_adsp_load_coeff(dsp); |
| 954 | if (ret != 0) |
| 955 | goto err; |
| 956 | |
| 957 | /* Start the core running */ |
| 958 | regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30, |
| 959 | ADSP1_CORE_ENA | ADSP1_START, |
| 960 | ADSP1_CORE_ENA | ADSP1_START); |
| 961 | break; |
| 962 | |
| 963 | case SND_SOC_DAPM_PRE_PMD: |
| 964 | /* Halt the core */ |
| 965 | regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30, |
| 966 | ADSP1_CORE_ENA | ADSP1_START, 0); |
| 967 | |
| 968 | regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_19, |
| 969 | ADSP1_WDMA_BUFFER_LENGTH_MASK, 0); |
| 970 | |
| 971 | regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30, |
| 972 | ADSP1_SYS_ENA, 0); |
| 973 | break; |
| 974 | |
| 975 | default: |
| 976 | break; |
| 977 | } |
| 978 | |
| 979 | return 0; |
| 980 | |
| 981 | err: |
| 982 | regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30, |
| 983 | ADSP1_SYS_ENA, 0); |
| 984 | return ret; |
| 985 | } |
| 986 | EXPORT_SYMBOL_GPL(wm_adsp1_event); |
| 987 | |
| 988 | static int wm_adsp2_ena(struct wm_adsp *dsp) |
| 989 | { |
| 990 | unsigned int val; |
| 991 | int ret, count; |
| 992 | |
| 993 | ret = regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL, |
| 994 | ADSP2_SYS_ENA, ADSP2_SYS_ENA); |
| 995 | if (ret != 0) |
| 996 | return ret; |
| 997 | |
| 998 | /* Wait for the RAM to start, should be near instantaneous */ |
| 999 | count = 0; |
| 1000 | do { |
| 1001 | ret = regmap_read(dsp->regmap, dsp->base + ADSP2_STATUS1, |
| 1002 | &val); |
| 1003 | if (ret != 0) |
| 1004 | return ret; |
| 1005 | } while (!(val & ADSP2_RAM_RDY) && ++count < 10); |
| 1006 | |
| 1007 | if (!(val & ADSP2_RAM_RDY)) { |
| 1008 | adsp_err(dsp, "Failed to start DSP RAM\n"); |
| 1009 | return -EBUSY; |
| 1010 | } |
| 1011 | |
| 1012 | adsp_dbg(dsp, "RAM ready after %d polls\n", count); |
| 1013 | adsp_info(dsp, "RAM ready after %d polls\n", count); |
| 1014 | |
| 1015 | return 0; |
| 1016 | } |
| 1017 | |
| 1018 | int wm_adsp2_event(struct snd_soc_dapm_widget *w, |
| 1019 | struct snd_kcontrol *kcontrol, int event) |
| 1020 | { |
| 1021 | struct snd_soc_codec *codec = w->codec; |
| 1022 | struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec); |
| 1023 | struct wm_adsp *dsp = &dsps[w->shift]; |
Mark Brown | 471f488 | 2013-01-08 16:09:31 +0000 | [diff] [blame] | 1024 | struct wm_adsp_alg_region *alg_region; |
Mark Brown | 973838a | 2012-11-28 17:20:32 +0000 | [diff] [blame] | 1025 | unsigned int val; |
Mark Brown | 2159ad9 | 2012-10-11 11:54:02 +0900 | [diff] [blame] | 1026 | int ret; |
| 1027 | |
| 1028 | switch (event) { |
| 1029 | case SND_SOC_DAPM_POST_PMU: |
Mark Brown | dd49e2c | 2012-12-02 21:50:46 +0900 | [diff] [blame] | 1030 | /* |
| 1031 | * For simplicity set the DSP clock rate to be the |
| 1032 | * SYSCLK rate rather than making it configurable. |
| 1033 | */ |
| 1034 | ret = regmap_read(dsp->regmap, ARIZONA_SYSTEM_CLOCK_1, &val); |
| 1035 | if (ret != 0) { |
| 1036 | adsp_err(dsp, "Failed to read SYSCLK state: %d\n", |
| 1037 | ret); |
| 1038 | return ret; |
| 1039 | } |
| 1040 | val = (val & ARIZONA_SYSCLK_FREQ_MASK) |
| 1041 | >> ARIZONA_SYSCLK_FREQ_SHIFT; |
| 1042 | |
| 1043 | ret = regmap_update_bits(dsp->regmap, |
| 1044 | dsp->base + ADSP2_CLOCKING, |
| 1045 | ADSP2_CLK_SEL_MASK, val); |
| 1046 | if (ret != 0) { |
| 1047 | adsp_err(dsp, "Failed to set clock rate: %d\n", |
| 1048 | ret); |
| 1049 | return ret; |
| 1050 | } |
| 1051 | |
Mark Brown | 973838a | 2012-11-28 17:20:32 +0000 | [diff] [blame] | 1052 | if (dsp->dvfs) { |
| 1053 | ret = regmap_read(dsp->regmap, |
| 1054 | dsp->base + ADSP2_CLOCKING, &val); |
| 1055 | if (ret != 0) { |
| 1056 | dev_err(dsp->dev, |
| 1057 | "Failed to read clocking: %d\n", ret); |
| 1058 | return ret; |
| 1059 | } |
| 1060 | |
Mark Brown | 25c6fdb | 2012-11-29 15:16:10 +0000 | [diff] [blame] | 1061 | if ((val & ADSP2_CLK_SEL_MASK) >= 3) { |
Mark Brown | 973838a | 2012-11-28 17:20:32 +0000 | [diff] [blame] | 1062 | ret = regulator_enable(dsp->dvfs); |
| 1063 | if (ret != 0) { |
| 1064 | dev_err(dsp->dev, |
| 1065 | "Failed to enable supply: %d\n", |
| 1066 | ret); |
| 1067 | return ret; |
| 1068 | } |
| 1069 | |
| 1070 | ret = regulator_set_voltage(dsp->dvfs, |
| 1071 | 1800000, |
| 1072 | 1800000); |
| 1073 | if (ret != 0) { |
| 1074 | dev_err(dsp->dev, |
| 1075 | "Failed to raise supply: %d\n", |
| 1076 | ret); |
| 1077 | return ret; |
| 1078 | } |
| 1079 | } |
| 1080 | } |
| 1081 | |
Mark Brown | 2159ad9 | 2012-10-11 11:54:02 +0900 | [diff] [blame] | 1082 | ret = wm_adsp2_ena(dsp); |
| 1083 | if (ret != 0) |
| 1084 | return ret; |
| 1085 | |
| 1086 | ret = wm_adsp_load(dsp); |
| 1087 | if (ret != 0) |
| 1088 | goto err; |
| 1089 | |
Mark Brown | db40517 | 2012-10-26 19:30:40 +0100 | [diff] [blame] | 1090 | ret = wm_adsp_setup_algs(dsp); |
| 1091 | if (ret != 0) |
| 1092 | goto err; |
| 1093 | |
Mark Brown | 2159ad9 | 2012-10-11 11:54:02 +0900 | [diff] [blame] | 1094 | ret = wm_adsp_load_coeff(dsp); |
| 1095 | if (ret != 0) |
| 1096 | goto err; |
| 1097 | |
| 1098 | ret = regmap_update_bits(dsp->regmap, |
| 1099 | dsp->base + ADSP2_CONTROL, |
Mark Brown | a7f9be7 | 2012-11-28 19:53:59 +0000 | [diff] [blame] | 1100 | ADSP2_CORE_ENA | ADSP2_START, |
| 1101 | ADSP2_CORE_ENA | ADSP2_START); |
Mark Brown | 2159ad9 | 2012-10-11 11:54:02 +0900 | [diff] [blame] | 1102 | if (ret != 0) |
| 1103 | goto err; |
Mark Brown | 1023dbd | 2013-01-11 22:58:28 +0000 | [diff] [blame] | 1104 | |
| 1105 | dsp->running = true; |
Mark Brown | 2159ad9 | 2012-10-11 11:54:02 +0900 | [diff] [blame] | 1106 | break; |
| 1107 | |
| 1108 | case SND_SOC_DAPM_PRE_PMD: |
Mark Brown | 1023dbd | 2013-01-11 22:58:28 +0000 | [diff] [blame] | 1109 | dsp->running = false; |
| 1110 | |
Mark Brown | 2159ad9 | 2012-10-11 11:54:02 +0900 | [diff] [blame] | 1111 | regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL, |
Mark Brown | a7f9be7 | 2012-11-28 19:53:59 +0000 | [diff] [blame] | 1112 | ADSP2_SYS_ENA | ADSP2_CORE_ENA | |
| 1113 | ADSP2_START, 0); |
Mark Brown | 973838a | 2012-11-28 17:20:32 +0000 | [diff] [blame] | 1114 | |
Mark Brown | 2d30b57 | 2013-01-28 20:18:17 +0800 | [diff] [blame] | 1115 | /* Make sure DMAs are quiesced */ |
| 1116 | regmap_write(dsp->regmap, dsp->base + ADSP2_WDMA_CONFIG_1, 0); |
| 1117 | regmap_write(dsp->regmap, dsp->base + ADSP2_WDMA_CONFIG_2, 0); |
| 1118 | regmap_write(dsp->regmap, dsp->base + ADSP2_RDMA_CONFIG_1, 0); |
| 1119 | |
Mark Brown | 973838a | 2012-11-28 17:20:32 +0000 | [diff] [blame] | 1120 | if (dsp->dvfs) { |
| 1121 | ret = regulator_set_voltage(dsp->dvfs, 1200000, |
| 1122 | 1800000); |
| 1123 | if (ret != 0) |
| 1124 | dev_warn(dsp->dev, |
| 1125 | "Failed to lower supply: %d\n", |
| 1126 | ret); |
| 1127 | |
| 1128 | ret = regulator_disable(dsp->dvfs); |
| 1129 | if (ret != 0) |
| 1130 | dev_err(dsp->dev, |
| 1131 | "Failed to enable supply: %d\n", |
| 1132 | ret); |
| 1133 | } |
Mark Brown | 471f488 | 2013-01-08 16:09:31 +0000 | [diff] [blame] | 1134 | |
| 1135 | while (!list_empty(&dsp->alg_regions)) { |
| 1136 | alg_region = list_first_entry(&dsp->alg_regions, |
| 1137 | struct wm_adsp_alg_region, |
| 1138 | list); |
| 1139 | list_del(&alg_region->list); |
| 1140 | kfree(alg_region); |
| 1141 | } |
Mark Brown | 2159ad9 | 2012-10-11 11:54:02 +0900 | [diff] [blame] | 1142 | break; |
| 1143 | |
| 1144 | default: |
| 1145 | break; |
| 1146 | } |
| 1147 | |
| 1148 | return 0; |
| 1149 | err: |
| 1150 | regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL, |
Mark Brown | a7f9be7 | 2012-11-28 19:53:59 +0000 | [diff] [blame] | 1151 | ADSP2_SYS_ENA | ADSP2_CORE_ENA | ADSP2_START, 0); |
Mark Brown | 2159ad9 | 2012-10-11 11:54:02 +0900 | [diff] [blame] | 1152 | return ret; |
| 1153 | } |
| 1154 | EXPORT_SYMBOL_GPL(wm_adsp2_event); |
Mark Brown | 973838a | 2012-11-28 17:20:32 +0000 | [diff] [blame] | 1155 | |
| 1156 | int wm_adsp2_init(struct wm_adsp *adsp, bool dvfs) |
| 1157 | { |
| 1158 | int ret; |
| 1159 | |
Mark Brown | 10a2b66 | 2012-12-02 21:37:00 +0900 | [diff] [blame] | 1160 | /* |
| 1161 | * Disable the DSP memory by default when in reset for a small |
| 1162 | * power saving. |
| 1163 | */ |
| 1164 | ret = regmap_update_bits(adsp->regmap, adsp->base + ADSP2_CONTROL, |
| 1165 | ADSP2_MEM_ENA, 0); |
| 1166 | if (ret != 0) { |
| 1167 | adsp_err(adsp, "Failed to clear memory retention: %d\n", ret); |
| 1168 | return ret; |
| 1169 | } |
| 1170 | |
Mark Brown | 471f488 | 2013-01-08 16:09:31 +0000 | [diff] [blame] | 1171 | INIT_LIST_HEAD(&adsp->alg_regions); |
| 1172 | |
Mark Brown | 973838a | 2012-11-28 17:20:32 +0000 | [diff] [blame] | 1173 | if (dvfs) { |
| 1174 | adsp->dvfs = devm_regulator_get(adsp->dev, "DCVDD"); |
| 1175 | if (IS_ERR(adsp->dvfs)) { |
| 1176 | ret = PTR_ERR(adsp->dvfs); |
| 1177 | dev_err(adsp->dev, "Failed to get DCVDD: %d\n", ret); |
| 1178 | return ret; |
| 1179 | } |
| 1180 | |
| 1181 | ret = regulator_enable(adsp->dvfs); |
| 1182 | if (ret != 0) { |
| 1183 | dev_err(adsp->dev, "Failed to enable DCVDD: %d\n", |
| 1184 | ret); |
| 1185 | return ret; |
| 1186 | } |
| 1187 | |
| 1188 | ret = regulator_set_voltage(adsp->dvfs, 1200000, 1800000); |
| 1189 | if (ret != 0) { |
| 1190 | dev_err(adsp->dev, "Failed to initialise DVFS: %d\n", |
| 1191 | ret); |
| 1192 | return ret; |
| 1193 | } |
| 1194 | |
| 1195 | ret = regulator_disable(adsp->dvfs); |
| 1196 | if (ret != 0) { |
| 1197 | dev_err(adsp->dev, "Failed to disable DCVDD: %d\n", |
| 1198 | ret); |
| 1199 | return ret; |
| 1200 | } |
| 1201 | } |
| 1202 | |
| 1203 | return 0; |
| 1204 | } |
| 1205 | EXPORT_SYMBOL_GPL(wm_adsp2_init); |