blob: 85a072e80637c20d6e47a916305f41c317d82156 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Jesse Barnes585fb112008-07-29 11:54:06 -070033#include "i915_reg.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070034#include <linux/io-mapping.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070035
Linus Torvalds1da177e2005-04-16 15:20:36 -070036/* General customization:
37 */
38
39#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
40
41#define DRIVER_NAME "i915"
42#define DRIVER_DESC "Intel Graphics"
Eric Anholt673a3942008-07-30 12:06:12 -070043#define DRIVER_DATE "20080730"
Linus Torvalds1da177e2005-04-16 15:20:36 -070044
Jesse Barnes317c35d2008-08-25 15:11:06 -070045enum pipe {
46 PIPE_A = 0,
47 PIPE_B,
48};
49
Keith Packard52440212008-11-18 09:30:25 -080050#define I915_NUM_PIPE 2
51
Linus Torvalds1da177e2005-04-16 15:20:36 -070052/* Interface history:
53 *
54 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +110055 * 1.2: Add Power Management
56 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +110057 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +100058 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +100059 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
60 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -070061 */
62#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +100063#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -070064#define DRIVER_PATCHLEVEL 0
65
Eric Anholt673a3942008-07-30 12:06:12 -070066#define WATCH_COHERENCY 0
67#define WATCH_BUF 0
68#define WATCH_EXEC 0
69#define WATCH_LRU 0
70#define WATCH_RELOC 0
71#define WATCH_INACTIVE 0
72#define WATCH_PWRITE 0
73
Linus Torvalds1da177e2005-04-16 15:20:36 -070074typedef struct _drm_i915_ring_buffer {
75 int tail_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -070076 unsigned long Size;
77 u8 *virtual_start;
78 int head;
79 int tail;
80 int space;
81 drm_local_map_t map;
Eric Anholt673a3942008-07-30 12:06:12 -070082 struct drm_gem_object *ring_obj;
Linus Torvalds1da177e2005-04-16 15:20:36 -070083} drm_i915_ring_buffer_t;
84
85struct mem_block {
86 struct mem_block *next;
87 struct mem_block *prev;
88 int start;
89 int size;
Eric Anholt6c340ea2007-08-25 20:23:09 +100090 struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
Linus Torvalds1da177e2005-04-16 15:20:36 -070091};
92
Jesse Barnes0a3e67a2008-09-30 12:14:26 -070093struct opregion_header;
94struct opregion_acpi;
95struct opregion_swsci;
96struct opregion_asle;
97
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +010098struct intel_opregion {
99 struct opregion_header *header;
100 struct opregion_acpi *acpi;
101 struct opregion_swsci *swsci;
102 struct opregion_asle *asle;
103 int enabled;
104};
105
Dave Airlie7c1c2872008-11-28 14:22:24 +1000106struct drm_i915_master_private {
107 drm_local_map_t *sarea;
108 struct _drm_i915_sarea *sarea_priv;
109};
Jesse Barnesde151cf2008-11-12 10:03:55 -0800110#define I915_FENCE_REG_NONE -1
111
112struct drm_i915_fence_reg {
113 struct drm_gem_object *obj;
114};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000115
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116typedef struct drm_i915_private {
Eric Anholt673a3942008-07-30 12:06:12 -0700117 struct drm_device *dev;
118
Dave Airlieac5c4e72008-12-19 15:38:34 +1000119 int has_gem;
120
Eric Anholt3043c602008-10-02 12:24:47 -0700121 void __iomem *regs;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122
Linus Torvalds1da177e2005-04-16 15:20:36 -0700123 drm_i915_ring_buffer_t ring;
124
Dave Airlie9c8da5e2005-07-10 15:38:56 +1000125 drm_dma_handle_t *status_page_dmah;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126 void *hw_status_page;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127 dma_addr_t dma_status_page;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700128 uint32_t counter;
Wang Zhenyudc7a9312007-06-10 15:58:19 +1000129 unsigned int status_gfx_addr;
130 drm_local_map_t hws_map;
Eric Anholt673a3942008-07-30 12:06:12 -0700131 struct drm_gem_object *hws_obj;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000133 unsigned int cpp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134 int back_offset;
135 int front_offset;
136 int current_page;
137 int page_flipping;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138
139 wait_queue_head_t irq_queue;
140 atomic_t irq_received;
Eric Anholted4cb412008-07-29 12:10:39 -0700141 /** Protects user_irq_refcount and irq_mask_reg */
142 spinlock_t user_irq_lock;
143 /** Refcount for i915_user_irq_get() versus i915_user_irq_put(). */
144 int user_irq_refcount;
145 /** Cached value of IMR to avoid reads in updating the bitfield */
146 u32 irq_mask_reg;
Keith Packard7c463582008-11-04 02:03:27 -0800147 u32 pipestat[2];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148
149 int tex_lru_log_granularity;
150 int allow_batchbuffer;
151 struct mem_block *agp_heap;
Dave Airlie0d6aa602006-01-02 20:14:23 +1100152 unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
Dave Airlie702880f2006-06-24 17:07:34 +1000153 int vblank_pipe;
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000154
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100155 struct intel_opregion opregion;
156
Jesse Barnesde151cf2008-11-12 10:03:55 -0800157 struct drm_i915_fence_reg fence_regs[16]; /* assume 965 */
158 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
159 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
160
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000161 /* Register state */
162 u8 saveLBB;
163 u32 saveDSPACNTR;
164 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000165 u32 saveDSPARB;
Keith Packard881ee982008-11-02 23:08:44 -0800166 u32 saveRENDERSTANDBY;
Peng Li461cba22008-11-18 12:39:02 +0800167 u32 saveHWS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000168 u32 savePIPEACONF;
169 u32 savePIPEBCONF;
170 u32 savePIPEASRC;
171 u32 savePIPEBSRC;
172 u32 saveFPA0;
173 u32 saveFPA1;
174 u32 saveDPLL_A;
175 u32 saveDPLL_A_MD;
176 u32 saveHTOTAL_A;
177 u32 saveHBLANK_A;
178 u32 saveHSYNC_A;
179 u32 saveVTOTAL_A;
180 u32 saveVBLANK_A;
181 u32 saveVSYNC_A;
182 u32 saveBCLRPAT_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000183 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000184 u32 saveDSPASTRIDE;
185 u32 saveDSPASIZE;
186 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700187 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000188 u32 saveDSPASURF;
189 u32 saveDSPATILEOFF;
190 u32 savePFIT_PGM_RATIOS;
191 u32 saveBLC_PWM_CTL;
192 u32 saveBLC_PWM_CTL2;
193 u32 saveFPB0;
194 u32 saveFPB1;
195 u32 saveDPLL_B;
196 u32 saveDPLL_B_MD;
197 u32 saveHTOTAL_B;
198 u32 saveHBLANK_B;
199 u32 saveHSYNC_B;
200 u32 saveVTOTAL_B;
201 u32 saveVBLANK_B;
202 u32 saveVSYNC_B;
203 u32 saveBCLRPAT_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000204 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000205 u32 saveDSPBSTRIDE;
206 u32 saveDSPBSIZE;
207 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700208 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000209 u32 saveDSPBSURF;
210 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700211 u32 saveVGA0;
212 u32 saveVGA1;
213 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000214 u32 saveVGACNTRL;
215 u32 saveADPA;
216 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700217 u32 savePP_ON_DELAYS;
218 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000219 u32 saveDVOA;
220 u32 saveDVOB;
221 u32 saveDVOC;
222 u32 savePP_ON;
223 u32 savePP_OFF;
224 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700225 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000226 u32 savePFIT_CONTROL;
227 u32 save_palette_a[256];
228 u32 save_palette_b[256];
229 u32 saveFBC_CFB_BASE;
230 u32 saveFBC_LL_BASE;
231 u32 saveFBC_CONTROL;
232 u32 saveFBC_CONTROL2;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000233 u32 saveIER;
234 u32 saveIIR;
235 u32 saveIMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800236 u32 saveCACHE_MODE_0;
Keith Packarde948e992008-05-07 12:27:53 +1000237 u32 saveD_STATE;
Jesse Barnes585fb112008-07-29 11:54:06 -0700238 u32 saveCG_2D_DIS;
Keith Packard1f84e552008-02-16 19:19:29 -0800239 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000240 u32 saveSWF0[16];
241 u32 saveSWF1[16];
242 u32 saveSWF2[3];
243 u8 saveMSR;
244 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800245 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000246 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000247 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000248 u8 saveDACMASK;
249 u8 saveDACDATA[256*3]; /* 256 3-byte colors */
Jesse Barnesa59e1222008-05-07 12:25:46 +1000250 u8 saveCR[37];
Eric Anholt673a3942008-07-30 12:06:12 -0700251
252 struct {
253 struct drm_mm gtt_space;
254
Keith Packard0839ccb2008-10-30 19:38:48 -0700255 struct io_mapping *gtt_mapping;
256
Eric Anholt673a3942008-07-30 12:06:12 -0700257 /**
258 * List of objects currently involved in rendering from the
259 * ringbuffer.
260 *
Eric Anholtce44b0e2008-11-06 16:00:31 -0800261 * Includes buffers having the contents of their GPU caches
262 * flushed, not necessarily primitives. last_rendering_seqno
263 * represents when the rendering involved will be completed.
264 *
Eric Anholt673a3942008-07-30 12:06:12 -0700265 * A reference is held on the buffer while on this list.
266 */
267 struct list_head active_list;
268
269 /**
270 * List of objects which are not in the ringbuffer but which
271 * still have a write_domain which needs to be flushed before
272 * unbinding.
273 *
Eric Anholtce44b0e2008-11-06 16:00:31 -0800274 * last_rendering_seqno is 0 while an object is in this list.
275 *
Eric Anholt673a3942008-07-30 12:06:12 -0700276 * A reference is held on the buffer while on this list.
277 */
278 struct list_head flushing_list;
279
280 /**
281 * LRU list of objects which are not in the ringbuffer and
282 * are ready to unbind, but are still in the GTT.
283 *
Eric Anholtce44b0e2008-11-06 16:00:31 -0800284 * last_rendering_seqno is 0 while an object is in this list.
285 *
Eric Anholt673a3942008-07-30 12:06:12 -0700286 * A reference is not held on the buffer while on this list,
287 * as merely being GTT-bound shouldn't prevent its being
288 * freed, and we'll pull it off the list in the free path.
289 */
290 struct list_head inactive_list;
291
292 /**
293 * List of breadcrumbs associated with GPU requests currently
294 * outstanding.
295 */
296 struct list_head request_list;
297
298 /**
299 * We leave the user IRQ off as much as possible,
300 * but this means that requests will finish and never
301 * be retired once the system goes idle. Set a timer to
302 * fire periodically while the ring is running. When it
303 * fires, go retire requests.
304 */
305 struct delayed_work retire_work;
306
307 uint32_t next_gem_seqno;
308
309 /**
310 * Waiting sequence number, if any
311 */
312 uint32_t waiting_gem_seqno;
313
314 /**
315 * Last seq seen at irq time
316 */
317 uint32_t irq_gem_seqno;
318
319 /**
320 * Flag if the X Server, and thus DRM, is not currently in
321 * control of the device.
322 *
323 * This is set between LeaveVT and EnterVT. It needs to be
324 * replaced with a semaphore. It also needs to be
325 * transitioned away from for kernel modesetting.
326 */
327 int suspended;
328
329 /**
330 * Flag if the hardware appears to be wedged.
331 *
332 * This is set when attempts to idle the device timeout.
333 * It prevents command submission from occuring and makes
334 * every pending request fail
335 */
336 int wedged;
337
338 /** Bit 6 swizzling required for X tiling */
339 uint32_t bit_6_swizzle_x;
340 /** Bit 6 swizzling required for Y tiling */
341 uint32_t bit_6_swizzle_y;
342 } mm;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700343} drm_i915_private_t;
344
Eric Anholt673a3942008-07-30 12:06:12 -0700345/** driver private structure attached to each drm_gem_object */
346struct drm_i915_gem_object {
347 struct drm_gem_object *obj;
348
349 /** Current space allocated to this object in the GTT, if any. */
350 struct drm_mm_node *gtt_space;
351
352 /** This object's place on the active/flushing/inactive lists */
353 struct list_head list;
354
355 /**
356 * This is set if the object is on the active or flushing lists
357 * (has pending rendering), and is not set if it's on inactive (ready
358 * to be unbound).
359 */
360 int active;
361
362 /**
363 * This is set if the object has been written to since last bound
364 * to the GTT
365 */
366 int dirty;
367
368 /** AGP memory structure for our GTT binding. */
369 DRM_AGP_MEM *agp_mem;
370
371 struct page **page_list;
372
373 /**
374 * Current offset of the object in GTT space.
375 *
376 * This is the same as gtt_space->start
377 */
378 uint32_t gtt_offset;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800379 /**
380 * Required alignment for the object
381 */
382 uint32_t gtt_alignment;
383 /**
384 * Fake offset for use by mmap(2)
385 */
386 uint64_t mmap_offset;
387
388 /**
389 * Fence register bits (if any) for this object. Will be set
390 * as needed when mapped into the GTT.
391 * Protected by dev->struct_mutex.
392 */
393 int fence_reg;
Eric Anholt673a3942008-07-30 12:06:12 -0700394
395 /** Boolean whether this object has a valid gtt offset. */
396 int gtt_bound;
397
398 /** How many users have pinned this object in GTT space */
399 int pin_count;
400
401 /** Breadcrumb of last rendering to the buffer. */
402 uint32_t last_rendering_seqno;
403
404 /** Current tiling mode for the object. */
405 uint32_t tiling_mode;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800406 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -0700407
Keith Packardba1eb1d2008-10-14 19:55:10 -0700408 /** AGP mapping type (AGP_USER_MEMORY or AGP_USER_CACHED_MEMORY */
409 uint32_t agp_type;
410
Eric Anholt673a3942008-07-30 12:06:12 -0700411 /**
Eric Anholte47c68e2008-11-14 13:35:19 -0800412 * If present, while GEM_DOMAIN_CPU is in the read domain this array
413 * flags which individual pages are valid.
Eric Anholt673a3942008-07-30 12:06:12 -0700414 */
415 uint8_t *page_cpu_valid;
416};
417
418/**
419 * Request queue structure.
420 *
421 * The request queue allows us to note sequence numbers that have been emitted
422 * and may be associated with active buffers to be retired.
423 *
424 * By keeping this list, we can avoid having to do questionable
425 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
426 * an emission time with seqnos for tracking how far ahead of the GPU we are.
427 */
428struct drm_i915_gem_request {
429 /** GEM sequence number associated with this request. */
430 uint32_t seqno;
431
432 /** Time at which this request was emitted, in jiffies. */
433 unsigned long emitted_jiffies;
434
Eric Anholt673a3942008-07-30 12:06:12 -0700435 struct list_head list;
436};
437
438struct drm_i915_file_private {
439 struct {
440 uint32_t last_gem_seqno;
441 uint32_t last_gem_throttle_seqno;
442 } mm;
443};
444
Eric Anholtc153f452007-09-03 12:06:45 +1000445extern struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +1000446extern int i915_max_ioctl;
447
Dave Airlie7c1c2872008-11-28 14:22:24 +1000448extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
449extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
450
Linus Torvalds1da177e2005-04-16 15:20:36 -0700451 /* i915_dma.c */
Dave Airlie84b1fd12007-07-11 15:53:27 +1000452extern void i915_kernel_lost_context(struct drm_device * dev);
Dave Airlie22eae942005-11-10 22:16:34 +1100453extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000454extern int i915_driver_unload(struct drm_device *);
Eric Anholt673a3942008-07-30 12:06:12 -0700455extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000456extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +1000457extern void i915_driver_preclose(struct drm_device *dev,
458 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -0700459extern void i915_driver_postclose(struct drm_device *dev,
460 struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000461extern int i915_driver_device_is_agp(struct drm_device * dev);
Dave Airlie0d6aa602006-01-02 20:14:23 +1100462extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
463 unsigned long arg);
Eric Anholt673a3942008-07-30 12:06:12 -0700464extern int i915_emit_box(struct drm_device *dev,
465 struct drm_clip_rect __user *boxes,
466 int i, int DR1, int DR4);
Dave Airlieaf6061a2008-05-07 12:15:39 +1000467
Linus Torvalds1da177e2005-04-16 15:20:36 -0700468/* i915_irq.c */
Eric Anholtc153f452007-09-03 12:06:45 +1000469extern int i915_irq_emit(struct drm_device *dev, void *data,
470 struct drm_file *file_priv);
471extern int i915_irq_wait(struct drm_device *dev, void *data,
472 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -0700473void i915_user_irq_get(struct drm_device *dev);
474void i915_user_irq_put(struct drm_device *dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700475
476extern irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000477extern void i915_driver_irq_preinstall(struct drm_device * dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700478extern int i915_driver_irq_postinstall(struct drm_device *dev);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000479extern void i915_driver_irq_uninstall(struct drm_device * dev);
Eric Anholtc153f452007-09-03 12:06:45 +1000480extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
481 struct drm_file *file_priv);
482extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
483 struct drm_file *file_priv);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700484extern int i915_enable_vblank(struct drm_device *dev, int crtc);
485extern void i915_disable_vblank(struct drm_device *dev, int crtc);
486extern u32 i915_get_vblank_counter(struct drm_device *dev, int crtc);
Eric Anholtc153f452007-09-03 12:06:45 +1000487extern int i915_vblank_swap(struct drm_device *dev, void *data,
488 struct drm_file *file_priv);
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100489extern void i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700490
Keith Packard7c463582008-11-04 02:03:27 -0800491void
492i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
493
494void
495i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
496
497
Linus Torvalds1da177e2005-04-16 15:20:36 -0700498/* i915_mem.c */
Eric Anholtc153f452007-09-03 12:06:45 +1000499extern int i915_mem_alloc(struct drm_device *dev, void *data,
500 struct drm_file *file_priv);
501extern int i915_mem_free(struct drm_device *dev, void *data,
502 struct drm_file *file_priv);
503extern int i915_mem_init_heap(struct drm_device *dev, void *data,
504 struct drm_file *file_priv);
505extern int i915_mem_destroy_heap(struct drm_device *dev, void *data,
506 struct drm_file *file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700507extern void i915_mem_takedown(struct mem_block **heap);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000508extern void i915_mem_release(struct drm_device * dev,
Eric Anholt6c340ea2007-08-25 20:23:09 +1000509 struct drm_file *file_priv, struct mem_block *heap);
Eric Anholt673a3942008-07-30 12:06:12 -0700510/* i915_gem.c */
511int i915_gem_init_ioctl(struct drm_device *dev, void *data,
512 struct drm_file *file_priv);
513int i915_gem_create_ioctl(struct drm_device *dev, void *data,
514 struct drm_file *file_priv);
515int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
516 struct drm_file *file_priv);
517int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
518 struct drm_file *file_priv);
519int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
520 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -0800521int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
522 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -0700523int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
524 struct drm_file *file_priv);
525int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
526 struct drm_file *file_priv);
527int i915_gem_execbuffer(struct drm_device *dev, void *data,
528 struct drm_file *file_priv);
529int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
530 struct drm_file *file_priv);
531int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
532 struct drm_file *file_priv);
533int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
534 struct drm_file *file_priv);
535int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
536 struct drm_file *file_priv);
537int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
538 struct drm_file *file_priv);
539int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
540 struct drm_file *file_priv);
541int i915_gem_set_tiling(struct drm_device *dev, void *data,
542 struct drm_file *file_priv);
543int i915_gem_get_tiling(struct drm_device *dev, void *data,
544 struct drm_file *file_priv);
Eric Anholt5a125c32008-10-22 21:40:13 -0700545int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
546 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -0700547void i915_gem_load(struct drm_device *dev);
548int i915_gem_proc_init(struct drm_minor *minor);
549void i915_gem_proc_cleanup(struct drm_minor *minor);
550int i915_gem_init_object(struct drm_gem_object *obj);
551void i915_gem_free_object(struct drm_gem_object *obj);
552int i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment);
553void i915_gem_object_unpin(struct drm_gem_object *obj);
554void i915_gem_lastclose(struct drm_device *dev);
555uint32_t i915_get_gem_seqno(struct drm_device *dev);
556void i915_gem_retire_requests(struct drm_device *dev);
557void i915_gem_retire_work_handler(struct work_struct *work);
558void i915_gem_clflush_object(struct drm_gem_object *obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -0800559int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Eric Anholt673a3942008-07-30 12:06:12 -0700560
561/* i915_gem_tiling.c */
562void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
563
564/* i915_gem_debug.c */
565void i915_gem_dump_object(struct drm_gem_object *obj, int len,
566 const char *where, uint32_t mark);
567#if WATCH_INACTIVE
568void i915_verify_inactive(struct drm_device *dev, char *file, int line);
569#else
570#define i915_verify_inactive(dev, file, line)
571#endif
572void i915_gem_object_check_coherency(struct drm_gem_object *obj, int handle);
573void i915_gem_dump_object(struct drm_gem_object *obj, int len,
574 const char *where, uint32_t mark);
575void i915_dump_lru(struct drm_device *dev, const char *where);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700576
Jesse Barnes317c35d2008-08-25 15:11:06 -0700577/* i915_suspend.c */
578extern int i915_save_state(struct drm_device *dev);
579extern int i915_restore_state(struct drm_device *dev);
580
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700581/* i915_suspend.c */
582extern int i915_save_state(struct drm_device *dev);
583extern int i915_restore_state(struct drm_device *dev);
584
Len Brown65e082c2008-10-24 17:18:10 -0400585#ifdef CONFIG_ACPI
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100586/* i915_opregion.c */
587extern int intel_opregion_init(struct drm_device *dev);
588extern void intel_opregion_free(struct drm_device *dev);
589extern void opregion_asle_intr(struct drm_device *dev);
590extern void opregion_enable_asle(struct drm_device *dev);
Len Brown65e082c2008-10-24 17:18:10 -0400591#else
592static inline int intel_opregion_init(struct drm_device *dev) { return 0; }
593static inline void intel_opregion_free(struct drm_device *dev) { return; }
594static inline void opregion_asle_intr(struct drm_device *dev) { return; }
595static inline void opregion_enable_asle(struct drm_device *dev) { return; }
596#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100597
Eric Anholt546b0972008-09-01 16:45:29 -0700598/**
599 * Lock test for when it's just for synchronization of ring access.
600 *
601 * In that case, we don't need to do it when GEM is initialized as nobody else
602 * has access to the ring.
603 */
604#define RING_LOCK_TEST_WITH_RETURN(dev, file_priv) do { \
605 if (((drm_i915_private_t *)dev->dev_private)->ring.ring_obj == NULL) \
606 LOCK_TEST_WITH_RETURN(dev, file_priv); \
607} while (0)
608
Eric Anholt3043c602008-10-02 12:24:47 -0700609#define I915_READ(reg) readl(dev_priv->regs + (reg))
610#define I915_WRITE(reg, val) writel(val, dev_priv->regs + (reg))
611#define I915_READ16(reg) readw(dev_priv->regs + (reg))
612#define I915_WRITE16(reg, val) writel(val, dev_priv->regs + (reg))
613#define I915_READ8(reg) readb(dev_priv->regs + (reg))
614#define I915_WRITE8(reg, val) writeb(val, dev_priv->regs + (reg))
Jesse Barnesde151cf2008-11-12 10:03:55 -0800615#ifdef writeq
616#define I915_WRITE64(reg, val) writeq(val, dev_priv->regs + (reg))
617#else
618#define I915_WRITE64(reg, val) (writel(val, dev_priv->regs + (reg)), \
619 writel(upper_32_bits(val), dev_priv->regs + \
620 (reg) + 4))
621#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700622
623#define I915_VERBOSE 0
624
625#define RING_LOCALS unsigned int outring, ringmask, outcount; \
626 volatile char *virt;
627
628#define BEGIN_LP_RING(n) do { \
629 if (I915_VERBOSE) \
Márton Németh3e684ea2008-01-24 15:58:57 +1000630 DRM_DEBUG("BEGIN_LP_RING(%d)\n", (n)); \
631 if (dev_priv->ring.space < (n)*4) \
Harvey Harrisonbf9d8922008-04-30 00:55:10 -0700632 i915_wait_ring(dev, (n)*4, __func__); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700633 outcount = 0; \
634 outring = dev_priv->ring.tail; \
635 ringmask = dev_priv->ring.tail_mask; \
636 virt = dev_priv->ring.virtual_start; \
637} while (0)
638
639#define OUT_RING(n) do { \
640 if (I915_VERBOSE) DRM_DEBUG(" OUT_RING %x\n", (int)(n)); \
Alan Hourihanec29b6692006-08-12 16:29:24 +1000641 *(volatile unsigned int *)(virt + outring) = (n); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700642 outcount++; \
643 outring += 4; \
644 outring &= ringmask; \
645} while (0)
646
647#define ADVANCE_LP_RING() do { \
648 if (I915_VERBOSE) DRM_DEBUG("ADVANCE_LP_RING %x\n", outring); \
649 dev_priv->ring.tail = outring; \
650 dev_priv->ring.space -= outcount * 4; \
Jesse Barnes585fb112008-07-29 11:54:06 -0700651 I915_WRITE(PRB0_TAIL, outring); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700652} while(0)
653
Jesse Barnes585fb112008-07-29 11:54:06 -0700654/**
655 * Reads a dword out of the status page, which is written to from the command
656 * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
657 * MI_STORE_DATA_IMM.
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000658 *
Jesse Barnes585fb112008-07-29 11:54:06 -0700659 * The following dwords have a reserved meaning:
Keith Packard0cdad7e2008-10-14 17:19:38 -0700660 * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
661 * 0x04: ring 0 head pointer
662 * 0x05: ring 1 head pointer (915-class)
663 * 0x06: ring 2 head pointer (915-class)
664 * 0x10-0x1b: Context status DWords (GM45)
665 * 0x1f: Last written status offset. (GM45)
Jesse Barnes585fb112008-07-29 11:54:06 -0700666 *
Keith Packard0cdad7e2008-10-14 17:19:38 -0700667 * The area from dword 0x20 to 0x3ff is available for driver usage.
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000668 */
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000669#define READ_HWSP(dev_priv, reg) (((volatile u32*)(dev_priv->hw_status_page))[reg])
Keith Packard0baf8232008-11-08 11:44:14 +1000670#define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
Keith Packard0cdad7e2008-10-14 17:19:38 -0700671#define I915_GEM_HWS_INDEX 0x20
Keith Packard0baf8232008-11-08 11:44:14 +1000672#define I915_BREADCRUMB_INDEX 0x21
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000673
Jesse Barnes585fb112008-07-29 11:54:06 -0700674extern int i915_wait_ring(struct drm_device * dev, int n, const char *caller);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000675
676#define IS_I830(dev) ((dev)->pci_device == 0x3577)
677#define IS_845G(dev) ((dev)->pci_device == 0x2562)
678#define IS_I85X(dev) ((dev)->pci_device == 0x3582)
679#define IS_I855(dev) ((dev)->pci_device == 0x3582)
680#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
681
Carlos Martín4d1f7882008-01-23 16:41:17 +1000682#define IS_I915G(dev) ((dev)->pci_device == 0x2582 || (dev)->pci_device == 0x258a)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000683#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
684#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
Jesse Barnes3bf48462008-04-06 11:55:04 -0700685#define IS_I945GM(dev) ((dev)->pci_device == 0x27A2 ||\
686 (dev)->pci_device == 0x27AE)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000687#define IS_I965G(dev) ((dev)->pci_device == 0x2972 || \
688 (dev)->pci_device == 0x2982 || \
689 (dev)->pci_device == 0x2992 || \
690 (dev)->pci_device == 0x29A2 || \
691 (dev)->pci_device == 0x2A02 || \
Zhenyu Wang5f5f9d42008-01-24 16:46:36 +1000692 (dev)->pci_device == 0x2A12 || \
Zhenyu Wangd3adbc02008-06-20 12:12:56 +1000693 (dev)->pci_device == 0x2A42 || \
694 (dev)->pci_device == 0x2E02 || \
695 (dev)->pci_device == 0x2E12 || \
696 (dev)->pci_device == 0x2E22)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000697
698#define IS_I965GM(dev) ((dev)->pci_device == 0x2A02)
699
Jesse Barnesb9bfdfe2008-08-25 15:16:19 -0700700#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
Zhenyu Wang5f5f9d42008-01-24 16:46:36 +1000701
Zhenyu Wangd3adbc02008-06-20 12:12:56 +1000702#define IS_G4X(dev) ((dev)->pci_device == 0x2E02 || \
703 (dev)->pci_device == 0x2E12 || \
704 (dev)->pci_device == 0x2E22)
705
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000706#define IS_G33(dev) ((dev)->pci_device == 0x29C2 || \
707 (dev)->pci_device == 0x29B2 || \
708 (dev)->pci_device == 0x29D2)
709
710#define IS_I9XX(dev) (IS_I915G(dev) || IS_I915GM(dev) || IS_I945G(dev) || \
711 IS_I945GM(dev) || IS_I965G(dev) || IS_G33(dev))
712
713#define IS_MOBILE(dev) (IS_I830(dev) || IS_I85X(dev) || IS_I915GM(dev) || \
Jesse Barnesb9bfdfe2008-08-25 15:16:19 -0700714 IS_I945GM(dev) || IS_I965GM(dev) || IS_GM45(dev))
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000715
Jesse Barnesb9bfdfe2008-08-25 15:16:19 -0700716#define I915_NEED_GFX_HWS(dev) (IS_G33(dev) || IS_GM45(dev) || IS_G4X(dev))
Zhenyu Wangb39d50e2008-02-19 20:59:09 +1000717
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000718#define PRIMARY_RINGBUFFER_SIZE (128*1024)
Dave Airlie0d6aa602006-01-02 20:14:23 +1100719
Linus Torvalds1da177e2005-04-16 15:20:36 -0700720#endif