blob: 046dbed0c2c5719abe0c2986d69c63cc2394daa3 [file] [log] [blame]
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +03001/*
2 * Copyright (c) 2012, 2013, NVIDIA CORPORATION. All rights reserved.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 *
13 * You should have received a copy of the GNU General Public License
14 * along with this program. If not, see <http://www.gnu.org/licenses/>.
15 */
16
17#include <linux/io.h>
18#include <linux/clk.h>
19#include <linux/clk-provider.h>
20#include <linux/clkdev.h>
21#include <linux/of.h>
22#include <linux/of_address.h>
23#include <linux/delay.h>
Paul Walmsley25c9ded2013-06-07 06:18:58 -060024#include <linux/export.h>
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +030025#include <linux/clk/tegra.h>
Peter De Schrijverc9e2d692013-08-22 15:27:46 +030026#include <dt-bindings/clock/tegra114-car.h>
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +030027
28#include "clk.h"
Peter De Schrijver6609dbe2013-09-17 15:42:24 +030029#include "clk-id.h"
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +030030
Paul Walmsley1c472d82013-06-07 06:19:09 -060031#define RST_DFLL_DVCO 0x2F4
Paul Walmsley25c9ded2013-06-07 06:18:58 -060032#define CPU_FINETRIM_SELECT 0x4d4 /* override default prop dlys */
33#define CPU_FINETRIM_DR 0x4d8 /* rise->rise prop dly A */
34#define CPU_FINETRIM_R 0x4e4 /* rise->rise prop dly inc A */
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +030035
Paul Walmsley1c472d82013-06-07 06:19:09 -060036/* RST_DFLL_DVCO bitfields */
37#define DVFS_DFLL_RESET_SHIFT 0
38
Paul Walmsley25c9ded2013-06-07 06:18:58 -060039/* CPU_FINETRIM_SELECT and CPU_FINETRIM_DR bitfields */
40#define CPU_FINETRIM_1_FCPU_1 BIT(0) /* fcpu0 */
41#define CPU_FINETRIM_1_FCPU_2 BIT(1) /* fcpu1 */
42#define CPU_FINETRIM_1_FCPU_3 BIT(2) /* fcpu2 */
43#define CPU_FINETRIM_1_FCPU_4 BIT(3) /* fcpu3 */
44#define CPU_FINETRIM_1_FCPU_5 BIT(4) /* fl2 */
45#define CPU_FINETRIM_1_FCPU_6 BIT(5) /* ftop */
46
47/* CPU_FINETRIM_R bitfields */
48#define CPU_FINETRIM_R_FCPU_1_SHIFT 0 /* fcpu0 */
49#define CPU_FINETRIM_R_FCPU_1_MASK (0x3 << CPU_FINETRIM_R_FCPU_1_SHIFT)
50#define CPU_FINETRIM_R_FCPU_2_SHIFT 2 /* fcpu1 */
51#define CPU_FINETRIM_R_FCPU_2_MASK (0x3 << CPU_FINETRIM_R_FCPU_2_SHIFT)
52#define CPU_FINETRIM_R_FCPU_3_SHIFT 4 /* fcpu2 */
53#define CPU_FINETRIM_R_FCPU_3_MASK (0x3 << CPU_FINETRIM_R_FCPU_3_SHIFT)
54#define CPU_FINETRIM_R_FCPU_4_SHIFT 6 /* fcpu3 */
55#define CPU_FINETRIM_R_FCPU_4_MASK (0x3 << CPU_FINETRIM_R_FCPU_4_SHIFT)
56#define CPU_FINETRIM_R_FCPU_5_SHIFT 8 /* fl2 */
57#define CPU_FINETRIM_R_FCPU_5_MASK (0x3 << CPU_FINETRIM_R_FCPU_5_SHIFT)
58#define CPU_FINETRIM_R_FCPU_6_SHIFT 10 /* ftop */
59#define CPU_FINETRIM_R_FCPU_6_MASK (0x3 << CPU_FINETRIM_R_FCPU_6_SHIFT)
60
Peter De Schrijverd5ff89a2013-08-22 18:44:06 +030061#define TEGRA114_CLK_PERIPH_BANKS 5
62
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +030063#define PLLC_BASE 0x80
64#define PLLC_MISC2 0x88
65#define PLLC_MISC 0x8c
66#define PLLC2_BASE 0x4e8
67#define PLLC2_MISC 0x4ec
68#define PLLC3_BASE 0x4fc
69#define PLLC3_MISC 0x500
70#define PLLM_BASE 0x90
71#define PLLM_MISC 0x9c
72#define PLLP_BASE 0xa0
73#define PLLP_MISC 0xac
74#define PLLX_BASE 0xe0
75#define PLLX_MISC 0xe4
76#define PLLX_MISC2 0x514
77#define PLLX_MISC3 0x518
78#define PLLD_BASE 0xd0
79#define PLLD_MISC 0xdc
80#define PLLD2_BASE 0x4b8
81#define PLLD2_MISC 0x4bc
82#define PLLE_BASE 0xe8
83#define PLLE_MISC 0xec
84#define PLLA_BASE 0xb0
85#define PLLA_MISC 0xbc
86#define PLLU_BASE 0xc0
87#define PLLU_MISC 0xcc
88#define PLLRE_BASE 0x4c4
89#define PLLRE_MISC 0x4c8
90
91#define PLL_MISC_LOCK_ENABLE 18
92#define PLLC_MISC_LOCK_ENABLE 24
93#define PLLDU_MISC_LOCK_ENABLE 22
94#define PLLE_MISC_LOCK_ENABLE 9
95#define PLLRE_MISC_LOCK_ENABLE 30
96
97#define PLLC_IDDQ_BIT 26
98#define PLLX_IDDQ_BIT 3
99#define PLLRE_IDDQ_BIT 16
100
101#define PLL_BASE_LOCK BIT(27)
102#define PLLE_MISC_LOCK BIT(11)
103#define PLLRE_MISC_LOCK BIT(24)
104#define PLLCX_BASE_LOCK (BIT(26)|BIT(27))
105
106#define PLLE_AUX 0x48c
107#define PLLC_OUT 0x84
108#define PLLM_OUT 0x94
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +0300109
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +0300110#define OSC_CTRL 0x50
111#define OSC_CTRL_OSC_FREQ_SHIFT 28
112#define OSC_CTRL_PLL_REF_DIV_SHIFT 26
113
114#define PLLXC_SW_MAX_P 6
115
116#define CCLKG_BURST_POLICY 0x368
117#define CCLKLP_BURST_POLICY 0x370
118#define SCLK_BURST_POLICY 0x028
119#define SYSTEM_CLK_RATE 0x030
120
121#define UTMIP_PLL_CFG2 0x488
122#define UTMIP_PLL_CFG2_STABLE_COUNT(x) (((x) & 0xffff) << 6)
123#define UTMIP_PLL_CFG2_ACTIVE_DLY_COUNT(x) (((x) & 0x3f) << 18)
124#define UTMIP_PLL_CFG2_FORCE_PD_SAMP_A_POWERDOWN BIT(0)
125#define UTMIP_PLL_CFG2_FORCE_PD_SAMP_B_POWERDOWN BIT(2)
126#define UTMIP_PLL_CFG2_FORCE_PD_SAMP_C_POWERDOWN BIT(4)
127
128#define UTMIP_PLL_CFG1 0x484
129#define UTMIP_PLL_CFG1_ENABLE_DLY_COUNT(x) (((x) & 0x1f) << 6)
130#define UTMIP_PLL_CFG1_XTAL_FREQ_COUNT(x) (((x) & 0xfff) << 0)
131#define UTMIP_PLL_CFG1_FORCE_PLLU_POWERUP BIT(17)
132#define UTMIP_PLL_CFG1_FORCE_PLLU_POWERDOWN BIT(16)
133#define UTMIP_PLL_CFG1_FORCE_PLL_ENABLE_POWERUP BIT(15)
134#define UTMIP_PLL_CFG1_FORCE_PLL_ENABLE_POWERDOWN BIT(14)
135#define UTMIP_PLL_CFG1_FORCE_PLL_ACTIVE_POWERDOWN BIT(12)
136
137#define UTMIPLL_HW_PWRDN_CFG0 0x52c
138#define UTMIPLL_HW_PWRDN_CFG0_SEQ_START_STATE BIT(25)
139#define UTMIPLL_HW_PWRDN_CFG0_SEQ_ENABLE BIT(24)
140#define UTMIPLL_HW_PWRDN_CFG0_USE_LOCKDET BIT(6)
141#define UTMIPLL_HW_PWRDN_CFG0_SEQ_RESET_INPUT_VALUE BIT(5)
142#define UTMIPLL_HW_PWRDN_CFG0_SEQ_IN_SWCTL BIT(4)
143#define UTMIPLL_HW_PWRDN_CFG0_CLK_ENABLE_SWCTL BIT(2)
144#define UTMIPLL_HW_PWRDN_CFG0_IDDQ_OVERRIDE BIT(1)
145#define UTMIPLL_HW_PWRDN_CFG0_IDDQ_SWCTL BIT(0)
146
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +0300147#define CLK_SOURCE_CSITE 0x1d4
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +0300148#define CLK_SOURCE_XUSB_SS_SRC 0x610
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +0300149#define CLK_SOURCE_EMC 0x19c
150
Peter De Schrijverd53442e2013-06-06 13:47:29 +0300151/* PLLM override registers */
152#define PMC_PLLM_WB0_OVERRIDE 0x1dc
153#define PMC_PLLM_WB0_OVERRIDE_2 0x2b0
154
Joseph Lo31972fd2013-05-20 18:39:28 +0800155/* Tegra CPU clock and reset control regs */
156#define CLK_RST_CONTROLLER_CPU_CMPLX_STATUS 0x470
157
Joseph Load7d1142013-07-03 17:50:44 +0800158#ifdef CONFIG_PM_SLEEP
159static struct cpu_clk_suspend_context {
160 u32 clk_csite_src;
Joseph Lo0017f442013-08-12 17:40:02 +0800161 u32 cclkg_burst;
162 u32 cclkg_divider;
Joseph Load7d1142013-07-03 17:50:44 +0800163} tegra114_cpu_clk_sctx;
164#endif
165
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +0300166static void __iomem *clk_base;
167static void __iomem *pmc_base;
168
169static DEFINE_SPINLOCK(pll_d_lock);
170static DEFINE_SPINLOCK(pll_d2_lock);
171static DEFINE_SPINLOCK(pll_u_lock);
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +0300172static DEFINE_SPINLOCK(pll_re_lock);
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +0300173static DEFINE_SPINLOCK(sysrate_lock);
174
Peter De Schrijverfd428ad2013-06-05 16:51:26 +0300175static struct div_nmp pllxc_nmp = {
176 .divm_shift = 0,
177 .divm_width = 8,
178 .divn_shift = 8,
179 .divn_width = 8,
180 .divp_shift = 20,
181 .divp_width = 4,
182};
183
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +0300184static struct pdiv_map pllxc_p[] = {
185 { .pdiv = 1, .hw_val = 0 },
186 { .pdiv = 2, .hw_val = 1 },
187 { .pdiv = 3, .hw_val = 2 },
188 { .pdiv = 4, .hw_val = 3 },
189 { .pdiv = 5, .hw_val = 4 },
190 { .pdiv = 6, .hw_val = 5 },
191 { .pdiv = 8, .hw_val = 6 },
192 { .pdiv = 10, .hw_val = 7 },
193 { .pdiv = 12, .hw_val = 8 },
194 { .pdiv = 16, .hw_val = 9 },
195 { .pdiv = 12, .hw_val = 10 },
196 { .pdiv = 16, .hw_val = 11 },
197 { .pdiv = 20, .hw_val = 12 },
198 { .pdiv = 24, .hw_val = 13 },
199 { .pdiv = 32, .hw_val = 14 },
200 { .pdiv = 0, .hw_val = 0 },
201};
202
203static struct tegra_clk_pll_freq_table pll_c_freq_table[] = {
204 { 12000000, 624000000, 104, 0, 2},
205 { 12000000, 600000000, 100, 0, 2},
206 { 13000000, 600000000, 92, 0, 2}, /* actual: 598.0 MHz */
207 { 16800000, 600000000, 71, 0, 2}, /* actual: 596.4 MHz */
208 { 19200000, 600000000, 62, 0, 2}, /* actual: 595.2 MHz */
209 { 26000000, 600000000, 92, 1, 2}, /* actual: 598.0 MHz */
210 { 0, 0, 0, 0, 0, 0 },
211};
212
213static struct tegra_clk_pll_params pll_c_params = {
214 .input_min = 12000000,
215 .input_max = 800000000,
216 .cf_min = 12000000,
217 .cf_max = 19200000, /* s/w policy, h/w capability 50 MHz */
218 .vco_min = 600000000,
219 .vco_max = 1400000000,
220 .base_reg = PLLC_BASE,
221 .misc_reg = PLLC_MISC,
222 .lock_mask = PLL_BASE_LOCK,
223 .lock_enable_bit_idx = PLLC_MISC_LOCK_ENABLE,
224 .lock_delay = 300,
225 .iddq_reg = PLLC_MISC,
226 .iddq_bit_idx = PLLC_IDDQ_BIT,
227 .max_p = PLLXC_SW_MAX_P,
228 .dyn_ramp_reg = PLLC_MISC2,
229 .stepa_shift = 17,
230 .stepb_shift = 9,
231 .pdiv_tohw = pllxc_p,
Peter De Schrijverfd428ad2013-06-05 16:51:26 +0300232 .div_nmp = &pllxc_nmp,
Peter De Schrijverebe142b2013-10-04 17:28:34 +0300233 .freq_table = pll_c_freq_table,
234 .flags = TEGRA_PLL_USE_LOCK,
Peter De Schrijverfd428ad2013-06-05 16:51:26 +0300235};
236
237static struct div_nmp pllcx_nmp = {
238 .divm_shift = 0,
239 .divm_width = 2,
240 .divn_shift = 8,
241 .divn_width = 8,
242 .divp_shift = 20,
243 .divp_width = 3,
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +0300244};
245
246static struct pdiv_map pllc_p[] = {
247 { .pdiv = 1, .hw_val = 0 },
248 { .pdiv = 2, .hw_val = 1 },
249 { .pdiv = 4, .hw_val = 3 },
250 { .pdiv = 8, .hw_val = 5 },
251 { .pdiv = 16, .hw_val = 7 },
252 { .pdiv = 0, .hw_val = 0 },
253};
254
255static struct tegra_clk_pll_freq_table pll_cx_freq_table[] = {
256 {12000000, 600000000, 100, 0, 2},
257 {13000000, 600000000, 92, 0, 2}, /* actual: 598.0 MHz */
258 {16800000, 600000000, 71, 0, 2}, /* actual: 596.4 MHz */
259 {19200000, 600000000, 62, 0, 2}, /* actual: 595.2 MHz */
260 {26000000, 600000000, 92, 1, 2}, /* actual: 598.0 MHz */
261 {0, 0, 0, 0, 0, 0},
262};
263
264static struct tegra_clk_pll_params pll_c2_params = {
265 .input_min = 12000000,
266 .input_max = 48000000,
267 .cf_min = 12000000,
268 .cf_max = 19200000,
269 .vco_min = 600000000,
270 .vco_max = 1200000000,
271 .base_reg = PLLC2_BASE,
272 .misc_reg = PLLC2_MISC,
273 .lock_mask = PLL_BASE_LOCK,
274 .lock_enable_bit_idx = PLL_MISC_LOCK_ENABLE,
275 .lock_delay = 300,
276 .pdiv_tohw = pllc_p,
Peter De Schrijverfd428ad2013-06-05 16:51:26 +0300277 .div_nmp = &pllcx_nmp,
278 .max_p = 7,
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +0300279 .ext_misc_reg[0] = 0x4f0,
280 .ext_misc_reg[1] = 0x4f4,
281 .ext_misc_reg[2] = 0x4f8,
Peter De Schrijverebe142b2013-10-04 17:28:34 +0300282 .freq_table = pll_cx_freq_table,
283 .flags = TEGRA_PLL_USE_LOCK,
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +0300284};
285
286static struct tegra_clk_pll_params pll_c3_params = {
287 .input_min = 12000000,
288 .input_max = 48000000,
289 .cf_min = 12000000,
290 .cf_max = 19200000,
291 .vco_min = 600000000,
292 .vco_max = 1200000000,
293 .base_reg = PLLC3_BASE,
294 .misc_reg = PLLC3_MISC,
295 .lock_mask = PLL_BASE_LOCK,
296 .lock_enable_bit_idx = PLL_MISC_LOCK_ENABLE,
297 .lock_delay = 300,
298 .pdiv_tohw = pllc_p,
Peter De Schrijverfd428ad2013-06-05 16:51:26 +0300299 .div_nmp = &pllcx_nmp,
300 .max_p = 7,
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +0300301 .ext_misc_reg[0] = 0x504,
302 .ext_misc_reg[1] = 0x508,
303 .ext_misc_reg[2] = 0x50c,
Peter De Schrijverebe142b2013-10-04 17:28:34 +0300304 .freq_table = pll_cx_freq_table,
305 .flags = TEGRA_PLL_USE_LOCK,
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +0300306};
307
Peter De Schrijverfd428ad2013-06-05 16:51:26 +0300308static struct div_nmp pllm_nmp = {
309 .divm_shift = 0,
310 .divm_width = 8,
Peter De Schrijverd53442e2013-06-06 13:47:29 +0300311 .override_divm_shift = 0,
Peter De Schrijverfd428ad2013-06-05 16:51:26 +0300312 .divn_shift = 8,
313 .divn_width = 8,
Peter De Schrijverd53442e2013-06-06 13:47:29 +0300314 .override_divn_shift = 8,
Peter De Schrijverfd428ad2013-06-05 16:51:26 +0300315 .divp_shift = 20,
316 .divp_width = 1,
Peter De Schrijverd53442e2013-06-06 13:47:29 +0300317 .override_divp_shift = 27,
Peter De Schrijverfd428ad2013-06-05 16:51:26 +0300318};
319
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +0300320static struct pdiv_map pllm_p[] = {
321 { .pdiv = 1, .hw_val = 0 },
322 { .pdiv = 2, .hw_val = 1 },
323 { .pdiv = 0, .hw_val = 0 },
324};
325
326static struct tegra_clk_pll_freq_table pll_m_freq_table[] = {
327 {12000000, 800000000, 66, 0, 1}, /* actual: 792.0 MHz */
328 {13000000, 800000000, 61, 0, 1}, /* actual: 793.0 MHz */
329 {16800000, 800000000, 47, 0, 1}, /* actual: 789.6 MHz */
330 {19200000, 800000000, 41, 0, 1}, /* actual: 787.2 MHz */
331 {26000000, 800000000, 61, 1, 1}, /* actual: 793.0 MHz */
332 {0, 0, 0, 0, 0, 0},
333};
334
335static struct tegra_clk_pll_params pll_m_params = {
336 .input_min = 12000000,
337 .input_max = 500000000,
338 .cf_min = 12000000,
339 .cf_max = 19200000, /* s/w policy, h/w capability 50 MHz */
340 .vco_min = 400000000,
341 .vco_max = 1066000000,
342 .base_reg = PLLM_BASE,
343 .misc_reg = PLLM_MISC,
344 .lock_mask = PLL_BASE_LOCK,
345 .lock_enable_bit_idx = PLL_MISC_LOCK_ENABLE,
346 .lock_delay = 300,
347 .max_p = 2,
348 .pdiv_tohw = pllm_p,
Peter De Schrijverfd428ad2013-06-05 16:51:26 +0300349 .div_nmp = &pllm_nmp,
Peter De Schrijverd53442e2013-06-06 13:47:29 +0300350 .pmc_divnm_reg = PMC_PLLM_WB0_OVERRIDE,
351 .pmc_divp_reg = PMC_PLLM_WB0_OVERRIDE_2,
Peter De Schrijverebe142b2013-10-04 17:28:34 +0300352 .freq_table = pll_m_freq_table,
353 .flags = TEGRA_PLL_USE_LOCK,
Peter De Schrijverfd428ad2013-06-05 16:51:26 +0300354};
355
356static struct div_nmp pllp_nmp = {
357 .divm_shift = 0,
358 .divm_width = 5,
359 .divn_shift = 8,
360 .divn_width = 10,
361 .divp_shift = 20,
362 .divp_width = 3,
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +0300363};
364
365static struct tegra_clk_pll_freq_table pll_p_freq_table[] = {
366 {12000000, 216000000, 432, 12, 1, 8},
367 {13000000, 216000000, 432, 13, 1, 8},
368 {16800000, 216000000, 360, 14, 1, 8},
369 {19200000, 216000000, 360, 16, 1, 8},
370 {26000000, 216000000, 432, 26, 1, 8},
371 {0, 0, 0, 0, 0, 0},
372};
373
374static struct tegra_clk_pll_params pll_p_params = {
375 .input_min = 2000000,
376 .input_max = 31000000,
377 .cf_min = 1000000,
378 .cf_max = 6000000,
379 .vco_min = 200000000,
380 .vco_max = 700000000,
381 .base_reg = PLLP_BASE,
382 .misc_reg = PLLP_MISC,
383 .lock_mask = PLL_BASE_LOCK,
384 .lock_enable_bit_idx = PLL_MISC_LOCK_ENABLE,
385 .lock_delay = 300,
Peter De Schrijverfd428ad2013-06-05 16:51:26 +0300386 .div_nmp = &pllp_nmp,
Peter De Schrijverebe142b2013-10-04 17:28:34 +0300387 .freq_table = pll_p_freq_table,
388 .flags = TEGRA_PLL_FIXED | TEGRA_PLL_USE_LOCK,
389 .fixed_rate = 408000000,
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +0300390};
391
392static struct tegra_clk_pll_freq_table pll_a_freq_table[] = {
393 {9600000, 282240000, 147, 5, 0, 4},
394 {9600000, 368640000, 192, 5, 0, 4},
395 {9600000, 240000000, 200, 8, 0, 8},
396
397 {28800000, 282240000, 245, 25, 0, 8},
398 {28800000, 368640000, 320, 25, 0, 8},
399 {28800000, 240000000, 200, 24, 0, 8},
400 {0, 0, 0, 0, 0, 0},
401};
402
403
404static struct tegra_clk_pll_params pll_a_params = {
405 .input_min = 2000000,
406 .input_max = 31000000,
407 .cf_min = 1000000,
408 .cf_max = 6000000,
409 .vco_min = 200000000,
410 .vco_max = 700000000,
411 .base_reg = PLLA_BASE,
412 .misc_reg = PLLA_MISC,
413 .lock_mask = PLL_BASE_LOCK,
414 .lock_enable_bit_idx = PLL_MISC_LOCK_ENABLE,
415 .lock_delay = 300,
Peter De Schrijverfd428ad2013-06-05 16:51:26 +0300416 .div_nmp = &pllp_nmp,
Peter De Schrijverebe142b2013-10-04 17:28:34 +0300417 .freq_table = pll_a_freq_table,
418 .flags = TEGRA_PLL_HAS_CPCON | TEGRA_PLL_USE_LOCK,
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +0300419};
420
421static struct tegra_clk_pll_freq_table pll_d_freq_table[] = {
422 {12000000, 216000000, 864, 12, 2, 12},
423 {13000000, 216000000, 864, 13, 2, 12},
424 {16800000, 216000000, 720, 14, 2, 12},
425 {19200000, 216000000, 720, 16, 2, 12},
426 {26000000, 216000000, 864, 26, 2, 12},
427
428 {12000000, 594000000, 594, 12, 0, 12},
429 {13000000, 594000000, 594, 13, 0, 12},
430 {16800000, 594000000, 495, 14, 0, 12},
431 {19200000, 594000000, 495, 16, 0, 12},
432 {26000000, 594000000, 594, 26, 0, 12},
433
434 {12000000, 1000000000, 1000, 12, 0, 12},
435 {13000000, 1000000000, 1000, 13, 0, 12},
436 {19200000, 1000000000, 625, 12, 0, 12},
437 {26000000, 1000000000, 1000, 26, 0, 12},
438
439 {0, 0, 0, 0, 0, 0},
440};
441
442static struct tegra_clk_pll_params pll_d_params = {
443 .input_min = 2000000,
444 .input_max = 40000000,
445 .cf_min = 1000000,
446 .cf_max = 6000000,
447 .vco_min = 500000000,
448 .vco_max = 1000000000,
449 .base_reg = PLLD_BASE,
450 .misc_reg = PLLD_MISC,
451 .lock_mask = PLL_BASE_LOCK,
452 .lock_enable_bit_idx = PLLDU_MISC_LOCK_ENABLE,
453 .lock_delay = 1000,
Peter De Schrijverfd428ad2013-06-05 16:51:26 +0300454 .div_nmp = &pllp_nmp,
Peter De Schrijverebe142b2013-10-04 17:28:34 +0300455 .freq_table = pll_d_freq_table,
456 .flags = TEGRA_PLL_HAS_CPCON | TEGRA_PLL_SET_LFCON |
457 TEGRA_PLL_USE_LOCK,
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +0300458};
459
460static struct tegra_clk_pll_params pll_d2_params = {
461 .input_min = 2000000,
462 .input_max = 40000000,
463 .cf_min = 1000000,
464 .cf_max = 6000000,
465 .vco_min = 500000000,
466 .vco_max = 1000000000,
467 .base_reg = PLLD2_BASE,
468 .misc_reg = PLLD2_MISC,
469 .lock_mask = PLL_BASE_LOCK,
470 .lock_enable_bit_idx = PLLDU_MISC_LOCK_ENABLE,
471 .lock_delay = 1000,
Peter De Schrijverfd428ad2013-06-05 16:51:26 +0300472 .div_nmp = &pllp_nmp,
Peter De Schrijverebe142b2013-10-04 17:28:34 +0300473 .freq_table = pll_d_freq_table,
474 .flags = TEGRA_PLL_HAS_CPCON | TEGRA_PLL_SET_LFCON |
475 TEGRA_PLL_USE_LOCK,
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +0300476};
477
478static struct pdiv_map pllu_p[] = {
479 { .pdiv = 1, .hw_val = 1 },
480 { .pdiv = 2, .hw_val = 0 },
481 { .pdiv = 0, .hw_val = 0 },
482};
483
Peter De Schrijverfd428ad2013-06-05 16:51:26 +0300484static struct div_nmp pllu_nmp = {
485 .divm_shift = 0,
486 .divm_width = 5,
487 .divn_shift = 8,
488 .divn_width = 10,
489 .divp_shift = 20,
490 .divp_width = 1,
491};
492
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +0300493static struct tegra_clk_pll_freq_table pll_u_freq_table[] = {
494 {12000000, 480000000, 960, 12, 0, 12},
495 {13000000, 480000000, 960, 13, 0, 12},
496 {16800000, 480000000, 400, 7, 0, 5},
497 {19200000, 480000000, 200, 4, 0, 3},
498 {26000000, 480000000, 960, 26, 0, 12},
499 {0, 0, 0, 0, 0, 0},
500};
501
502static struct tegra_clk_pll_params pll_u_params = {
503 .input_min = 2000000,
504 .input_max = 40000000,
505 .cf_min = 1000000,
506 .cf_max = 6000000,
507 .vco_min = 480000000,
508 .vco_max = 960000000,
509 .base_reg = PLLU_BASE,
510 .misc_reg = PLLU_MISC,
511 .lock_mask = PLL_BASE_LOCK,
512 .lock_enable_bit_idx = PLLDU_MISC_LOCK_ENABLE,
513 .lock_delay = 1000,
514 .pdiv_tohw = pllu_p,
Peter De Schrijverfd428ad2013-06-05 16:51:26 +0300515 .div_nmp = &pllu_nmp,
Peter De Schrijverebe142b2013-10-04 17:28:34 +0300516 .freq_table = pll_u_freq_table,
517 .flags = TEGRA_PLLU | TEGRA_PLL_HAS_CPCON | TEGRA_PLL_SET_LFCON |
518 TEGRA_PLL_USE_LOCK,
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +0300519};
520
521static struct tegra_clk_pll_freq_table pll_x_freq_table[] = {
522 /* 1 GHz */
523 {12000000, 1000000000, 83, 0, 1}, /* actual: 996.0 MHz */
524 {13000000, 1000000000, 76, 0, 1}, /* actual: 988.0 MHz */
525 {16800000, 1000000000, 59, 0, 1}, /* actual: 991.2 MHz */
526 {19200000, 1000000000, 52, 0, 1}, /* actual: 998.4 MHz */
527 {26000000, 1000000000, 76, 1, 1}, /* actual: 988.0 MHz */
528
529 {0, 0, 0, 0, 0, 0},
530};
531
532static struct tegra_clk_pll_params pll_x_params = {
533 .input_min = 12000000,
534 .input_max = 800000000,
535 .cf_min = 12000000,
536 .cf_max = 19200000, /* s/w policy, h/w capability 50 MHz */
537 .vco_min = 700000000,
538 .vco_max = 2400000000U,
539 .base_reg = PLLX_BASE,
540 .misc_reg = PLLX_MISC,
541 .lock_mask = PLL_BASE_LOCK,
542 .lock_enable_bit_idx = PLL_MISC_LOCK_ENABLE,
543 .lock_delay = 300,
544 .iddq_reg = PLLX_MISC3,
545 .iddq_bit_idx = PLLX_IDDQ_BIT,
546 .max_p = PLLXC_SW_MAX_P,
547 .dyn_ramp_reg = PLLX_MISC2,
548 .stepa_shift = 16,
549 .stepb_shift = 24,
550 .pdiv_tohw = pllxc_p,
Peter De Schrijverfd428ad2013-06-05 16:51:26 +0300551 .div_nmp = &pllxc_nmp,
Peter De Schrijverebe142b2013-10-04 17:28:34 +0300552 .freq_table = pll_x_freq_table,
553 .flags = TEGRA_PLL_USE_LOCK,
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +0300554};
555
556static struct tegra_clk_pll_freq_table pll_e_freq_table[] = {
557 /* PLLE special case: use cpcon field to store cml divider value */
558 {336000000, 100000000, 100, 21, 16, 11},
559 {312000000, 100000000, 200, 26, 24, 13},
Peter De Schrijver8e9cc802013-11-25 14:44:13 +0200560 {12000000, 100000000, 200, 1, 24, 13},
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +0300561 {0, 0, 0, 0, 0, 0},
562};
563
Peter De Schrijverfd428ad2013-06-05 16:51:26 +0300564static struct div_nmp plle_nmp = {
565 .divm_shift = 0,
566 .divm_width = 8,
567 .divn_shift = 8,
568 .divn_width = 8,
569 .divp_shift = 24,
570 .divp_width = 4,
571};
572
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +0300573static struct tegra_clk_pll_params pll_e_params = {
574 .input_min = 12000000,
575 .input_max = 1000000000,
576 .cf_min = 12000000,
577 .cf_max = 75000000,
578 .vco_min = 1600000000,
579 .vco_max = 2400000000U,
580 .base_reg = PLLE_BASE,
581 .misc_reg = PLLE_MISC,
582 .aux_reg = PLLE_AUX,
583 .lock_mask = PLLE_MISC_LOCK,
584 .lock_enable_bit_idx = PLLE_MISC_LOCK_ENABLE,
585 .lock_delay = 300,
Peter De Schrijverfd428ad2013-06-05 16:51:26 +0300586 .div_nmp = &plle_nmp,
Peter De Schrijverebe142b2013-10-04 17:28:34 +0300587 .freq_table = pll_e_freq_table,
588 .flags = TEGRA_PLL_FIXED,
589 .fixed_rate = 100000000,
Peter De Schrijverfd428ad2013-06-05 16:51:26 +0300590};
591
592static struct div_nmp pllre_nmp = {
593 .divm_shift = 0,
594 .divm_width = 8,
595 .divn_shift = 8,
596 .divn_width = 8,
597 .divp_shift = 16,
598 .divp_width = 4,
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +0300599};
600
601static struct tegra_clk_pll_params pll_re_vco_params = {
602 .input_min = 12000000,
603 .input_max = 1000000000,
604 .cf_min = 12000000,
605 .cf_max = 19200000, /* s/w policy, h/w capability 38 MHz */
606 .vco_min = 300000000,
607 .vco_max = 600000000,
608 .base_reg = PLLRE_BASE,
609 .misc_reg = PLLRE_MISC,
610 .lock_mask = PLLRE_MISC_LOCK,
611 .lock_enable_bit_idx = PLLRE_MISC_LOCK_ENABLE,
612 .lock_delay = 300,
613 .iddq_reg = PLLRE_MISC,
614 .iddq_bit_idx = PLLRE_IDDQ_BIT,
Peter De Schrijverfd428ad2013-06-05 16:51:26 +0300615 .div_nmp = &pllre_nmp,
Peter De Schrijverebe142b2013-10-04 17:28:34 +0300616 .flags = TEGRA_PLL_USE_LOCK,
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +0300617};
618
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +0300619/* possible OSC frequencies in Hz */
620static unsigned long tegra114_input_freq[] = {
621 [0] = 13000000,
622 [1] = 16800000,
623 [4] = 19200000,
624 [5] = 38400000,
625 [8] = 12000000,
626 [9] = 48000000,
627 [12] = 260000000,
628};
629
630#define MASK(x) (BIT(x) - 1)
631
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +0300632struct utmi_clk_param {
633 /* Oscillator Frequency in KHz */
634 u32 osc_frequency;
635 /* UTMIP PLL Enable Delay Count */
636 u8 enable_delay_count;
637 /* UTMIP PLL Stable count */
638 u8 stable_count;
639 /* UTMIP PLL Active delay count */
640 u8 active_delay_count;
641 /* UTMIP PLL Xtal frequency count */
642 u8 xtal_freq_count;
643};
644
645static const struct utmi_clk_param utmi_parameters[] = {
646 {.osc_frequency = 13000000, .enable_delay_count = 0x02,
647 .stable_count = 0x33, .active_delay_count = 0x05,
648 .xtal_freq_count = 0x7F},
649 {.osc_frequency = 19200000, .enable_delay_count = 0x03,
650 .stable_count = 0x4B, .active_delay_count = 0x06,
651 .xtal_freq_count = 0xBB},
652 {.osc_frequency = 12000000, .enable_delay_count = 0x02,
653 .stable_count = 0x2F, .active_delay_count = 0x04,
654 .xtal_freq_count = 0x76},
655 {.osc_frequency = 26000000, .enable_delay_count = 0x04,
656 .stable_count = 0x66, .active_delay_count = 0x09,
657 .xtal_freq_count = 0xFE},
658 {.osc_frequency = 16800000, .enable_delay_count = 0x03,
659 .stable_count = 0x41, .active_delay_count = 0x0A,
660 .xtal_freq_count = 0xA4},
661};
662
663/* peripheral mux definitions */
664
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +0300665static const char *mux_plld_out0_plld2_out0[] = {
666 "pll_d_out0", "pll_d2_out0",
667};
668#define mux_plld_out0_plld2_out0_idx NULL
669
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +0300670static const char *mux_pllmcp_clkm[] = {
671 "pll_m_out0", "pll_c_out0", "pll_p_out0", "clk_m", "pll_m_ud",
672};
673
674static const struct clk_div_table pll_re_div_table[] = {
675 { .val = 0, .div = 1 },
676 { .val = 1, .div = 2 },
677 { .val = 2, .div = 3 },
678 { .val = 3, .div = 4 },
679 { .val = 4, .div = 5 },
680 { .val = 5, .div = 6 },
681 { .val = 0, .div = 0 },
682};
683
Peter De Schrijver6609dbe2013-09-17 15:42:24 +0300684static struct tegra_clk tegra114_clks[tegra_clk_max] __initdata = {
685 [tegra_clk_rtc] = { .dt_id = TEGRA114_CLK_RTC, .present = true },
686 [tegra_clk_timer] = { .dt_id = TEGRA114_CLK_TIMER, .present = true },
687 [tegra_clk_uarta] = { .dt_id = TEGRA114_CLK_UARTA, .present = true },
688 [tegra_clk_uartd] = { .dt_id = TEGRA114_CLK_UARTD, .present = true },
689 [tegra_clk_sdmmc2] = { .dt_id = TEGRA114_CLK_SDMMC2, .present = true },
690 [tegra_clk_i2s1] = { .dt_id = TEGRA114_CLK_I2S1, .present = true },
691 [tegra_clk_i2c1] = { .dt_id = TEGRA114_CLK_I2C1, .present = true },
692 [tegra_clk_ndflash] = { .dt_id = TEGRA114_CLK_NDFLASH, .present = true },
693 [tegra_clk_sdmmc1] = { .dt_id = TEGRA114_CLK_SDMMC1, .present = true },
694 [tegra_clk_sdmmc4] = { .dt_id = TEGRA114_CLK_SDMMC4, .present = true },
695 [tegra_clk_pwm] = { .dt_id = TEGRA114_CLK_PWM, .present = true },
696 [tegra_clk_i2s0] = { .dt_id = TEGRA114_CLK_I2S0, .present = true },
697 [tegra_clk_i2s2] = { .dt_id = TEGRA114_CLK_I2S2, .present = true },
698 [tegra_clk_epp_8] = { .dt_id = TEGRA114_CLK_EPP, .present = true },
699 [tegra_clk_gr2d_8] = { .dt_id = TEGRA114_CLK_GR2D, .present = true },
700 [tegra_clk_usbd] = { .dt_id = TEGRA114_CLK_USBD, .present = true },
701 [tegra_clk_isp] = { .dt_id = TEGRA114_CLK_ISP, .present = true },
702 [tegra_clk_gr3d_8] = { .dt_id = TEGRA114_CLK_GR3D, .present = true },
703 [tegra_clk_disp2] = { .dt_id = TEGRA114_CLK_DISP2, .present = true },
704 [tegra_clk_disp1] = { .dt_id = TEGRA114_CLK_DISP1, .present = true },
705 [tegra_clk_host1x_8] = { .dt_id = TEGRA114_CLK_HOST1X, .present = true },
706 [tegra_clk_vcp] = { .dt_id = TEGRA114_CLK_VCP, .present = true },
707 [tegra_clk_apbdma] = { .dt_id = TEGRA114_CLK_APBDMA, .present = true },
708 [tegra_clk_kbc] = { .dt_id = TEGRA114_CLK_KBC, .present = true },
709 [tegra_clk_kfuse] = { .dt_id = TEGRA114_CLK_KFUSE, .present = true },
710 [tegra_clk_sbc1_8] = { .dt_id = TEGRA114_CLK_SBC1, .present = true },
711 [tegra_clk_nor] = { .dt_id = TEGRA114_CLK_NOR, .present = true },
712 [tegra_clk_sbc2_8] = { .dt_id = TEGRA114_CLK_SBC2, .present = true },
713 [tegra_clk_sbc3_8] = { .dt_id = TEGRA114_CLK_SBC3, .present = true },
714 [tegra_clk_i2c5] = { .dt_id = TEGRA114_CLK_I2C5, .present = true },
715 [tegra_clk_dsia] = { .dt_id = TEGRA114_CLK_DSIA, .present = true },
716 [tegra_clk_mipi] = { .dt_id = TEGRA114_CLK_MIPI, .present = true },
717 [tegra_clk_hdmi] = { .dt_id = TEGRA114_CLK_HDMI, .present = true },
718 [tegra_clk_csi] = { .dt_id = TEGRA114_CLK_CSI, .present = true },
719 [tegra_clk_i2c2] = { .dt_id = TEGRA114_CLK_I2C2, .present = true },
720 [tegra_clk_uartc] = { .dt_id = TEGRA114_CLK_UARTC, .present = true },
721 [tegra_clk_mipi_cal] = { .dt_id = TEGRA114_CLK_MIPI_CAL, .present = true },
722 [tegra_clk_emc] = { .dt_id = TEGRA114_CLK_EMC, .present = true },
723 [tegra_clk_usb2] = { .dt_id = TEGRA114_CLK_USB2, .present = true },
724 [tegra_clk_usb3] = { .dt_id = TEGRA114_CLK_USB3, .present = true },
725 [tegra_clk_vde_8] = { .dt_id = TEGRA114_CLK_VDE, .present = true },
726 [tegra_clk_bsea] = { .dt_id = TEGRA114_CLK_BSEA, .present = true },
727 [tegra_clk_bsev] = { .dt_id = TEGRA114_CLK_BSEV, .present = true },
728 [tegra_clk_i2c3] = { .dt_id = TEGRA114_CLK_I2C3, .present = true },
729 [tegra_clk_sbc4_8] = { .dt_id = TEGRA114_CLK_SBC4, .present = true },
730 [tegra_clk_sdmmc3] = { .dt_id = TEGRA114_CLK_SDMMC3, .present = true },
731 [tegra_clk_owr] = { .dt_id = TEGRA114_CLK_OWR, .present = true },
732 [tegra_clk_csite] = { .dt_id = TEGRA114_CLK_CSITE, .present = true },
733 [tegra_clk_la] = { .dt_id = TEGRA114_CLK_LA, .present = true },
734 [tegra_clk_trace] = { .dt_id = TEGRA114_CLK_TRACE, .present = true },
735 [tegra_clk_soc_therm] = { .dt_id = TEGRA114_CLK_SOC_THERM, .present = true },
736 [tegra_clk_dtv] = { .dt_id = TEGRA114_CLK_DTV, .present = true },
737 [tegra_clk_ndspeed] = { .dt_id = TEGRA114_CLK_NDSPEED, .present = true },
738 [tegra_clk_i2cslow] = { .dt_id = TEGRA114_CLK_I2CSLOW, .present = true },
739 [tegra_clk_dsib] = { .dt_id = TEGRA114_CLK_DSIB, .present = true },
740 [tegra_clk_tsec] = { .dt_id = TEGRA114_CLK_TSEC, .present = true },
741 [tegra_clk_xusb_host] = { .dt_id = TEGRA114_CLK_XUSB_HOST, .present = true },
742 [tegra_clk_msenc] = { .dt_id = TEGRA114_CLK_MSENC, .present = true },
743 [tegra_clk_csus] = { .dt_id = TEGRA114_CLK_CSUS, .present = true },
744 [tegra_clk_mselect] = { .dt_id = TEGRA114_CLK_MSELECT, .present = true },
745 [tegra_clk_tsensor] = { .dt_id = TEGRA114_CLK_TSENSOR, .present = true },
746 [tegra_clk_i2s3] = { .dt_id = TEGRA114_CLK_I2S3, .present = true },
747 [tegra_clk_i2s4] = { .dt_id = TEGRA114_CLK_I2S4, .present = true },
748 [tegra_clk_i2c4] = { .dt_id = TEGRA114_CLK_I2C4, .present = true },
749 [tegra_clk_sbc5_8] = { .dt_id = TEGRA114_CLK_SBC5, .present = true },
750 [tegra_clk_sbc6_8] = { .dt_id = TEGRA114_CLK_SBC6, .present = true },
751 [tegra_clk_d_audio] = { .dt_id = TEGRA114_CLK_D_AUDIO, .present = true },
752 [tegra_clk_apbif] = { .dt_id = TEGRA114_CLK_APBIF, .present = true },
753 [tegra_clk_dam0] = { .dt_id = TEGRA114_CLK_DAM0, .present = true },
754 [tegra_clk_dam1] = { .dt_id = TEGRA114_CLK_DAM1, .present = true },
755 [tegra_clk_dam2] = { .dt_id = TEGRA114_CLK_DAM2, .present = true },
756 [tegra_clk_hda2codec_2x] = { .dt_id = TEGRA114_CLK_HDA2CODEC_2X, .present = true },
757 [tegra_clk_audio0_2x] = { .dt_id = TEGRA114_CLK_AUDIO0_2X, .present = true },
758 [tegra_clk_audio1_2x] = { .dt_id = TEGRA114_CLK_AUDIO1_2X, .present = true },
759 [tegra_clk_audio2_2x] = { .dt_id = TEGRA114_CLK_AUDIO2_2X, .present = true },
760 [tegra_clk_audio3_2x] = { .dt_id = TEGRA114_CLK_AUDIO3_2X, .present = true },
761 [tegra_clk_audio4_2x] = { .dt_id = TEGRA114_CLK_AUDIO4_2X, .present = true },
762 [tegra_clk_spdif_2x] = { .dt_id = TEGRA114_CLK_SPDIF_2X, .present = true },
763 [tegra_clk_actmon] = { .dt_id = TEGRA114_CLK_ACTMON, .present = true },
764 [tegra_clk_extern1] = { .dt_id = TEGRA114_CLK_EXTERN1, .present = true },
765 [tegra_clk_extern2] = { .dt_id = TEGRA114_CLK_EXTERN2, .present = true },
766 [tegra_clk_extern3] = { .dt_id = TEGRA114_CLK_EXTERN3, .present = true },
767 [tegra_clk_hda] = { .dt_id = TEGRA114_CLK_HDA, .present = true },
768 [tegra_clk_se] = { .dt_id = TEGRA114_CLK_SE, .present = true },
769 [tegra_clk_hda2hdmi] = { .dt_id = TEGRA114_CLK_HDA2HDMI, .present = true },
770 [tegra_clk_cilab] = { .dt_id = TEGRA114_CLK_CILAB, .present = true },
771 [tegra_clk_cilcd] = { .dt_id = TEGRA114_CLK_CILCD, .present = true },
772 [tegra_clk_cile] = { .dt_id = TEGRA114_CLK_CILE, .present = true },
773 [tegra_clk_dsialp] = { .dt_id = TEGRA114_CLK_DSIALP, .present = true },
774 [tegra_clk_dsiblp] = { .dt_id = TEGRA114_CLK_DSIBLP, .present = true },
775 [tegra_clk_dds] = { .dt_id = TEGRA114_CLK_DDS, .present = true },
776 [tegra_clk_dp2] = { .dt_id = TEGRA114_CLK_DP2, .present = true },
777 [tegra_clk_amx] = { .dt_id = TEGRA114_CLK_AMX, .present = true },
778 [tegra_clk_adx] = { .dt_id = TEGRA114_CLK_ADX, .present = true },
779 [tegra_clk_xusb_ss] = { .dt_id = TEGRA114_CLK_XUSB_SS, .present = true },
780 [tegra_clk_uartb] = { .dt_id = TEGRA114_CLK_UARTB, .present = true },
781 [tegra_clk_vfir] = { .dt_id = TEGRA114_CLK_VFIR, .present = true },
782 [tegra_clk_spdif_in] = { .dt_id = TEGRA114_CLK_SPDIF_IN, .present = true },
783 [tegra_clk_spdif_out] = { .dt_id = TEGRA114_CLK_SPDIF_OUT, .present = true },
784 [tegra_clk_vi_8] = { .dt_id = TEGRA114_CLK_VI, .present = true },
785 [tegra_clk_vi_sensor_8] = { .dt_id = TEGRA114_CLK_VI_SENSOR, .present = true },
786 [tegra_clk_fuse] = { .dt_id = TEGRA114_CLK_FUSE, .present = true },
787 [tegra_clk_fuse_burn] = { .dt_id = TEGRA114_CLK_FUSE_BURN, .present = true },
788 [tegra_clk_clk_32k] = { .dt_id = TEGRA114_CLK_CLK_32K, .present = true },
789 [tegra_clk_clk_m] = { .dt_id = TEGRA114_CLK_CLK_M, .present = true },
790 [tegra_clk_clk_m_div2] = { .dt_id = TEGRA114_CLK_CLK_M_DIV2, .present = true },
791 [tegra_clk_clk_m_div4] = { .dt_id = TEGRA114_CLK_CLK_M_DIV4, .present = true },
792 [tegra_clk_pll_ref] = { .dt_id = TEGRA114_CLK_PLL_REF, .present = true },
793 [tegra_clk_pll_c] = { .dt_id = TEGRA114_CLK_PLL_C, .present = true },
794 [tegra_clk_pll_c_out1] = { .dt_id = TEGRA114_CLK_PLL_C_OUT1, .present = true },
795 [tegra_clk_pll_c2] = { .dt_id = TEGRA114_CLK_PLL_C2, .present = true },
796 [tegra_clk_pll_c3] = { .dt_id = TEGRA114_CLK_PLL_C3, .present = true },
797 [tegra_clk_pll_m] = { .dt_id = TEGRA114_CLK_PLL_M, .present = true },
798 [tegra_clk_pll_m_out1] = { .dt_id = TEGRA114_CLK_PLL_M_OUT1, .present = true },
799 [tegra_clk_pll_p] = { .dt_id = TEGRA114_CLK_PLL_P, .present = true },
800 [tegra_clk_pll_p_out1] = { .dt_id = TEGRA114_CLK_PLL_P_OUT1, .present = true },
801 [tegra_clk_pll_p_out2_int] = { .dt_id = TEGRA114_CLK_PLL_P_OUT2, .present = true },
802 [tegra_clk_pll_p_out3] = { .dt_id = TEGRA114_CLK_PLL_P_OUT3, .present = true },
803 [tegra_clk_pll_p_out4] = { .dt_id = TEGRA114_CLK_PLL_P_OUT4, .present = true },
804 [tegra_clk_pll_a] = { .dt_id = TEGRA114_CLK_PLL_A, .present = true },
805 [tegra_clk_pll_a_out0] = { .dt_id = TEGRA114_CLK_PLL_A_OUT0, .present = true },
806 [tegra_clk_pll_d] = { .dt_id = TEGRA114_CLK_PLL_D, .present = true },
807 [tegra_clk_pll_d_out0] = { .dt_id = TEGRA114_CLK_PLL_D_OUT0, .present = true },
808 [tegra_clk_pll_d2] = { .dt_id = TEGRA114_CLK_PLL_D2, .present = true },
809 [tegra_clk_pll_d2_out0] = { .dt_id = TEGRA114_CLK_PLL_D2_OUT0, .present = true },
810 [tegra_clk_pll_u] = { .dt_id = TEGRA114_CLK_PLL_U, .present = true },
811 [tegra_clk_pll_u_480m] = { .dt_id = TEGRA114_CLK_PLL_U_480M, .present = true },
812 [tegra_clk_pll_u_60m] = { .dt_id = TEGRA114_CLK_PLL_U_60M, .present = true },
813 [tegra_clk_pll_u_48m] = { .dt_id = TEGRA114_CLK_PLL_U_48M, .present = true },
814 [tegra_clk_pll_u_12m] = { .dt_id = TEGRA114_CLK_PLL_U_12M, .present = true },
815 [tegra_clk_pll_x] = { .dt_id = TEGRA114_CLK_PLL_X, .present = true },
816 [tegra_clk_pll_x_out0] = { .dt_id = TEGRA114_CLK_PLL_X_OUT0, .present = true },
817 [tegra_clk_pll_re_vco] = { .dt_id = TEGRA114_CLK_PLL_RE_VCO, .present = true },
818 [tegra_clk_pll_re_out] = { .dt_id = TEGRA114_CLK_PLL_RE_OUT, .present = true },
819 [tegra_clk_pll_e_out0] = { .dt_id = TEGRA114_CLK_PLL_E_OUT0, .present = true },
820 [tegra_clk_spdif_in_sync] = { .dt_id = TEGRA114_CLK_SPDIF_IN_SYNC, .present = true },
821 [tegra_clk_i2s0_sync] = { .dt_id = TEGRA114_CLK_I2S0_SYNC, .present = true },
822 [tegra_clk_i2s1_sync] = { .dt_id = TEGRA114_CLK_I2S1_SYNC, .present = true },
823 [tegra_clk_i2s2_sync] = { .dt_id = TEGRA114_CLK_I2S2_SYNC, .present = true },
824 [tegra_clk_i2s3_sync] = { .dt_id = TEGRA114_CLK_I2S3_SYNC, .present = true },
825 [tegra_clk_i2s4_sync] = { .dt_id = TEGRA114_CLK_I2S4_SYNC, .present = true },
826 [tegra_clk_vimclk_sync] = { .dt_id = TEGRA114_CLK_VIMCLK_SYNC, .present = true },
827 [tegra_clk_audio0] = { .dt_id = TEGRA114_CLK_AUDIO0, .present = true },
828 [tegra_clk_audio1] = { .dt_id = TEGRA114_CLK_AUDIO1, .present = true },
829 [tegra_clk_audio2] = { .dt_id = TEGRA114_CLK_AUDIO2, .present = true },
830 [tegra_clk_audio3] = { .dt_id = TEGRA114_CLK_AUDIO3, .present = true },
831 [tegra_clk_audio4] = { .dt_id = TEGRA114_CLK_AUDIO4, .present = true },
832 [tegra_clk_spdif] = { .dt_id = TEGRA114_CLK_SPDIF, .present = true },
833 [tegra_clk_clk_out_1] = { .dt_id = TEGRA114_CLK_CLK_OUT_1, .present = true },
834 [tegra_clk_clk_out_2] = { .dt_id = TEGRA114_CLK_CLK_OUT_2, .present = true },
835 [tegra_clk_clk_out_3] = { .dt_id = TEGRA114_CLK_CLK_OUT_3, .present = true },
836 [tegra_clk_blink] = { .dt_id = TEGRA114_CLK_BLINK, .present = true },
837 [tegra_clk_xusb_host_src] = { .dt_id = TEGRA114_CLK_XUSB_HOST_SRC, .present = true },
838 [tegra_clk_xusb_falcon_src] = { .dt_id = TEGRA114_CLK_XUSB_FALCON_SRC, .present = true },
839 [tegra_clk_xusb_fs_src] = { .dt_id = TEGRA114_CLK_XUSB_FS_SRC, .present = true },
840 [tegra_clk_xusb_ss_src] = { .dt_id = TEGRA114_CLK_XUSB_SS_SRC, .present = true },
841 [tegra_clk_xusb_dev_src] = { .dt_id = TEGRA114_CLK_XUSB_DEV_SRC, .present = true },
842 [tegra_clk_xusb_dev] = { .dt_id = TEGRA114_CLK_XUSB_DEV, .present = true },
843 [tegra_clk_xusb_hs_src] = { .dt_id = TEGRA114_CLK_XUSB_HS_SRC, .present = true },
844 [tegra_clk_sclk] = { .dt_id = TEGRA114_CLK_SCLK, .present = true },
845 [tegra_clk_hclk] = { .dt_id = TEGRA114_CLK_HCLK, .present = true },
846 [tegra_clk_pclk] = { .dt_id = TEGRA114_CLK_PCLK, .present = true },
847 [tegra_clk_cclk_g] = { .dt_id = TEGRA114_CLK_CCLK_G, .present = true },
848 [tegra_clk_cclk_lp] = { .dt_id = TEGRA114_CLK_CCLK_LP, .present = true },
849 [tegra_clk_dfll_ref] = { .dt_id = TEGRA114_CLK_DFLL_REF, .present = true },
850 [tegra_clk_dfll_soc] = { .dt_id = TEGRA114_CLK_DFLL_SOC, .present = true },
851 [tegra_clk_audio0_mux] = { .dt_id = TEGRA114_CLK_AUDIO0_MUX, .present = true },
852 [tegra_clk_audio1_mux] = { .dt_id = TEGRA114_CLK_AUDIO1_MUX, .present = true },
853 [tegra_clk_audio2_mux] = { .dt_id = TEGRA114_CLK_AUDIO2_MUX, .present = true },
854 [tegra_clk_audio3_mux] = { .dt_id = TEGRA114_CLK_AUDIO3_MUX, .present = true },
855 [tegra_clk_audio4_mux] = { .dt_id = TEGRA114_CLK_AUDIO4_MUX, .present = true },
856 [tegra_clk_spdif_mux] = { .dt_id = TEGRA114_CLK_SPDIF_MUX, .present = true },
857 [tegra_clk_clk_out_1_mux] = { .dt_id = TEGRA114_CLK_CLK_OUT_1_MUX, .present = true },
858 [tegra_clk_clk_out_2_mux] = { .dt_id = TEGRA114_CLK_CLK_OUT_2_MUX, .present = true },
859 [tegra_clk_clk_out_3_mux] = { .dt_id = TEGRA114_CLK_CLK_OUT_3_MUX, .present = true },
860 [tegra_clk_dsia_mux] = { .dt_id = TEGRA114_CLK_DSIA_MUX, .present = true },
861 [tegra_clk_dsib_mux] = { .dt_id = TEGRA114_CLK_DSIB_MUX, .present = true },
862};
863
Peter De Schrijver73d37e42013-10-09 14:47:57 +0300864static struct tegra_devclk devclks[] __initdata = {
865 { .con_id = "clk_m", .dt_id = TEGRA114_CLK_CLK_M },
866 { .con_id = "pll_ref", .dt_id = TEGRA114_CLK_PLL_REF },
867 { .con_id = "clk_32k", .dt_id = TEGRA114_CLK_CLK_32K },
868 { .con_id = "clk_m_div2", .dt_id = TEGRA114_CLK_CLK_M_DIV2 },
869 { .con_id = "clk_m_div4", .dt_id = TEGRA114_CLK_CLK_M_DIV4 },
870 { .con_id = "pll_c", .dt_id = TEGRA114_CLK_PLL_C },
871 { .con_id = "pll_c_out1", .dt_id = TEGRA114_CLK_PLL_C_OUT1 },
872 { .con_id = "pll_c2", .dt_id = TEGRA114_CLK_PLL_C2 },
873 { .con_id = "pll_c3", .dt_id = TEGRA114_CLK_PLL_C3 },
874 { .con_id = "pll_p", .dt_id = TEGRA114_CLK_PLL_P },
875 { .con_id = "pll_p_out1", .dt_id = TEGRA114_CLK_PLL_P_OUT1 },
876 { .con_id = "pll_p_out2", .dt_id = TEGRA114_CLK_PLL_P_OUT2 },
877 { .con_id = "pll_p_out3", .dt_id = TEGRA114_CLK_PLL_P_OUT3 },
878 { .con_id = "pll_p_out4", .dt_id = TEGRA114_CLK_PLL_P_OUT4 },
879 { .con_id = "pll_m", .dt_id = TEGRA114_CLK_PLL_M },
880 { .con_id = "pll_m_out1", .dt_id = TEGRA114_CLK_PLL_M_OUT1 },
881 { .con_id = "pll_x", .dt_id = TEGRA114_CLK_PLL_X },
882 { .con_id = "pll_x_out0", .dt_id = TEGRA114_CLK_PLL_X_OUT0 },
883 { .con_id = "pll_u", .dt_id = TEGRA114_CLK_PLL_U },
884 { .con_id = "pll_u_480M", .dt_id = TEGRA114_CLK_PLL_U_480M },
885 { .con_id = "pll_u_60M", .dt_id = TEGRA114_CLK_PLL_U_60M },
886 { .con_id = "pll_u_48M", .dt_id = TEGRA114_CLK_PLL_U_48M },
887 { .con_id = "pll_u_12M", .dt_id = TEGRA114_CLK_PLL_U_12M },
888 { .con_id = "pll_d", .dt_id = TEGRA114_CLK_PLL_D },
889 { .con_id = "pll_d_out0", .dt_id = TEGRA114_CLK_PLL_D_OUT0 },
890 { .con_id = "pll_d2", .dt_id = TEGRA114_CLK_PLL_D2 },
891 { .con_id = "pll_d2_out0", .dt_id = TEGRA114_CLK_PLL_D2_OUT0 },
892 { .con_id = "pll_a", .dt_id = TEGRA114_CLK_PLL_A },
893 { .con_id = "pll_a_out0", .dt_id = TEGRA114_CLK_PLL_A_OUT0 },
894 { .con_id = "pll_re_vco", .dt_id = TEGRA114_CLK_PLL_RE_VCO },
895 { .con_id = "pll_re_out", .dt_id = TEGRA114_CLK_PLL_RE_OUT },
896 { .con_id = "pll_e_out0", .dt_id = TEGRA114_CLK_PLL_E_OUT0 },
897 { .con_id = "spdif_in_sync", .dt_id = TEGRA114_CLK_SPDIF_IN_SYNC },
898 { .con_id = "i2s0_sync", .dt_id = TEGRA114_CLK_I2S0_SYNC },
899 { .con_id = "i2s1_sync", .dt_id = TEGRA114_CLK_I2S1_SYNC },
900 { .con_id = "i2s2_sync", .dt_id = TEGRA114_CLK_I2S2_SYNC },
901 { .con_id = "i2s3_sync", .dt_id = TEGRA114_CLK_I2S3_SYNC },
902 { .con_id = "i2s4_sync", .dt_id = TEGRA114_CLK_I2S4_SYNC },
903 { .con_id = "vimclk_sync", .dt_id = TEGRA114_CLK_VIMCLK_SYNC },
904 { .con_id = "audio0", .dt_id = TEGRA114_CLK_AUDIO0 },
905 { .con_id = "audio1", .dt_id = TEGRA114_CLK_AUDIO1 },
906 { .con_id = "audio2", .dt_id = TEGRA114_CLK_AUDIO2 },
907 { .con_id = "audio3", .dt_id = TEGRA114_CLK_AUDIO3 },
908 { .con_id = "audio4", .dt_id = TEGRA114_CLK_AUDIO4 },
909 { .con_id = "spdif", .dt_id = TEGRA114_CLK_SPDIF },
910 { .con_id = "audio0_2x", .dt_id = TEGRA114_CLK_AUDIO0_2X },
911 { .con_id = "audio1_2x", .dt_id = TEGRA114_CLK_AUDIO1_2X },
912 { .con_id = "audio2_2x", .dt_id = TEGRA114_CLK_AUDIO2_2X },
913 { .con_id = "audio3_2x", .dt_id = TEGRA114_CLK_AUDIO3_2X },
914 { .con_id = "audio4_2x", .dt_id = TEGRA114_CLK_AUDIO4_2X },
915 { .con_id = "spdif_2x", .dt_id = TEGRA114_CLK_SPDIF_2X },
916 { .con_id = "extern1", .dev_id = "clk_out_1", .dt_id = TEGRA114_CLK_EXTERN1 },
917 { .con_id = "extern2", .dev_id = "clk_out_2", .dt_id = TEGRA114_CLK_EXTERN2 },
918 { .con_id = "extern3", .dev_id = "clk_out_3", .dt_id = TEGRA114_CLK_EXTERN3 },
919 { .con_id = "blink", .dt_id = TEGRA114_CLK_BLINK },
920 { .con_id = "cclk_g", .dt_id = TEGRA114_CLK_CCLK_G },
921 { .con_id = "cclk_lp", .dt_id = TEGRA114_CLK_CCLK_LP },
922 { .con_id = "sclk", .dt_id = TEGRA114_CLK_SCLK },
923 { .con_id = "hclk", .dt_id = TEGRA114_CLK_HCLK },
924 { .con_id = "pclk", .dt_id = TEGRA114_CLK_PCLK },
925 { .dev_id = "rtc-tegra", .dt_id = TEGRA114_CLK_RTC },
926 { .dev_id = "timer", .dt_id = TEGRA114_CLK_TIMER },
927};
928
Peter De Schrijver343a6072013-09-02 15:22:02 +0300929static struct clk **clks;
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +0300930
931static unsigned long osc_freq;
932static unsigned long pll_ref_freq;
933
934static int __init tegra114_osc_clk_init(void __iomem *clk_base)
935{
936 struct clk *clk;
937 u32 val, pll_ref_div;
938
939 val = readl_relaxed(clk_base + OSC_CTRL);
940
941 osc_freq = tegra114_input_freq[val >> OSC_CTRL_OSC_FREQ_SHIFT];
942 if (!osc_freq) {
943 WARN_ON(1);
944 return -EINVAL;
945 }
946
947 /* clk_m */
948 clk = clk_register_fixed_rate(NULL, "clk_m", NULL, CLK_IS_ROOT,
949 osc_freq);
Peter De Schrijverc9e2d692013-08-22 15:27:46 +0300950 clks[TEGRA114_CLK_CLK_M] = clk;
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +0300951
952 /* pll_ref */
953 val = (val >> OSC_CTRL_PLL_REF_DIV_SHIFT) & 3;
954 pll_ref_div = 1 << val;
955 clk = clk_register_fixed_factor(NULL, "pll_ref", "clk_m",
956 CLK_SET_RATE_PARENT, 1, pll_ref_div);
Peter De Schrijverc9e2d692013-08-22 15:27:46 +0300957 clks[TEGRA114_CLK_PLL_REF] = clk;
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +0300958
959 pll_ref_freq = osc_freq / pll_ref_div;
960
961 return 0;
962}
963
964static void __init tegra114_fixed_clk_init(void __iomem *clk_base)
965{
966 struct clk *clk;
967
968 /* clk_32k */
969 clk = clk_register_fixed_rate(NULL, "clk_32k", NULL, CLK_IS_ROOT,
970 32768);
Peter De Schrijverc9e2d692013-08-22 15:27:46 +0300971 clks[TEGRA114_CLK_CLK_32K] = clk;
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +0300972
973 /* clk_m_div2 */
974 clk = clk_register_fixed_factor(NULL, "clk_m_div2", "clk_m",
975 CLK_SET_RATE_PARENT, 1, 2);
Peter De Schrijverc9e2d692013-08-22 15:27:46 +0300976 clks[TEGRA114_CLK_CLK_M_DIV2] = clk;
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +0300977
978 /* clk_m_div4 */
979 clk = clk_register_fixed_factor(NULL, "clk_m_div4", "clk_m",
980 CLK_SET_RATE_PARENT, 1, 4);
Peter De Schrijverc9e2d692013-08-22 15:27:46 +0300981 clks[TEGRA114_CLK_CLK_M_DIV4] = clk;
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +0300982
983}
984
985static __init void tegra114_utmi_param_configure(void __iomem *clk_base)
986{
987 u32 reg;
988 int i;
989
990 for (i = 0; i < ARRAY_SIZE(utmi_parameters); i++) {
991 if (osc_freq == utmi_parameters[i].osc_frequency)
992 break;
993 }
994
995 if (i >= ARRAY_SIZE(utmi_parameters)) {
996 pr_err("%s: Unexpected oscillator freq %lu\n", __func__,
997 osc_freq);
998 return;
999 }
1000
1001 reg = readl_relaxed(clk_base + UTMIP_PLL_CFG2);
1002
1003 /* Program UTMIP PLL stable and active counts */
1004 /* [FIXME] arclk_rst.h says WRONG! This should be 1ms -> 0x50 Check! */
1005 reg &= ~UTMIP_PLL_CFG2_STABLE_COUNT(~0);
1006 reg |= UTMIP_PLL_CFG2_STABLE_COUNT(utmi_parameters[i].stable_count);
1007
1008 reg &= ~UTMIP_PLL_CFG2_ACTIVE_DLY_COUNT(~0);
1009
1010 reg |= UTMIP_PLL_CFG2_ACTIVE_DLY_COUNT(utmi_parameters[i].
1011 active_delay_count);
1012
1013 /* Remove power downs from UTMIP PLL control bits */
1014 reg &= ~UTMIP_PLL_CFG2_FORCE_PD_SAMP_A_POWERDOWN;
1015 reg &= ~UTMIP_PLL_CFG2_FORCE_PD_SAMP_B_POWERDOWN;
1016 reg &= ~UTMIP_PLL_CFG2_FORCE_PD_SAMP_C_POWERDOWN;
1017
1018 writel_relaxed(reg, clk_base + UTMIP_PLL_CFG2);
1019
1020 /* Program UTMIP PLL delay and oscillator frequency counts */
1021 reg = readl_relaxed(clk_base + UTMIP_PLL_CFG1);
1022 reg &= ~UTMIP_PLL_CFG1_ENABLE_DLY_COUNT(~0);
1023
1024 reg |= UTMIP_PLL_CFG1_ENABLE_DLY_COUNT(utmi_parameters[i].
1025 enable_delay_count);
1026
1027 reg &= ~UTMIP_PLL_CFG1_XTAL_FREQ_COUNT(~0);
1028 reg |= UTMIP_PLL_CFG1_XTAL_FREQ_COUNT(utmi_parameters[i].
1029 xtal_freq_count);
1030
1031 /* Remove power downs from UTMIP PLL control bits */
1032 reg &= ~UTMIP_PLL_CFG1_FORCE_PLL_ENABLE_POWERDOWN;
1033 reg &= ~UTMIP_PLL_CFG1_FORCE_PLL_ACTIVE_POWERDOWN;
1034 reg &= ~UTMIP_PLL_CFG1_FORCE_PLLU_POWERUP;
1035 reg &= ~UTMIP_PLL_CFG1_FORCE_PLLU_POWERDOWN;
1036 writel_relaxed(reg, clk_base + UTMIP_PLL_CFG1);
1037
1038 /* Setup HW control of UTMIPLL */
1039 reg = readl_relaxed(clk_base + UTMIPLL_HW_PWRDN_CFG0);
1040 reg |= UTMIPLL_HW_PWRDN_CFG0_USE_LOCKDET;
1041 reg &= ~UTMIPLL_HW_PWRDN_CFG0_CLK_ENABLE_SWCTL;
1042 reg |= UTMIPLL_HW_PWRDN_CFG0_SEQ_START_STATE;
1043 writel_relaxed(reg, clk_base + UTMIPLL_HW_PWRDN_CFG0);
1044
1045 reg = readl_relaxed(clk_base + UTMIP_PLL_CFG1);
1046 reg &= ~UTMIP_PLL_CFG1_FORCE_PLL_ENABLE_POWERUP;
1047 reg &= ~UTMIP_PLL_CFG1_FORCE_PLL_ENABLE_POWERDOWN;
1048 writel_relaxed(reg, clk_base + UTMIP_PLL_CFG1);
1049
1050 udelay(1);
1051
1052 /* Setup SW override of UTMIPLL assuming USB2.0
1053 ports are assigned to USB2 */
1054 reg = readl_relaxed(clk_base + UTMIPLL_HW_PWRDN_CFG0);
1055 reg |= UTMIPLL_HW_PWRDN_CFG0_IDDQ_SWCTL;
1056 reg &= ~UTMIPLL_HW_PWRDN_CFG0_IDDQ_OVERRIDE;
1057 writel_relaxed(reg, clk_base + UTMIPLL_HW_PWRDN_CFG0);
1058
1059 udelay(1);
1060
1061 /* Enable HW control UTMIPLL */
1062 reg = readl_relaxed(clk_base + UTMIPLL_HW_PWRDN_CFG0);
1063 reg |= UTMIPLL_HW_PWRDN_CFG0_SEQ_ENABLE;
1064 writel_relaxed(reg, clk_base + UTMIPLL_HW_PWRDN_CFG0);
1065}
1066
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +03001067static void __init tegra114_pll_init(void __iomem *clk_base,
1068 void __iomem *pmc)
1069{
1070 u32 val;
1071 struct clk *clk;
1072
1073 /* PLLC */
Peter De Schrijver04edb092013-09-06 14:37:37 +03001074 clk = tegra_clk_register_pllxc("pll_c", "pll_ref", clk_base,
Peter De Schrijverebe142b2013-10-04 17:28:34 +03001075 pmc, 0, &pll_c_params, NULL);
Peter De Schrijver04edb092013-09-06 14:37:37 +03001076 clks[TEGRA114_CLK_PLL_C] = clk;
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +03001077
Peter De Schrijver04edb092013-09-06 14:37:37 +03001078 /* PLLC_OUT1 */
1079 clk = tegra_clk_register_divider("pll_c_out1_div", "pll_c",
1080 clk_base + PLLC_OUT, 0, TEGRA_DIVIDER_ROUND_UP,
1081 8, 8, 1, NULL);
1082 clk = tegra_clk_register_pll_out("pll_c_out1", "pll_c_out1_div",
1083 clk_base + PLLC_OUT, 1, 0,
1084 CLK_SET_RATE_PARENT, 0, NULL);
Peter De Schrijver04edb092013-09-06 14:37:37 +03001085 clks[TEGRA114_CLK_PLL_C_OUT1] = clk;
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +03001086
1087 /* PLLC2 */
Peter De Schrijverebe142b2013-10-04 17:28:34 +03001088 clk = tegra_clk_register_pllc("pll_c2", "pll_ref", clk_base, pmc, 0,
1089 &pll_c2_params, NULL);
Peter De Schrijverc9e2d692013-08-22 15:27:46 +03001090 clks[TEGRA114_CLK_PLL_C2] = clk;
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +03001091
1092 /* PLLC3 */
Peter De Schrijverebe142b2013-10-04 17:28:34 +03001093 clk = tegra_clk_register_pllc("pll_c3", "pll_ref", clk_base, pmc, 0,
1094 &pll_c3_params, NULL);
Peter De Schrijverc9e2d692013-08-22 15:27:46 +03001095 clks[TEGRA114_CLK_PLL_C3] = clk;
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +03001096
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +03001097 /* PLLM */
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +03001098 clk = tegra_clk_register_pllm("pll_m", "pll_ref", clk_base, pmc,
Peter De Schrijverebe142b2013-10-04 17:28:34 +03001099 CLK_IGNORE_UNUSED | CLK_SET_RATE_GATE,
1100 &pll_m_params, NULL);
Peter De Schrijverc9e2d692013-08-22 15:27:46 +03001101 clks[TEGRA114_CLK_PLL_M] = clk;
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +03001102
1103 /* PLLM_OUT1 */
1104 clk = tegra_clk_register_divider("pll_m_out1_div", "pll_m",
1105 clk_base + PLLM_OUT, 0, TEGRA_DIVIDER_ROUND_UP,
1106 8, 8, 1, NULL);
1107 clk = tegra_clk_register_pll_out("pll_m_out1", "pll_m_out1_div",
1108 clk_base + PLLM_OUT, 1, 0, CLK_IGNORE_UNUSED |
1109 CLK_SET_RATE_PARENT, 0, NULL);
Peter De Schrijverc9e2d692013-08-22 15:27:46 +03001110 clks[TEGRA114_CLK_PLL_M_OUT1] = clk;
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +03001111
1112 /* PLLM_UD */
1113 clk = clk_register_fixed_factor(NULL, "pll_m_ud", "pll_m",
1114 CLK_SET_RATE_PARENT, 1, 1);
1115
1116 /* PLLX */
Peter De Schrijver04edb092013-09-06 14:37:37 +03001117 clk = tegra_clk_register_pllxc("pll_x", "pll_ref", clk_base,
Peter De Schrijverebe142b2013-10-04 17:28:34 +03001118 pmc, CLK_IGNORE_UNUSED, &pll_x_params, NULL);
Peter De Schrijver04edb092013-09-06 14:37:37 +03001119 clks[TEGRA114_CLK_PLL_X] = clk;
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +03001120
1121 /* PLLX_OUT0 */
1122 clk = clk_register_fixed_factor(NULL, "pll_x_out0", "pll_x",
1123 CLK_SET_RATE_PARENT, 1, 2);
Peter De Schrijverc9e2d692013-08-22 15:27:46 +03001124 clks[TEGRA114_CLK_PLL_X_OUT0] = clk;
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +03001125
1126 /* PLLU */
1127 val = readl(clk_base + pll_u_params.base_reg);
1128 val &= ~BIT(24); /* disable PLLU_OVERRIDE */
1129 writel(val, clk_base + pll_u_params.base_reg);
1130
1131 clk = tegra_clk_register_pll("pll_u", "pll_ref", clk_base, pmc, 0,
Peter De Schrijverebe142b2013-10-04 17:28:34 +03001132 &pll_u_params, &pll_u_lock);
Peter De Schrijverc9e2d692013-08-22 15:27:46 +03001133 clks[TEGRA114_CLK_PLL_U] = clk;
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +03001134
1135 tegra114_utmi_param_configure(clk_base);
1136
1137 /* PLLU_480M */
1138 clk = clk_register_gate(NULL, "pll_u_480M", "pll_u",
1139 CLK_SET_RATE_PARENT, clk_base + PLLU_BASE,
1140 22, 0, &pll_u_lock);
Peter De Schrijverc9e2d692013-08-22 15:27:46 +03001141 clks[TEGRA114_CLK_PLL_U_480M] = clk;
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +03001142
1143 /* PLLU_60M */
1144 clk = clk_register_fixed_factor(NULL, "pll_u_60M", "pll_u",
1145 CLK_SET_RATE_PARENT, 1, 8);
Peter De Schrijverc9e2d692013-08-22 15:27:46 +03001146 clks[TEGRA114_CLK_PLL_U_60M] = clk;
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +03001147
1148 /* PLLU_48M */
1149 clk = clk_register_fixed_factor(NULL, "pll_u_48M", "pll_u",
1150 CLK_SET_RATE_PARENT, 1, 10);
Peter De Schrijverc9e2d692013-08-22 15:27:46 +03001151 clks[TEGRA114_CLK_PLL_U_48M] = clk;
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +03001152
1153 /* PLLU_12M */
1154 clk = clk_register_fixed_factor(NULL, "pll_u_12M", "pll_u",
1155 CLK_SET_RATE_PARENT, 1, 40);
Peter De Schrijverc9e2d692013-08-22 15:27:46 +03001156 clks[TEGRA114_CLK_PLL_U_12M] = clk;
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +03001157
1158 /* PLLD */
1159 clk = tegra_clk_register_pll("pll_d", "pll_ref", clk_base, pmc, 0,
Peter De Schrijverebe142b2013-10-04 17:28:34 +03001160 &pll_d_params, &pll_d_lock);
Peter De Schrijverc9e2d692013-08-22 15:27:46 +03001161 clks[TEGRA114_CLK_PLL_D] = clk;
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +03001162
1163 /* PLLD_OUT0 */
1164 clk = clk_register_fixed_factor(NULL, "pll_d_out0", "pll_d",
1165 CLK_SET_RATE_PARENT, 1, 2);
Peter De Schrijverc9e2d692013-08-22 15:27:46 +03001166 clks[TEGRA114_CLK_PLL_D_OUT0] = clk;
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +03001167
1168 /* PLLD2 */
1169 clk = tegra_clk_register_pll("pll_d2", "pll_ref", clk_base, pmc, 0,
Peter De Schrijverebe142b2013-10-04 17:28:34 +03001170 &pll_d2_params, &pll_d2_lock);
Peter De Schrijverc9e2d692013-08-22 15:27:46 +03001171 clks[TEGRA114_CLK_PLL_D2] = clk;
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +03001172
1173 /* PLLD2_OUT0 */
1174 clk = clk_register_fixed_factor(NULL, "pll_d2_out0", "pll_d2",
1175 CLK_SET_RATE_PARENT, 1, 2);
Peter De Schrijverc9e2d692013-08-22 15:27:46 +03001176 clks[TEGRA114_CLK_PLL_D2_OUT0] = clk;
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +03001177
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +03001178 /* PLLRE */
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +03001179 clk = tegra_clk_register_pllre("pll_re_vco", "pll_ref", clk_base, pmc,
Peter De Schrijverebe142b2013-10-04 17:28:34 +03001180 0, &pll_re_vco_params, &pll_re_lock, pll_ref_freq);
Peter De Schrijverc9e2d692013-08-22 15:27:46 +03001181 clks[TEGRA114_CLK_PLL_RE_VCO] = clk;
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +03001182
1183 clk = clk_register_divider_table(NULL, "pll_re_out", "pll_re_vco", 0,
1184 clk_base + PLLRE_BASE, 16, 4, 0,
1185 pll_re_div_table, &pll_re_lock);
Peter De Schrijverc9e2d692013-08-22 15:27:46 +03001186 clks[TEGRA114_CLK_PLL_RE_OUT] = clk;
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +03001187
1188 /* PLLE */
Peter De Schrijver8e9cc802013-11-25 14:44:13 +02001189 clk = tegra_clk_register_plle_tegra114("pll_e_out0", "pll_ref",
Peter De Schrijverebe142b2013-10-04 17:28:34 +03001190 clk_base, 0, &pll_e_params, NULL);
Peter De Schrijverc9e2d692013-08-22 15:27:46 +03001191 clks[TEGRA114_CLK_PLL_E_OUT0] = clk;
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +03001192}
1193
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +03001194static const char *sclk_parents[] = { "clk_m", "pll_c_out1", "pll_p_out4",
Peter De Schrijver29b09442013-06-05 17:29:28 +03001195 "pll_p", "pll_p_out2", "unused",
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +03001196 "clk_32k", "pll_m_out1" };
1197
1198static const char *cclk_g_parents[] = { "clk_m", "pll_c", "clk_32k", "pll_m",
1199 "pll_p", "pll_p_out4", "unused",
1200 "unused", "pll_x" };
1201
1202static const char *cclk_lp_parents[] = { "clk_m", "pll_c", "clk_32k", "pll_m",
1203 "pll_p", "pll_p_out4", "unused",
1204 "unused", "pll_x", "pll_x_out0" };
1205
1206static void __init tegra114_super_clk_init(void __iomem *clk_base)
1207{
1208 struct clk *clk;
1209
1210 /* CCLKG */
1211 clk = tegra_clk_register_super_mux("cclk_g", cclk_g_parents,
1212 ARRAY_SIZE(cclk_g_parents),
1213 CLK_SET_RATE_PARENT,
1214 clk_base + CCLKG_BURST_POLICY,
1215 0, 4, 0, 0, NULL);
Peter De Schrijverc9e2d692013-08-22 15:27:46 +03001216 clks[TEGRA114_CLK_CCLK_G] = clk;
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +03001217
1218 /* CCLKLP */
1219 clk = tegra_clk_register_super_mux("cclk_lp", cclk_lp_parents,
1220 ARRAY_SIZE(cclk_lp_parents),
1221 CLK_SET_RATE_PARENT,
1222 clk_base + CCLKLP_BURST_POLICY,
1223 0, 4, 8, 9, NULL);
Peter De Schrijverc9e2d692013-08-22 15:27:46 +03001224 clks[TEGRA114_CLK_CCLK_LP] = clk;
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +03001225
1226 /* SCLK */
1227 clk = tegra_clk_register_super_mux("sclk", sclk_parents,
1228 ARRAY_SIZE(sclk_parents),
1229 CLK_SET_RATE_PARENT,
1230 clk_base + SCLK_BURST_POLICY,
1231 0, 4, 0, 0, NULL);
Peter De Schrijverc9e2d692013-08-22 15:27:46 +03001232 clks[TEGRA114_CLK_SCLK] = clk;
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +03001233
1234 /* HCLK */
1235 clk = clk_register_divider(NULL, "hclk_div", "sclk", 0,
1236 clk_base + SYSTEM_CLK_RATE, 4, 2, 0,
1237 &sysrate_lock);
1238 clk = clk_register_gate(NULL, "hclk", "hclk_div", CLK_SET_RATE_PARENT |
1239 CLK_IGNORE_UNUSED, clk_base + SYSTEM_CLK_RATE,
1240 7, CLK_GATE_SET_TO_DISABLE, &sysrate_lock);
Peter De Schrijverc9e2d692013-08-22 15:27:46 +03001241 clks[TEGRA114_CLK_HCLK] = clk;
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +03001242
1243 /* PCLK */
1244 clk = clk_register_divider(NULL, "pclk_div", "hclk", 0,
1245 clk_base + SYSTEM_CLK_RATE, 0, 2, 0,
1246 &sysrate_lock);
1247 clk = clk_register_gate(NULL, "pclk", "pclk_div", CLK_SET_RATE_PARENT |
1248 CLK_IGNORE_UNUSED, clk_base + SYSTEM_CLK_RATE,
1249 3, CLK_GATE_SET_TO_DISABLE, &sysrate_lock);
Peter De Schrijverc9e2d692013-08-22 15:27:46 +03001250 clks[TEGRA114_CLK_PCLK] = clk;
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +03001251}
1252
Peter De Schrijver76ebc132013-09-04 17:04:19 +03001253static __init void tegra114_periph_clk_init(void __iomem *clk_base,
1254 void __iomem *pmc_base)
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +03001255{
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +03001256 struct clk *clk;
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +03001257 u32 val;
1258
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +03001259 /* xusb_hs_src */
1260 val = readl(clk_base + CLK_SOURCE_XUSB_SS_SRC);
1261 val |= BIT(25); /* always select PLLU_60M */
1262 writel(val, clk_base + CLK_SOURCE_XUSB_SS_SRC);
1263
1264 clk = clk_register_fixed_factor(NULL, "xusb_hs_src", "pll_u_60M", 0,
1265 1, 1);
Peter De Schrijverc9e2d692013-08-22 15:27:46 +03001266 clks[TEGRA114_CLK_XUSB_HS_SRC] = clk;
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +03001267
Peter De Schrijver76ebc132013-09-04 17:04:19 +03001268 /* dsia mux */
1269 clk = clk_register_mux(NULL, "dsia_mux", mux_plld_out0_plld2_out0,
1270 ARRAY_SIZE(mux_plld_out0_plld2_out0),
1271 CLK_SET_RATE_NO_REPARENT,
1272 clk_base + PLLD_BASE, 25, 1, 0, &pll_d_lock);
1273 clks[TEGRA114_CLK_DSIA_MUX] = clk;
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +03001274
Peter De Schrijver76ebc132013-09-04 17:04:19 +03001275 /* dsib mux */
1276 clk = clk_register_mux(NULL, "dsib_mux", mux_plld_out0_plld2_out0,
1277 ARRAY_SIZE(mux_plld_out0_plld2_out0),
1278 CLK_SET_RATE_NO_REPARENT,
1279 clk_base + PLLD2_BASE, 25, 1, 0, &pll_d2_lock);
1280 clks[TEGRA114_CLK_DSIB_MUX] = clk;
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +03001281
Peter De Schrijver76ebc132013-09-04 17:04:19 +03001282 /* emc mux */
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +03001283 clk = clk_register_mux(NULL, "emc_mux", mux_pllmcp_clkm,
James Hogan819c1de2013-07-29 12:25:01 +01001284 ARRAY_SIZE(mux_pllmcp_clkm),
1285 CLK_SET_RATE_NO_REPARENT,
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +03001286 clk_base + CLK_SOURCE_EMC,
1287 29, 3, 0, NULL);
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +03001288
Peter De Schrijver76ebc132013-09-04 17:04:19 +03001289 tegra_periph_clk_init(clk_base, pmc_base, tegra114_clks,
1290 &pll_p_params);
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +03001291}
1292
Joseph Lo31972fd2013-05-20 18:39:28 +08001293/* Tegra114 CPU clock and reset control functions */
1294static void tegra114_wait_cpu_in_reset(u32 cpu)
1295{
1296 unsigned int reg;
1297
1298 do {
1299 reg = readl(clk_base + CLK_RST_CONTROLLER_CPU_CMPLX_STATUS);
1300 cpu_relax();
1301 } while (!(reg & (1 << cpu))); /* check CPU been reset or not */
1302}
1303static void tegra114_disable_cpu_clock(u32 cpu)
1304{
1305 /* flow controller would take care in the power sequence. */
1306}
1307
Joseph Load7d1142013-07-03 17:50:44 +08001308#ifdef CONFIG_PM_SLEEP
1309static void tegra114_cpu_clock_suspend(void)
1310{
1311 /* switch coresite to clk_m, save off original source */
1312 tegra114_cpu_clk_sctx.clk_csite_src =
1313 readl(clk_base + CLK_SOURCE_CSITE);
1314 writel(3 << 30, clk_base + CLK_SOURCE_CSITE);
Joseph Lo0017f442013-08-12 17:40:02 +08001315
1316 tegra114_cpu_clk_sctx.cclkg_burst =
1317 readl(clk_base + CCLKG_BURST_POLICY);
1318 tegra114_cpu_clk_sctx.cclkg_divider =
1319 readl(clk_base + CCLKG_BURST_POLICY + 4);
Joseph Load7d1142013-07-03 17:50:44 +08001320}
1321
1322static void tegra114_cpu_clock_resume(void)
1323{
1324 writel(tegra114_cpu_clk_sctx.clk_csite_src,
1325 clk_base + CLK_SOURCE_CSITE);
Joseph Lo0017f442013-08-12 17:40:02 +08001326
1327 writel(tegra114_cpu_clk_sctx.cclkg_burst,
1328 clk_base + CCLKG_BURST_POLICY);
1329 writel(tegra114_cpu_clk_sctx.cclkg_divider,
1330 clk_base + CCLKG_BURST_POLICY + 4);
Joseph Load7d1142013-07-03 17:50:44 +08001331}
1332#endif
1333
Joseph Lo31972fd2013-05-20 18:39:28 +08001334static struct tegra_cpu_car_ops tegra114_cpu_car_ops = {
1335 .wait_for_reset = tegra114_wait_cpu_in_reset,
1336 .disable_clock = tegra114_disable_cpu_clock,
Joseph Load7d1142013-07-03 17:50:44 +08001337#ifdef CONFIG_PM_SLEEP
1338 .suspend = tegra114_cpu_clock_suspend,
1339 .resume = tegra114_cpu_clock_resume,
1340#endif
Joseph Lo31972fd2013-05-20 18:39:28 +08001341};
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +03001342
1343static const struct of_device_id pmc_match[] __initconst = {
1344 { .compatible = "nvidia,tegra114-pmc" },
1345 {},
1346};
1347
Paul Walmsley9e601212013-06-07 06:19:01 -06001348/*
1349 * dfll_soc/dfll_ref apparently must be kept enabled, otherwise I2C5
1350 * breaks
1351 */
Sachin Kamat056dfcf2013-08-08 09:55:47 +05301352static struct tegra_clk_init_table init_table[] __initdata = {
Peter De Schrijverc9e2d692013-08-22 15:27:46 +03001353 {TEGRA114_CLK_UARTA, TEGRA114_CLK_PLL_P, 408000000, 0},
1354 {TEGRA114_CLK_UARTB, TEGRA114_CLK_PLL_P, 408000000, 0},
1355 {TEGRA114_CLK_UARTC, TEGRA114_CLK_PLL_P, 408000000, 0},
1356 {TEGRA114_CLK_UARTD, TEGRA114_CLK_PLL_P, 408000000, 0},
1357 {TEGRA114_CLK_PLL_A, TEGRA114_CLK_CLK_MAX, 564480000, 1},
1358 {TEGRA114_CLK_PLL_A_OUT0, TEGRA114_CLK_CLK_MAX, 11289600, 1},
1359 {TEGRA114_CLK_EXTERN1, TEGRA114_CLK_PLL_A_OUT0, 0, 1},
1360 {TEGRA114_CLK_CLK_OUT_1_MUX, TEGRA114_CLK_EXTERN1, 0, 1},
1361 {TEGRA114_CLK_CLK_OUT_1, TEGRA114_CLK_CLK_MAX, 0, 1},
1362 {TEGRA114_CLK_I2S0, TEGRA114_CLK_PLL_A_OUT0, 11289600, 0},
1363 {TEGRA114_CLK_I2S1, TEGRA114_CLK_PLL_A_OUT0, 11289600, 0},
1364 {TEGRA114_CLK_I2S2, TEGRA114_CLK_PLL_A_OUT0, 11289600, 0},
1365 {TEGRA114_CLK_I2S3, TEGRA114_CLK_PLL_A_OUT0, 11289600, 0},
1366 {TEGRA114_CLK_I2S4, TEGRA114_CLK_PLL_A_OUT0, 11289600, 0},
Andrew Chew897e1dd2013-08-07 19:25:09 +08001367 {TEGRA114_CLK_HOST1X, TEGRA114_CLK_PLL_P, 136000000, 0},
Peter De Schrijverc9e2d692013-08-22 15:27:46 +03001368 {TEGRA114_CLK_DFLL_SOC, TEGRA114_CLK_PLL_P, 51000000, 1},
1369 {TEGRA114_CLK_DFLL_REF, TEGRA114_CLK_PLL_P, 51000000, 1},
Thierry Redingf67a8d22013-10-02 23:12:40 +02001370 {TEGRA114_CLK_GR2D, TEGRA114_CLK_PLL_C2, 300000000, 0},
1371 {TEGRA114_CLK_GR3D, TEGRA114_CLK_PLL_C2, 300000000, 0},
Mark Zhangfc20eef2013-08-07 19:25:08 +08001372
Peter De Schrijverc9e2d692013-08-22 15:27:46 +03001373 /* This MUST be the last entry. */
1374 {TEGRA114_CLK_CLK_MAX, TEGRA114_CLK_CLK_MAX, 0, 0},
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +03001375};
1376
1377static void __init tegra114_clock_apply_init_table(void)
1378{
Peter De Schrijverc9e2d692013-08-22 15:27:46 +03001379 tegra_init_from_table(init_table, clks, TEGRA114_CLK_CLK_MAX);
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +03001380}
1381
Paul Walmsley25c9ded2013-06-07 06:18:58 -06001382
1383/**
1384 * tegra114_car_barrier - wait for pending writes to the CAR to complete
1385 *
1386 * Wait for any outstanding writes to the CAR MMIO space from this CPU
1387 * to complete before continuing execution. No return value.
1388 */
1389static void tegra114_car_barrier(void)
1390{
1391 wmb(); /* probably unnecessary */
1392 readl_relaxed(clk_base + CPU_FINETRIM_SELECT);
1393}
1394
1395/**
1396 * tegra114_clock_tune_cpu_trimmers_high - use high-voltage propagation delays
1397 *
1398 * When the CPU rail voltage is in the high-voltage range, use the
1399 * built-in hardwired clock propagation delays in the CPU clock
1400 * shaper. No return value.
1401 */
1402void tegra114_clock_tune_cpu_trimmers_high(void)
1403{
1404 u32 select = 0;
1405
1406 /* Use hardwired rise->rise & fall->fall clock propagation delays */
1407 select |= ~(CPU_FINETRIM_1_FCPU_1 | CPU_FINETRIM_1_FCPU_2 |
1408 CPU_FINETRIM_1_FCPU_3 | CPU_FINETRIM_1_FCPU_4 |
1409 CPU_FINETRIM_1_FCPU_5 | CPU_FINETRIM_1_FCPU_6);
1410 writel_relaxed(select, clk_base + CPU_FINETRIM_SELECT);
1411
1412 tegra114_car_barrier();
1413}
1414EXPORT_SYMBOL(tegra114_clock_tune_cpu_trimmers_high);
1415
1416/**
1417 * tegra114_clock_tune_cpu_trimmers_low - use low-voltage propagation delays
1418 *
1419 * When the CPU rail voltage is in the low-voltage range, use the
1420 * extended clock propagation delays set by
1421 * tegra114_clock_tune_cpu_trimmers_init(). The intention is to
1422 * maintain the input clock duty cycle that the FCPU subsystem
1423 * expects. No return value.
1424 */
1425void tegra114_clock_tune_cpu_trimmers_low(void)
1426{
1427 u32 select = 0;
1428
1429 /*
1430 * Use software-specified rise->rise & fall->fall clock
1431 * propagation delays (from
1432 * tegra114_clock_tune_cpu_trimmers_init()
1433 */
1434 select |= (CPU_FINETRIM_1_FCPU_1 | CPU_FINETRIM_1_FCPU_2 |
1435 CPU_FINETRIM_1_FCPU_3 | CPU_FINETRIM_1_FCPU_4 |
1436 CPU_FINETRIM_1_FCPU_5 | CPU_FINETRIM_1_FCPU_6);
1437 writel_relaxed(select, clk_base + CPU_FINETRIM_SELECT);
1438
1439 tegra114_car_barrier();
1440}
1441EXPORT_SYMBOL(tegra114_clock_tune_cpu_trimmers_low);
1442
1443/**
1444 * tegra114_clock_tune_cpu_trimmers_init - set up and enable clk prop delays
1445 *
1446 * Program extended clock propagation delays into the FCPU clock
1447 * shaper and enable them. XXX Define the purpose - peak current
1448 * reduction? No return value.
1449 */
1450/* XXX Initial voltage rail state assumption issues? */
1451void tegra114_clock_tune_cpu_trimmers_init(void)
1452{
1453 u32 dr = 0, r = 0;
1454
1455 /* Increment the rise->rise clock delay by four steps */
1456 r |= (CPU_FINETRIM_R_FCPU_1_MASK | CPU_FINETRIM_R_FCPU_2_MASK |
1457 CPU_FINETRIM_R_FCPU_3_MASK | CPU_FINETRIM_R_FCPU_4_MASK |
1458 CPU_FINETRIM_R_FCPU_5_MASK | CPU_FINETRIM_R_FCPU_6_MASK);
1459 writel_relaxed(r, clk_base + CPU_FINETRIM_R);
1460
1461 /*
1462 * Use the rise->rise clock propagation delay specified in the
1463 * r field
1464 */
1465 dr |= (CPU_FINETRIM_1_FCPU_1 | CPU_FINETRIM_1_FCPU_2 |
1466 CPU_FINETRIM_1_FCPU_3 | CPU_FINETRIM_1_FCPU_4 |
1467 CPU_FINETRIM_1_FCPU_5 | CPU_FINETRIM_1_FCPU_6);
1468 writel_relaxed(dr, clk_base + CPU_FINETRIM_DR);
1469
1470 tegra114_clock_tune_cpu_trimmers_low();
1471}
1472EXPORT_SYMBOL(tegra114_clock_tune_cpu_trimmers_init);
1473
Paul Walmsley1c472d82013-06-07 06:19:09 -06001474/**
1475 * tegra114_clock_assert_dfll_dvco_reset - assert the DFLL's DVCO reset
1476 *
1477 * Assert the reset line of the DFLL's DVCO. No return value.
1478 */
1479void tegra114_clock_assert_dfll_dvco_reset(void)
1480{
1481 u32 v;
1482
1483 v = readl_relaxed(clk_base + RST_DFLL_DVCO);
1484 v |= (1 << DVFS_DFLL_RESET_SHIFT);
1485 writel_relaxed(v, clk_base + RST_DFLL_DVCO);
1486 tegra114_car_barrier();
1487}
1488EXPORT_SYMBOL(tegra114_clock_assert_dfll_dvco_reset);
1489
1490/**
1491 * tegra114_clock_deassert_dfll_dvco_reset - deassert the DFLL's DVCO reset
1492 *
1493 * Deassert the reset line of the DFLL's DVCO, allowing the DVCO to
1494 * operate. No return value.
1495 */
1496void tegra114_clock_deassert_dfll_dvco_reset(void)
1497{
1498 u32 v;
1499
1500 v = readl_relaxed(clk_base + RST_DFLL_DVCO);
1501 v &= ~(1 << DVFS_DFLL_RESET_SHIFT);
1502 writel_relaxed(v, clk_base + RST_DFLL_DVCO);
1503 tegra114_car_barrier();
1504}
1505EXPORT_SYMBOL(tegra114_clock_deassert_dfll_dvco_reset);
1506
Prashant Gaikwad061cec92013-05-27 13:10:09 +05301507static void __init tegra114_clock_init(struct device_node *np)
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +03001508{
1509 struct device_node *node;
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +03001510
1511 clk_base = of_iomap(np, 0);
1512 if (!clk_base) {
1513 pr_err("ioremap tegra114 CAR failed\n");
1514 return;
1515 }
1516
1517 node = of_find_matching_node(NULL, pmc_match);
1518 if (!node) {
1519 pr_err("Failed to find pmc node\n");
1520 WARN_ON(1);
1521 return;
1522 }
1523
1524 pmc_base = of_iomap(node, 0);
1525 if (!pmc_base) {
1526 pr_err("Can't map pmc registers\n");
1527 WARN_ON(1);
1528 return;
1529 }
1530
Peter De Schrijver343a6072013-09-02 15:22:02 +03001531 clks = tegra_clk_init(TEGRA114_CLK_CLK_MAX, TEGRA114_CLK_PERIPH_BANKS);
1532 if (!clks)
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +03001533 return;
1534
Peter De Schrijver343a6072013-09-02 15:22:02 +03001535 if (tegra114_osc_clk_init(clk_base) < 0)
Peter De Schrijverd5ff89a2013-08-22 18:44:06 +03001536 return;
1537
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +03001538 tegra114_fixed_clk_init(clk_base);
1539 tegra114_pll_init(clk_base, pmc_base);
Peter De Schrijver76ebc132013-09-04 17:04:19 +03001540 tegra114_periph_clk_init(clk_base, pmc_base);
Peter De Schrijver6609dbe2013-09-17 15:42:24 +03001541 tegra_audio_clk_init(clk_base, pmc_base, tegra114_clks, &pll_a_params);
Peter De Schrijverde4f30f2013-10-15 17:19:13 +03001542 tegra_pmc_clk_init(pmc_base, tegra114_clks);
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +03001543 tegra114_super_clk_init(clk_base);
1544
Peter De Schrijver343a6072013-09-02 15:22:02 +03001545 tegra_add_of_provider(np);
Peter De Schrijver73d37e42013-10-09 14:47:57 +03001546 tegra_register_devclks(devclks, ARRAY_SIZE(devclks));
Peter De Schrijver2cb5efe2013-04-03 17:40:45 +03001547
1548 tegra_clk_apply_init_table = tegra114_clock_apply_init_table;
1549
1550 tegra_cpu_car_ops = &tegra114_cpu_car_ops;
1551}
Prashant Gaikwad061cec92013-05-27 13:10:09 +05301552CLK_OF_DECLARE(tegra114, "nvidia,tegra114-car", tegra114_clock_init);