blob: 5cf924ed4ac63be9bb1b16228aabf17c88f5f921 [file] [log] [blame]
Ben Skeggs6ee73862009-12-11 19:24:15 +10001/*
2 * Copyright (C) The Weather Channel, Inc. 2002. All Rights Reserved.
3 * Copyright 2005 Stephane Marchesin
4 *
5 * The Weather Channel (TM) funded Tungsten Graphics to develop the
6 * initial release of the Radeon 8500 driver under the XFree86 license.
7 * This notice must be preserved.
8 *
9 * Permission is hereby granted, free of charge, to any person obtaining a
10 * copy of this software and associated documentation files (the "Software"),
11 * to deal in the Software without restriction, including without limitation
12 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
13 * and/or sell copies of the Software, and to permit persons to whom the
14 * Software is furnished to do so, subject to the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the next
17 * paragraph) shall be included in all copies or substantial portions of the
18 * Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
21 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
22 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
23 * THE AUTHORS AND/OR THEIR SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
24 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
25 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
26 * DEALINGS IN THE SOFTWARE.
27 *
28 * Authors:
29 * Keith Whitwell <keith@tungstengraphics.com>
30 */
31
32
33#include "drmP.h"
34#include "drm.h"
35#include "drm_sarea.h"
Ben Skeggs6ee73862009-12-11 19:24:15 +100036
Francisco Jerezcbab95db2010-10-11 03:43:58 +020037#include "nouveau_drv.h"
38#include "nouveau_pm.h"
Ben Skeggs573a2a32010-08-25 15:26:04 +100039#include "nouveau_mm.h"
Ben Skeggsa11c3192010-08-27 10:00:25 +100040#include "nouveau_vm.h"
Roy Splieta845fff2010-10-04 23:01:08 +020041
Ben Skeggs6ee73862009-12-11 19:24:15 +100042/*
Francisco Jereza0af9ad2009-12-11 16:51:09 +010043 * NV10-NV40 tiling helpers
44 */
45
46static void
Francisco Jereza5cf68b2010-10-24 16:14:41 +020047nv10_mem_update_tile_region(struct drm_device *dev,
48 struct nouveau_tile_reg *tile, uint32_t addr,
49 uint32_t size, uint32_t pitch, uint32_t flags)
Francisco Jereza0af9ad2009-12-11 16:51:09 +010050{
51 struct drm_nouveau_private *dev_priv = dev->dev_private;
52 struct nouveau_fifo_engine *pfifo = &dev_priv->engine.fifo;
53 struct nouveau_fb_engine *pfb = &dev_priv->engine.fb;
54 struct nouveau_pgraph_engine *pgraph = &dev_priv->engine.graph;
Francisco Jereza5cf68b2010-10-24 16:14:41 +020055 int i = tile - dev_priv->tile.reg;
56 unsigned long save;
Francisco Jereza0af9ad2009-12-11 16:51:09 +010057
Marcin Slusarz382d62e2010-10-20 21:50:24 +020058 nouveau_fence_unref(&tile->fence);
Francisco Jereza0af9ad2009-12-11 16:51:09 +010059
Francisco Jereza5cf68b2010-10-24 16:14:41 +020060 if (tile->pitch)
61 pfb->free_tile_region(dev, i);
62
63 if (pitch)
64 pfb->init_tile_region(dev, i, addr, size, pitch, flags);
65
66 spin_lock_irqsave(&dev_priv->context_switch_lock, save);
Francisco Jereza0af9ad2009-12-11 16:51:09 +010067 pfifo->reassign(dev, false);
Francisco Jereza0af9ad2009-12-11 16:51:09 +010068 pfifo->cache_pull(dev, false);
69
70 nouveau_wait_for_idle(dev);
71
Francisco Jereza5cf68b2010-10-24 16:14:41 +020072 pfb->set_tile_region(dev, i);
73 pgraph->set_tile_region(dev, i);
Francisco Jereza0af9ad2009-12-11 16:51:09 +010074
75 pfifo->cache_pull(dev, true);
76 pfifo->reassign(dev, true);
Francisco Jereza5cf68b2010-10-24 16:14:41 +020077 spin_unlock_irqrestore(&dev_priv->context_switch_lock, save);
78}
79
80static struct nouveau_tile_reg *
81nv10_mem_get_tile_region(struct drm_device *dev, int i)
82{
83 struct drm_nouveau_private *dev_priv = dev->dev_private;
84 struct nouveau_tile_reg *tile = &dev_priv->tile.reg[i];
85
86 spin_lock(&dev_priv->tile.lock);
87
88 if (!tile->used &&
89 (!tile->fence || nouveau_fence_signalled(tile->fence)))
90 tile->used = true;
91 else
92 tile = NULL;
93
94 spin_unlock(&dev_priv->tile.lock);
95 return tile;
96}
97
98void
99nv10_mem_put_tile_region(struct drm_device *dev, struct nouveau_tile_reg *tile,
100 struct nouveau_fence *fence)
101{
102 struct drm_nouveau_private *dev_priv = dev->dev_private;
103
104 if (tile) {
105 spin_lock(&dev_priv->tile.lock);
106 if (fence) {
107 /* Mark it as pending. */
108 tile->fence = fence;
109 nouveau_fence_ref(fence);
110 }
111
112 tile->used = false;
113 spin_unlock(&dev_priv->tile.lock);
114 }
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100115}
116
117struct nouveau_tile_reg *
118nv10_mem_set_tiling(struct drm_device *dev, uint32_t addr, uint32_t size,
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200119 uint32_t pitch, uint32_t flags)
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100120{
121 struct drm_nouveau_private *dev_priv = dev->dev_private;
122 struct nouveau_fb_engine *pfb = &dev_priv->engine.fb;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200123 struct nouveau_tile_reg *tile, *found = NULL;
124 int i;
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100125
126 for (i = 0; i < pfb->num_tiles; i++) {
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200127 tile = nv10_mem_get_tile_region(dev, i);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100128
129 if (pitch && !found) {
Francisco Jerez9f56b122010-09-07 18:24:52 +0200130 found = tile;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200131 continue;
132
133 } else if (tile && tile->pitch) {
134 /* Kill an unused tile region. */
135 nv10_mem_update_tile_region(dev, tile, 0, 0, 0, 0);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100136 }
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200137
138 nv10_mem_put_tile_region(dev, tile, NULL);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100139 }
140
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200141 if (found)
142 nv10_mem_update_tile_region(dev, found, addr, size,
143 pitch, flags);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100144 return found;
145}
146
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100147/*
Ben Skeggs6ee73862009-12-11 19:24:15 +1000148 * Cleanup everything
149 */
Ben Skeggsb833ac22010-06-01 15:32:24 +1000150void
Ben Skeggsfbd28952010-09-01 15:24:34 +1000151nouveau_mem_vram_fini(struct drm_device *dev)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000152{
153 struct drm_nouveau_private *dev_priv = dev->dev_private;
154
Ben Skeggsac8fb972010-01-15 09:24:20 +1000155 nouveau_bo_unpin(dev_priv->vga_ram);
156 nouveau_bo_ref(NULL, &dev_priv->vga_ram);
157
Ben Skeggs6ee73862009-12-11 19:24:15 +1000158 ttm_bo_device_release(&dev_priv->ttm.bdev);
159
160 nouveau_ttm_global_release(dev_priv);
161
Ben Skeggsfbd28952010-09-01 15:24:34 +1000162 if (dev_priv->fb_mtrr >= 0) {
163 drm_mtrr_del(dev_priv->fb_mtrr,
164 pci_resource_start(dev->pdev, 1),
165 pci_resource_len(dev->pdev, 1), DRM_MTRR_WC);
166 dev_priv->fb_mtrr = -1;
167 }
168}
169
170void
171nouveau_mem_gart_fini(struct drm_device *dev)
172{
173 nouveau_sgdma_takedown(dev);
174
Ben Skeggscd0b0722010-06-01 15:56:22 +1000175 if (drm_core_has_AGP(dev) && dev->agp) {
Ben Skeggs6ee73862009-12-11 19:24:15 +1000176 struct drm_agp_mem *entry, *tempe;
177
178 /* Remove AGP resources, but leave dev->agp
179 intact until drv_cleanup is called. */
180 list_for_each_entry_safe(entry, tempe, &dev->agp->memory, head) {
181 if (entry->bound)
182 drm_unbind_agp(entry->memory);
183 drm_free_agp(entry->memory, entry->pages);
184 kfree(entry);
185 }
186 INIT_LIST_HEAD(&dev->agp->memory);
187
188 if (dev->agp->acquired)
189 drm_agp_release(dev);
190
191 dev->agp->acquired = 0;
192 dev->agp->enabled = 0;
193 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000194}
195
Ben Skeggs6ee73862009-12-11 19:24:15 +1000196static uint32_t
Ben Skeggsa76fb4e2010-03-18 09:45:20 +1000197nouveau_mem_detect_nv04(struct drm_device *dev)
198{
Francisco Jerez3c7066b2010-07-13 15:50:23 +0200199 uint32_t boot0 = nv_rd32(dev, NV04_PFB_BOOT_0);
Ben Skeggsa76fb4e2010-03-18 09:45:20 +1000200
201 if (boot0 & 0x00000100)
202 return (((boot0 >> 12) & 0xf) * 2 + 2) * 1024 * 1024;
203
Francisco Jerez3c7066b2010-07-13 15:50:23 +0200204 switch (boot0 & NV04_PFB_BOOT_0_RAM_AMOUNT) {
205 case NV04_PFB_BOOT_0_RAM_AMOUNT_32MB:
Ben Skeggsa76fb4e2010-03-18 09:45:20 +1000206 return 32 * 1024 * 1024;
Francisco Jerez3c7066b2010-07-13 15:50:23 +0200207 case NV04_PFB_BOOT_0_RAM_AMOUNT_16MB:
Ben Skeggsa76fb4e2010-03-18 09:45:20 +1000208 return 16 * 1024 * 1024;
Francisco Jerez3c7066b2010-07-13 15:50:23 +0200209 case NV04_PFB_BOOT_0_RAM_AMOUNT_8MB:
Ben Skeggsa76fb4e2010-03-18 09:45:20 +1000210 return 8 * 1024 * 1024;
Francisco Jerez3c7066b2010-07-13 15:50:23 +0200211 case NV04_PFB_BOOT_0_RAM_AMOUNT_4MB:
Ben Skeggsa76fb4e2010-03-18 09:45:20 +1000212 return 4 * 1024 * 1024;
213 }
214
215 return 0;
216}
217
218static uint32_t
219nouveau_mem_detect_nforce(struct drm_device *dev)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000220{
221 struct drm_nouveau_private *dev_priv = dev->dev_private;
222 struct pci_dev *bridge;
223 uint32_t mem;
224
225 bridge = pci_get_bus_and_slot(0, PCI_DEVFN(0, 1));
226 if (!bridge) {
227 NV_ERROR(dev, "no bridge device\n");
228 return 0;
229 }
230
Ben Skeggsa76fb4e2010-03-18 09:45:20 +1000231 if (dev_priv->flags & NV_NFORCE) {
Ben Skeggs6ee73862009-12-11 19:24:15 +1000232 pci_read_config_dword(bridge, 0x7C, &mem);
233 return (uint64_t)(((mem >> 6) & 31) + 1)*1024*1024;
234 } else
Ben Skeggsa76fb4e2010-03-18 09:45:20 +1000235 if (dev_priv->flags & NV_NFORCE2) {
Ben Skeggs6ee73862009-12-11 19:24:15 +1000236 pci_read_config_dword(bridge, 0x84, &mem);
237 return (uint64_t)(((mem >> 4) & 127) + 1)*1024*1024;
238 }
239
240 NV_ERROR(dev, "impossible!\n");
241 return 0;
242}
243
Ben Skeggs60d2a882010-12-06 15:28:54 +1000244int
Ben Skeggsa76fb4e2010-03-18 09:45:20 +1000245nouveau_mem_detect(struct drm_device *dev)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000246{
247 struct drm_nouveau_private *dev_priv = dev->dev_private;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000248
Ben Skeggsa76fb4e2010-03-18 09:45:20 +1000249 if (dev_priv->card_type == NV_04) {
250 dev_priv->vram_size = nouveau_mem_detect_nv04(dev);
251 } else
252 if (dev_priv->flags & (NV_NFORCE | NV_NFORCE2)) {
253 dev_priv->vram_size = nouveau_mem_detect_nforce(dev);
Ben Skeggs7a2e4e02010-06-02 10:12:00 +1000254 } else
255 if (dev_priv->card_type < NV_50) {
Francisco Jerez3c7066b2010-07-13 15:50:23 +0200256 dev_priv->vram_size = nv_rd32(dev, NV04_PFB_FIFO_DATA);
257 dev_priv->vram_size &= NV10_PFB_FIFO_DATA_RAM_AMOUNT_MB_MASK;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000258 }
259
Ben Skeggsa76fb4e2010-03-18 09:45:20 +1000260 if (dev_priv->vram_size)
261 return 0;
262 return -ENOMEM;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000263}
264
Ben Skeggs60d2a882010-12-06 15:28:54 +1000265bool
266nouveau_mem_flags_valid(struct drm_device *dev, u32 tile_flags)
267{
268 if (!(tile_flags & NOUVEAU_GEM_TILE_LAYOUT_MASK))
269 return true;
270
271 return false;
272}
273
Francisco Jerez71d06182010-09-08 02:23:20 +0200274#if __OS_HAS_AGP
275static unsigned long
276get_agp_mode(struct drm_device *dev, unsigned long mode)
277{
278 struct drm_nouveau_private *dev_priv = dev->dev_private;
279
280 /*
281 * FW seems to be broken on nv18, it makes the card lock up
282 * randomly.
283 */
284 if (dev_priv->chipset == 0x18)
285 mode &= ~PCI_AGP_COMMAND_FW;
286
Francisco Jerezde5899b2010-09-08 02:28:23 +0200287 /*
288 * AGP mode set in the command line.
289 */
290 if (nouveau_agpmode > 0) {
291 bool agpv3 = mode & 0x8;
292 int rate = agpv3 ? nouveau_agpmode / 4 : nouveau_agpmode;
293
294 mode = (mode & ~0x7) | (rate & 0x7);
295 }
296
Francisco Jerez71d06182010-09-08 02:23:20 +0200297 return mode;
298}
299#endif
300
Francisco Jereze04d8e82010-07-23 20:29:13 +0200301int
302nouveau_mem_reset_agp(struct drm_device *dev)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000303{
Francisco Jereze04d8e82010-07-23 20:29:13 +0200304#if __OS_HAS_AGP
305 uint32_t saved_pci_nv_1, pmc_enable;
306 int ret;
307
308 /* First of all, disable fast writes, otherwise if it's
309 * already enabled in the AGP bridge and we disable the card's
310 * AGP controller we might be locking ourselves out of it. */
Francisco Jerez316f60a2010-08-26 16:13:49 +0200311 if ((nv_rd32(dev, NV04_PBUS_PCI_NV_19) |
312 dev->agp->mode) & PCI_AGP_COMMAND_FW) {
Francisco Jereze04d8e82010-07-23 20:29:13 +0200313 struct drm_agp_info info;
314 struct drm_agp_mode mode;
315
316 ret = drm_agp_info(dev, &info);
317 if (ret)
318 return ret;
319
Francisco Jerez71d06182010-09-08 02:23:20 +0200320 mode.mode = get_agp_mode(dev, info.mode) & ~PCI_AGP_COMMAND_FW;
Francisco Jereze04d8e82010-07-23 20:29:13 +0200321 ret = drm_agp_enable(dev, mode);
322 if (ret)
323 return ret;
324 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000325
326 saved_pci_nv_1 = nv_rd32(dev, NV04_PBUS_PCI_NV_1);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000327
328 /* clear busmaster bit */
329 nv_wr32(dev, NV04_PBUS_PCI_NV_1, saved_pci_nv_1 & ~0x4);
Francisco Jereze04d8e82010-07-23 20:29:13 +0200330 /* disable AGP */
331 nv_wr32(dev, NV04_PBUS_PCI_NV_19, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000332
333 /* power cycle pgraph, if enabled */
334 pmc_enable = nv_rd32(dev, NV03_PMC_ENABLE);
335 if (pmc_enable & NV_PMC_ENABLE_PGRAPH) {
336 nv_wr32(dev, NV03_PMC_ENABLE,
337 pmc_enable & ~NV_PMC_ENABLE_PGRAPH);
338 nv_wr32(dev, NV03_PMC_ENABLE, nv_rd32(dev, NV03_PMC_ENABLE) |
339 NV_PMC_ENABLE_PGRAPH);
340 }
341
342 /* and restore (gives effect of resetting AGP) */
Ben Skeggs6ee73862009-12-11 19:24:15 +1000343 nv_wr32(dev, NV04_PBUS_PCI_NV_1, saved_pci_nv_1);
Ben Skeggsb694dfb2009-12-15 10:38:32 +1000344#endif
Ben Skeggs6ee73862009-12-11 19:24:15 +1000345
Francisco Jereze04d8e82010-07-23 20:29:13 +0200346 return 0;
347}
348
Ben Skeggs6ee73862009-12-11 19:24:15 +1000349int
350nouveau_mem_init_agp(struct drm_device *dev)
351{
Ben Skeggsb694dfb2009-12-15 10:38:32 +1000352#if __OS_HAS_AGP
Ben Skeggs6ee73862009-12-11 19:24:15 +1000353 struct drm_nouveau_private *dev_priv = dev->dev_private;
354 struct drm_agp_info info;
355 struct drm_agp_mode mode;
356 int ret;
357
Ben Skeggs6ee73862009-12-11 19:24:15 +1000358 if (!dev->agp->acquired) {
359 ret = drm_agp_acquire(dev);
360 if (ret) {
361 NV_ERROR(dev, "Unable to acquire AGP: %d\n", ret);
362 return ret;
363 }
364 }
365
Francisco Jerez2b495262010-07-30 13:57:54 +0200366 nouveau_mem_reset_agp(dev);
367
Ben Skeggs6ee73862009-12-11 19:24:15 +1000368 ret = drm_agp_info(dev, &info);
369 if (ret) {
370 NV_ERROR(dev, "Unable to get AGP info: %d\n", ret);
371 return ret;
372 }
373
374 /* see agp.h for the AGPSTAT_* modes available */
Francisco Jerez71d06182010-09-08 02:23:20 +0200375 mode.mode = get_agp_mode(dev, info.mode);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000376 ret = drm_agp_enable(dev, mode);
377 if (ret) {
378 NV_ERROR(dev, "Unable to enable AGP: %d\n", ret);
379 return ret;
380 }
381
382 dev_priv->gart_info.type = NOUVEAU_GART_AGP;
383 dev_priv->gart_info.aper_base = info.aperture_base;
384 dev_priv->gart_info.aper_size = info.aperture_size;
Ben Skeggsb694dfb2009-12-15 10:38:32 +1000385#endif
Ben Skeggs6ee73862009-12-11 19:24:15 +1000386 return 0;
387}
388
389int
Ben Skeggsfbd28952010-09-01 15:24:34 +1000390nouveau_mem_vram_init(struct drm_device *dev)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000391{
392 struct drm_nouveau_private *dev_priv = dev->dev_private;
393 struct ttm_bo_device *bdev = &dev_priv->ttm.bdev;
Ben Skeggsfbd28952010-09-01 15:24:34 +1000394 int ret, dma_bits;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000395
Ben Skeggse0435122011-01-11 15:50:26 +1000396 dma_bits = 32;
397 if (dev_priv->card_type >= NV_50) {
398 if (pci_dma_supported(dev->pdev, DMA_BIT_MASK(40)))
399 dma_bits = 40;
400 } else
401 if (drm_pci_device_is_pcie(dev) &&
402 dev_priv->chipset != 0x40 &&
403 dev_priv->chipset != 0x45) {
404 if (pci_dma_supported(dev->pdev, DMA_BIT_MASK(39)))
405 dma_bits = 39;
406 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000407
408 ret = pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(dma_bits));
Ben Skeggsfbd28952010-09-01 15:24:34 +1000409 if (ret)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000410 return ret;
Ben Skeggsfbd28952010-09-01 15:24:34 +1000411
Ben Skeggsfbd28952010-09-01 15:24:34 +1000412 dev_priv->fb_phys = pci_resource_start(dev->pdev, 1);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000413
414 ret = nouveau_ttm_global_init(dev_priv);
415 if (ret)
416 return ret;
417
418 ret = ttm_bo_device_init(&dev_priv->ttm.bdev,
419 dev_priv->ttm.bo_global_ref.ref.object,
420 &nouveau_bo_driver, DRM_FILE_PAGE_OFFSET,
421 dma_bits <= 32 ? true : false);
422 if (ret) {
423 NV_ERROR(dev, "Error initialising bo driver: %d\n", ret);
424 return ret;
425 }
426
Ben Skeggsfbd28952010-09-01 15:24:34 +1000427 /* reserve space at end of VRAM for PRAMIN */
428 if (dev_priv->chipset == 0x40 || dev_priv->chipset == 0x47 ||
429 dev_priv->chipset == 0x49 || dev_priv->chipset == 0x4b)
430 dev_priv->ramin_rsvd_vram = (2 * 1024 * 1024);
431 else
432 if (dev_priv->card_type >= NV_40)
433 dev_priv->ramin_rsvd_vram = (1 * 1024 * 1024);
434 else
435 dev_priv->ramin_rsvd_vram = (512 * 1024);
436
Ben Skeggs60d2a882010-12-06 15:28:54 +1000437 ret = dev_priv->engine.vram.init(dev);
Ben Skeggs573a2a32010-08-25 15:26:04 +1000438 if (ret)
439 return ret;
440
Ben Skeggs60d2a882010-12-06 15:28:54 +1000441 NV_INFO(dev, "Detected %dMiB VRAM\n", (int)(dev_priv->vram_size >> 20));
442 if (dev_priv->vram_sys_base) {
443 NV_INFO(dev, "Stolen system memory at: 0x%010llx\n",
444 dev_priv->vram_sys_base);
445 }
446
Ben Skeggs573a2a32010-08-25 15:26:04 +1000447 dev_priv->fb_available_size = dev_priv->vram_size;
448 dev_priv->fb_mappable_pages = dev_priv->fb_available_size;
449 if (dev_priv->fb_mappable_pages > pci_resource_len(dev->pdev, 1))
450 dev_priv->fb_mappable_pages = pci_resource_len(dev->pdev, 1);
451 dev_priv->fb_mappable_pages >>= PAGE_SHIFT;
452
Ben Skeggs6ee73862009-12-11 19:24:15 +1000453 dev_priv->fb_available_size -= dev_priv->ramin_rsvd_vram;
454 dev_priv->fb_aper_free = dev_priv->fb_available_size;
455
456 /* mappable vram */
457 ret = ttm_bo_init_mm(bdev, TTM_PL_VRAM,
458 dev_priv->fb_available_size >> PAGE_SHIFT);
459 if (ret) {
460 NV_ERROR(dev, "Failed VRAM mm init: %d\n", ret);
461 return ret;
462 }
463
Ben Skeggsac8fb972010-01-15 09:24:20 +1000464 ret = nouveau_bo_new(dev, NULL, 256*1024, 0, TTM_PL_FLAG_VRAM,
465 0, 0, true, true, &dev_priv->vga_ram);
466 if (ret == 0)
467 ret = nouveau_bo_pin(dev_priv->vga_ram, TTM_PL_FLAG_VRAM);
468 if (ret) {
469 NV_WARN(dev, "failed to reserve VGA memory\n");
470 nouveau_bo_ref(NULL, &dev_priv->vga_ram);
471 }
472
Ben Skeggsfbd28952010-09-01 15:24:34 +1000473 dev_priv->fb_mtrr = drm_mtrr_add(pci_resource_start(dev->pdev, 1),
474 pci_resource_len(dev->pdev, 1),
475 DRM_MTRR_WC);
476 return 0;
477}
478
479int
480nouveau_mem_gart_init(struct drm_device *dev)
481{
482 struct drm_nouveau_private *dev_priv = dev->dev_private;
483 struct ttm_bo_device *bdev = &dev_priv->ttm.bdev;
484 int ret;
485
486 dev_priv->gart_info.type = NOUVEAU_GART_NONE;
487
Ben Skeggs6ee73862009-12-11 19:24:15 +1000488#if !defined(__powerpc__) && !defined(__ia64__)
Dave Airlie8410ea32010-12-15 03:16:38 +1000489 if (drm_pci_device_is_agp(dev) && dev->agp && nouveau_agpmode) {
Ben Skeggs6ee73862009-12-11 19:24:15 +1000490 ret = nouveau_mem_init_agp(dev);
491 if (ret)
492 NV_ERROR(dev, "Error initialising AGP: %d\n", ret);
493 }
494#endif
495
496 if (dev_priv->gart_info.type == NOUVEAU_GART_NONE) {
497 ret = nouveau_sgdma_init(dev);
498 if (ret) {
499 NV_ERROR(dev, "Error initialising PCI(E): %d\n", ret);
500 return ret;
501 }
502 }
503
504 NV_INFO(dev, "%d MiB GART (aperture)\n",
505 (int)(dev_priv->gart_info.aper_size >> 20));
506 dev_priv->gart_info.aper_free = dev_priv->gart_info.aper_size;
507
508 ret = ttm_bo_init_mm(bdev, TTM_PL_TT,
509 dev_priv->gart_info.aper_size >> PAGE_SHIFT);
510 if (ret) {
511 NV_ERROR(dev, "Failed TT mm init: %d\n", ret);
512 return ret;
513 }
514
Ben Skeggs6ee73862009-12-11 19:24:15 +1000515 return 0;
516}
517
Roy Spliet7760fcb2010-09-17 23:17:24 +0200518void
519nouveau_mem_timing_init(struct drm_device *dev)
520{
Roy Splietcac8f052010-10-20 01:09:56 +0200521 /* cards < NVC0 only */
Roy Spliet7760fcb2010-09-17 23:17:24 +0200522 struct drm_nouveau_private *dev_priv = dev->dev_private;
523 struct nouveau_pm_engine *pm = &dev_priv->engine.pm;
524 struct nouveau_pm_memtimings *memtimings = &pm->memtimings;
525 struct nvbios *bios = &dev_priv->vbios;
526 struct bit_entry P;
527 u8 tUNK_0, tUNK_1, tUNK_2;
528 u8 tRP; /* Byte 3 */
529 u8 tRAS; /* Byte 5 */
530 u8 tRFC; /* Byte 7 */
531 u8 tRC; /* Byte 9 */
532 u8 tUNK_10, tUNK_11, tUNK_12, tUNK_13, tUNK_14;
533 u8 tUNK_18, tUNK_19, tUNK_20, tUNK_21;
534 u8 *mem = NULL, *entry;
535 int i, recordlen, entries;
536
537 if (bios->type == NVBIOS_BIT) {
538 if (bit_table(dev, 'P', &P))
539 return;
540
541 if (P.version == 1)
542 mem = ROMPTR(bios, P.data[4]);
543 else
544 if (P.version == 2)
545 mem = ROMPTR(bios, P.data[8]);
546 else {
547 NV_WARN(dev, "unknown mem for BIT P %d\n", P.version);
548 }
549 } else {
550 NV_DEBUG(dev, "BMP version too old for memory\n");
551 return;
552 }
553
554 if (!mem) {
555 NV_DEBUG(dev, "memory timing table pointer invalid\n");
556 return;
557 }
558
559 if (mem[0] != 0x10) {
560 NV_WARN(dev, "memory timing table 0x%02x unknown\n", mem[0]);
561 return;
562 }
563
564 /* validate record length */
565 entries = mem[2];
566 recordlen = mem[3];
567 if (recordlen < 15) {
568 NV_ERROR(dev, "mem timing table length unknown: %d\n", mem[3]);
569 return;
570 }
571
572 /* parse vbios entries into common format */
573 memtimings->timing =
574 kcalloc(entries, sizeof(*memtimings->timing), GFP_KERNEL);
575 if (!memtimings->timing)
576 return;
577
578 entry = mem + mem[1];
579 for (i = 0; i < entries; i++, entry += recordlen) {
580 struct nouveau_pm_memtiming *timing = &pm->memtimings.timing[i];
581 if (entry[0] == 0)
582 continue;
583
584 tUNK_18 = 1;
585 tUNK_19 = 1;
586 tUNK_20 = 0;
587 tUNK_21 = 0;
Roy Splietcac8f052010-10-20 01:09:56 +0200588 switch (min(recordlen, 22)) {
589 case 22:
Roy Spliet7760fcb2010-09-17 23:17:24 +0200590 tUNK_21 = entry[21];
Roy Splietcac8f052010-10-20 01:09:56 +0200591 case 21:
Roy Spliet7760fcb2010-09-17 23:17:24 +0200592 tUNK_20 = entry[20];
Roy Splietcac8f052010-10-20 01:09:56 +0200593 case 20:
Roy Spliet7760fcb2010-09-17 23:17:24 +0200594 tUNK_19 = entry[19];
Roy Splietcac8f052010-10-20 01:09:56 +0200595 case 19:
Roy Spliet7760fcb2010-09-17 23:17:24 +0200596 tUNK_18 = entry[18];
597 default:
598 tUNK_0 = entry[0];
599 tUNK_1 = entry[1];
600 tUNK_2 = entry[2];
601 tRP = entry[3];
602 tRAS = entry[5];
603 tRFC = entry[7];
604 tRC = entry[9];
605 tUNK_10 = entry[10];
606 tUNK_11 = entry[11];
607 tUNK_12 = entry[12];
608 tUNK_13 = entry[13];
609 tUNK_14 = entry[14];
610 break;
611 }
612
613 timing->reg_100220 = (tRC << 24 | tRFC << 16 | tRAS << 8 | tRP);
614
615 /* XXX: I don't trust the -1's and +1's... they must come
616 * from somewhere! */
617 timing->reg_100224 = ((tUNK_0 + tUNK_19 + 1) << 24 |
618 tUNK_18 << 16 |
619 (tUNK_1 + tUNK_19 + 1) << 8 |
620 (tUNK_2 - 1));
621
622 timing->reg_100228 = (tUNK_12 << 16 | tUNK_11 << 8 | tUNK_10);
623 if(recordlen > 19) {
624 timing->reg_100228 += (tUNK_19 - 1) << 24;
Roy Splietcac8f052010-10-20 01:09:56 +0200625 }/* I cannot back-up this else-statement right now
626 else {
Roy Spliet7760fcb2010-09-17 23:17:24 +0200627 timing->reg_100228 += tUNK_12 << 24;
Roy Splietcac8f052010-10-20 01:09:56 +0200628 }*/
Roy Spliet7760fcb2010-09-17 23:17:24 +0200629
630 /* XXX: reg_10022c */
Roy Splietcac8f052010-10-20 01:09:56 +0200631 timing->reg_10022c = tUNK_2 - 1;
Roy Spliet7760fcb2010-09-17 23:17:24 +0200632
633 timing->reg_100230 = (tUNK_20 << 24 | tUNK_21 << 16 |
634 tUNK_13 << 8 | tUNK_13);
635
636 /* XXX: +6? */
637 timing->reg_100234 = (tRAS << 24 | (tUNK_19 + 6) << 8 | tRC);
Roy Splietcac8f052010-10-20 01:09:56 +0200638 timing->reg_100234 += max(tUNK_10,tUNK_11) << 16;
639
640 /* XXX; reg_100238, reg_10023c
641 * reg: 0x00??????
642 * reg_10023c:
643 * 0 for pre-NV50 cards
644 * 0x????0202 for NV50+ cards (empirical evidence) */
645 if(dev_priv->card_type >= NV_50) {
646 timing->reg_10023c = 0x202;
Roy Spliet7760fcb2010-09-17 23:17:24 +0200647 }
648
Roy Spliet7760fcb2010-09-17 23:17:24 +0200649 NV_DEBUG(dev, "Entry %d: 220: %08x %08x %08x %08x\n", i,
650 timing->reg_100220, timing->reg_100224,
651 timing->reg_100228, timing->reg_10022c);
652 NV_DEBUG(dev, " 230: %08x %08x %08x %08x\n",
653 timing->reg_100230, timing->reg_100234,
654 timing->reg_100238, timing->reg_10023c);
655 }
656
657 memtimings->nr_timing = entries;
658 memtimings->supported = true;
659}
660
661void
662nouveau_mem_timing_fini(struct drm_device *dev)
663{
664 struct drm_nouveau_private *dev_priv = dev->dev_private;
665 struct nouveau_pm_memtimings *mem = &dev_priv->engine.pm.memtimings;
666
667 kfree(mem->timing);
668}
Ben Skeggs573a2a32010-08-25 15:26:04 +1000669
670static int
671nouveau_vram_manager_init(struct ttm_mem_type_manager *man, unsigned long p_size)
672{
673 struct drm_nouveau_private *dev_priv = nouveau_bdev(man->bdev);
674 struct nouveau_mm *mm;
675 u32 b_size;
676 int ret;
677
678 p_size = (p_size << PAGE_SHIFT) >> 12;
679 b_size = dev_priv->vram_rblock_size >> 12;
680
681 ret = nouveau_mm_init(&mm, 0, p_size, b_size);
682 if (ret)
683 return ret;
684
685 man->priv = mm;
686 return 0;
687}
688
689static int
690nouveau_vram_manager_fini(struct ttm_mem_type_manager *man)
691{
692 struct nouveau_mm *mm = man->priv;
693 int ret;
694
695 ret = nouveau_mm_fini(&mm);
696 if (ret)
697 return ret;
698
699 man->priv = NULL;
700 return 0;
701}
702
703static void
704nouveau_vram_manager_del(struct ttm_mem_type_manager *man,
705 struct ttm_mem_reg *mem)
706{
707 struct drm_nouveau_private *dev_priv = nouveau_bdev(man->bdev);
Ben Skeggs60d2a882010-12-06 15:28:54 +1000708 struct nouveau_vram_engine *vram = &dev_priv->engine.vram;
Ben Skeggs573a2a32010-08-25 15:26:04 +1000709 struct drm_device *dev = dev_priv->dev;
710
Ben Skeggs60d2a882010-12-06 15:28:54 +1000711 vram->put(dev, (struct nouveau_vram **)&mem->mm_node);
Ben Skeggs573a2a32010-08-25 15:26:04 +1000712}
713
714static int
715nouveau_vram_manager_new(struct ttm_mem_type_manager *man,
716 struct ttm_buffer_object *bo,
717 struct ttm_placement *placement,
718 struct ttm_mem_reg *mem)
719{
720 struct drm_nouveau_private *dev_priv = nouveau_bdev(man->bdev);
Ben Skeggs60d2a882010-12-06 15:28:54 +1000721 struct nouveau_vram_engine *vram = &dev_priv->engine.vram;
Ben Skeggs573a2a32010-08-25 15:26:04 +1000722 struct drm_device *dev = dev_priv->dev;
723 struct nouveau_bo *nvbo = nouveau_bo(bo);
Ben Skeggs60d2a882010-12-06 15:28:54 +1000724 struct nouveau_vram *node;
Ben Skeggs5f6fdca2010-11-12 15:13:59 +1000725 u32 size_nc = 0;
Ben Skeggs573a2a32010-08-25 15:26:04 +1000726 int ret;
727
Ben Skeggs5f6fdca2010-11-12 15:13:59 +1000728 if (nvbo->tile_flags & NOUVEAU_GEM_TILE_NONCONTIG)
729 size_nc = 1 << nvbo->vma.node->type;
730
Ben Skeggs60d2a882010-12-06 15:28:54 +1000731 ret = vram->get(dev, mem->num_pages << PAGE_SHIFT,
732 mem->page_alignment << PAGE_SHIFT, size_nc,
733 (nvbo->tile_flags >> 8) & 0xff, &node);
Ben Skeggs573a2a32010-08-25 15:26:04 +1000734 if (ret)
735 return ret;
736
Ben Skeggs4c74eb72010-11-10 14:10:04 +1000737 node->page_shift = 12;
738 if (nvbo->vma.node)
739 node->page_shift = nvbo->vma.node->type;
740
Ben Skeggs60d2a882010-12-06 15:28:54 +1000741 mem->mm_node = node;
742 mem->start = node->offset >> PAGE_SHIFT;
Ben Skeggs573a2a32010-08-25 15:26:04 +1000743 return 0;
744}
745
746void
747nouveau_vram_manager_debug(struct ttm_mem_type_manager *man, const char *prefix)
748{
Ben Skeggs573a2a32010-08-25 15:26:04 +1000749 struct nouveau_mm *mm = man->priv;
750 struct nouveau_mm_node *r;
Ben Skeggs8b464bf2011-01-14 15:46:30 +1000751 u32 total = 0, free = 0;
Ben Skeggs573a2a32010-08-25 15:26:04 +1000752
753 mutex_lock(&mm->mutex);
754 list_for_each_entry(r, &mm->nodes, nl_entry) {
Ben Skeggs8b464bf2011-01-14 15:46:30 +1000755 printk(KERN_DEBUG "%s %d: 0x%010llx 0x%010llx\n",
756 prefix, r->type, ((u64)r->offset << 12),
Ben Skeggs573a2a32010-08-25 15:26:04 +1000757 (((u64)r->offset + r->length) << 12));
Ben Skeggs8b464bf2011-01-14 15:46:30 +1000758
Ben Skeggs573a2a32010-08-25 15:26:04 +1000759 total += r->length;
Ben Skeggs8b464bf2011-01-14 15:46:30 +1000760 if (!r->type)
761 free += r->length;
Ben Skeggs573a2a32010-08-25 15:26:04 +1000762 }
763 mutex_unlock(&mm->mutex);
764
Ben Skeggs8b464bf2011-01-14 15:46:30 +1000765 printk(KERN_DEBUG "%s total: 0x%010llx free: 0x%010llx\n",
766 prefix, (u64)total << 12, (u64)free << 12);
767 printk(KERN_DEBUG "%s block: 0x%08x\n",
768 prefix, mm->block_size << 12);
Ben Skeggs573a2a32010-08-25 15:26:04 +1000769}
770
771const struct ttm_mem_type_manager_func nouveau_vram_manager = {
772 nouveau_vram_manager_init,
773 nouveau_vram_manager_fini,
774 nouveau_vram_manager_new,
775 nouveau_vram_manager_del,
776 nouveau_vram_manager_debug
777};