blob: 0bc39bc976a849220cb6d03974b402eaed517f44 [file] [log] [blame]
Guennadi Liakhovetski6011bde2010-07-21 10:13:21 +00001/*
2 * SH-Mobile High-Definition Multimedia Interface (HDMI) driver
3 * for SLISHDMI13T and SLIPHDMIT IP cores
4 *
5 * Copyright (C) 2010, Guennadi Liakhovetski <g.liakhovetski@gmx.de>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 */
11
12#include <linux/clk.h>
13#include <linux/console.h>
14#include <linux/delay.h>
15#include <linux/err.h>
16#include <linux/init.h>
17#include <linux/interrupt.h>
18#include <linux/io.h>
19#include <linux/module.h>
20#include <linux/platform_device.h>
21#include <linux/pm_runtime.h>
22#include <linux/slab.h>
23#include <linux/types.h>
24#include <linux/workqueue.h>
Kuninori Morimoto644a9842010-12-27 13:42:20 +090025#include <sound/soc.h>
Kuninori Morimoto1d6be332010-08-31 14:47:07 +090026#include <sound/soc-dapm.h>
27#include <sound/initval.h>
Guennadi Liakhovetski6011bde2010-07-21 10:13:21 +000028
29#include <video/sh_mobile_hdmi.h>
30#include <video/sh_mobile_lcdc.h>
31
Guennadi Liakhovetski6de9edd2010-09-03 07:20:23 +000032#include "sh_mobile_lcdcfb.h"
33
Guennadi Liakhovetski6011bde2010-07-21 10:13:21 +000034#define HDMI_SYSTEM_CTRL 0x00 /* System control */
35#define HDMI_L_R_DATA_SWAP_CTRL_RPKT 0x01 /* L/R data swap control,
36 bits 19..16 of 20-bit N for Audio Clock Regeneration packet */
37#define HDMI_20_BIT_N_FOR_AUDIO_RPKT_15_8 0x02 /* bits 15..8 of 20-bit N for Audio Clock Regeneration packet */
38#define HDMI_20_BIT_N_FOR_AUDIO_RPKT_7_0 0x03 /* bits 7..0 of 20-bit N for Audio Clock Regeneration packet */
39#define HDMI_SPDIF_AUDIO_SAMP_FREQ_CTS 0x04 /* SPDIF audio sampling frequency,
40 bits 19..16 of Internal CTS */
41#define HDMI_INTERNAL_CTS_15_8 0x05 /* bits 15..8 of Internal CTS */
42#define HDMI_INTERNAL_CTS_7_0 0x06 /* bits 7..0 of Internal CTS */
43#define HDMI_EXTERNAL_CTS_19_16 0x07 /* External CTS */
44#define HDMI_EXTERNAL_CTS_15_8 0x08 /* External CTS */
45#define HDMI_EXTERNAL_CTS_7_0 0x09 /* External CTS */
46#define HDMI_AUDIO_SETTING_1 0x0A /* Audio setting.1 */
47#define HDMI_AUDIO_SETTING_2 0x0B /* Audio setting.2 */
48#define HDMI_I2S_AUDIO_SET 0x0C /* I2S audio setting */
49#define HDMI_DSD_AUDIO_SET 0x0D /* DSD audio setting */
50#define HDMI_DEBUG_MONITOR_1 0x0E /* Debug monitor.1 */
51#define HDMI_DEBUG_MONITOR_2 0x0F /* Debug monitor.2 */
52#define HDMI_I2S_INPUT_PIN_SWAP 0x10 /* I2S input pin swap */
53#define HDMI_AUDIO_STATUS_BITS_SETTING_1 0x11 /* Audio status bits setting.1 */
54#define HDMI_AUDIO_STATUS_BITS_SETTING_2 0x12 /* Audio status bits setting.2 */
55#define HDMI_CATEGORY_CODE 0x13 /* Category code */
56#define HDMI_SOURCE_NUM_AUDIO_WORD_LEN 0x14 /* Source number/Audio word length */
57#define HDMI_AUDIO_VIDEO_SETTING_1 0x15 /* Audio/Video setting.1 */
58#define HDMI_VIDEO_SETTING_1 0x16 /* Video setting.1 */
59#define HDMI_DEEP_COLOR_MODES 0x17 /* Deep Color Modes */
60
61/* 12 16- and 10-bit Color space conversion parameters: 0x18..0x2f */
62#define HDMI_COLOR_SPACE_CONVERSION_PARAMETERS 0x18
63
64#define HDMI_EXTERNAL_VIDEO_PARAM_SETTINGS 0x30 /* External video parameter settings */
65#define HDMI_EXTERNAL_H_TOTAL_7_0 0x31 /* External horizontal total (LSB) */
66#define HDMI_EXTERNAL_H_TOTAL_11_8 0x32 /* External horizontal total (MSB) */
67#define HDMI_EXTERNAL_H_BLANK_7_0 0x33 /* External horizontal blank (LSB) */
68#define HDMI_EXTERNAL_H_BLANK_9_8 0x34 /* External horizontal blank (MSB) */
69#define HDMI_EXTERNAL_H_DELAY_7_0 0x35 /* External horizontal delay (LSB) */
70#define HDMI_EXTERNAL_H_DELAY_9_8 0x36 /* External horizontal delay (MSB) */
71#define HDMI_EXTERNAL_H_DURATION_7_0 0x37 /* External horizontal duration (LSB) */
72#define HDMI_EXTERNAL_H_DURATION_9_8 0x38 /* External horizontal duration (MSB) */
73#define HDMI_EXTERNAL_V_TOTAL_7_0 0x39 /* External vertical total (LSB) */
74#define HDMI_EXTERNAL_V_TOTAL_9_8 0x3A /* External vertical total (MSB) */
75#define HDMI_AUDIO_VIDEO_SETTING_2 0x3B /* Audio/Video setting.2 */
76#define HDMI_EXTERNAL_V_BLANK 0x3D /* External vertical blank */
77#define HDMI_EXTERNAL_V_DELAY 0x3E /* External vertical delay */
78#define HDMI_EXTERNAL_V_DURATION 0x3F /* External vertical duration */
79#define HDMI_CTRL_PKT_MANUAL_SEND_CONTROL 0x40 /* Control packet manual send control */
80#define HDMI_CTRL_PKT_AUTO_SEND 0x41 /* Control packet auto send with VSYNC control */
81#define HDMI_AUTO_CHECKSUM_OPTION 0x42 /* Auto checksum option */
82#define HDMI_VIDEO_SETTING_2 0x45 /* Video setting.2 */
83#define HDMI_OUTPUT_OPTION 0x46 /* Output option */
84#define HDMI_SLIPHDMIT_PARAM_OPTION 0x51 /* SLIPHDMIT parameter option */
85#define HDMI_HSYNC_PMENT_AT_EMB_7_0 0x52 /* HSYNC placement at embedded sync (LSB) */
86#define HDMI_HSYNC_PMENT_AT_EMB_15_8 0x53 /* HSYNC placement at embedded sync (MSB) */
87#define HDMI_VSYNC_PMENT_AT_EMB_7_0 0x54 /* VSYNC placement at embedded sync (LSB) */
88#define HDMI_VSYNC_PMENT_AT_EMB_14_8 0x55 /* VSYNC placement at embedded sync (MSB) */
89#define HDMI_SLIPHDMIT_PARAM_SETTINGS_1 0x56 /* SLIPHDMIT parameter settings.1 */
90#define HDMI_SLIPHDMIT_PARAM_SETTINGS_2 0x57 /* SLIPHDMIT parameter settings.2 */
91#define HDMI_SLIPHDMIT_PARAM_SETTINGS_3 0x58 /* SLIPHDMIT parameter settings.3 */
92#define HDMI_SLIPHDMIT_PARAM_SETTINGS_5 0x59 /* SLIPHDMIT parameter settings.5 */
93#define HDMI_SLIPHDMIT_PARAM_SETTINGS_6 0x5A /* SLIPHDMIT parameter settings.6 */
94#define HDMI_SLIPHDMIT_PARAM_SETTINGS_7 0x5B /* SLIPHDMIT parameter settings.7 */
95#define HDMI_SLIPHDMIT_PARAM_SETTINGS_8 0x5C /* SLIPHDMIT parameter settings.8 */
96#define HDMI_SLIPHDMIT_PARAM_SETTINGS_9 0x5D /* SLIPHDMIT parameter settings.9 */
97#define HDMI_SLIPHDMIT_PARAM_SETTINGS_10 0x5E /* SLIPHDMIT parameter settings.10 */
98#define HDMI_CTRL_PKT_BUF_INDEX 0x5F /* Control packet buffer index */
99#define HDMI_CTRL_PKT_BUF_ACCESS_HB0 0x60 /* Control packet data buffer access window - HB0 */
100#define HDMI_CTRL_PKT_BUF_ACCESS_HB1 0x61 /* Control packet data buffer access window - HB1 */
101#define HDMI_CTRL_PKT_BUF_ACCESS_HB2 0x62 /* Control packet data buffer access window - HB2 */
102#define HDMI_CTRL_PKT_BUF_ACCESS_PB0 0x63 /* Control packet data buffer access window - PB0 */
103#define HDMI_CTRL_PKT_BUF_ACCESS_PB1 0x64 /* Control packet data buffer access window - PB1 */
104#define HDMI_CTRL_PKT_BUF_ACCESS_PB2 0x65 /* Control packet data buffer access window - PB2 */
105#define HDMI_CTRL_PKT_BUF_ACCESS_PB3 0x66 /* Control packet data buffer access window - PB3 */
106#define HDMI_CTRL_PKT_BUF_ACCESS_PB4 0x67 /* Control packet data buffer access window - PB4 */
107#define HDMI_CTRL_PKT_BUF_ACCESS_PB5 0x68 /* Control packet data buffer access window - PB5 */
108#define HDMI_CTRL_PKT_BUF_ACCESS_PB6 0x69 /* Control packet data buffer access window - PB6 */
109#define HDMI_CTRL_PKT_BUF_ACCESS_PB7 0x6A /* Control packet data buffer access window - PB7 */
110#define HDMI_CTRL_PKT_BUF_ACCESS_PB8 0x6B /* Control packet data buffer access window - PB8 */
111#define HDMI_CTRL_PKT_BUF_ACCESS_PB9 0x6C /* Control packet data buffer access window - PB9 */
112#define HDMI_CTRL_PKT_BUF_ACCESS_PB10 0x6D /* Control packet data buffer access window - PB10 */
113#define HDMI_CTRL_PKT_BUF_ACCESS_PB11 0x6E /* Control packet data buffer access window - PB11 */
114#define HDMI_CTRL_PKT_BUF_ACCESS_PB12 0x6F /* Control packet data buffer access window - PB12 */
115#define HDMI_CTRL_PKT_BUF_ACCESS_PB13 0x70 /* Control packet data buffer access window - PB13 */
116#define HDMI_CTRL_PKT_BUF_ACCESS_PB14 0x71 /* Control packet data buffer access window - PB14 */
117#define HDMI_CTRL_PKT_BUF_ACCESS_PB15 0x72 /* Control packet data buffer access window - PB15 */
118#define HDMI_CTRL_PKT_BUF_ACCESS_PB16 0x73 /* Control packet data buffer access window - PB16 */
119#define HDMI_CTRL_PKT_BUF_ACCESS_PB17 0x74 /* Control packet data buffer access window - PB17 */
120#define HDMI_CTRL_PKT_BUF_ACCESS_PB18 0x75 /* Control packet data buffer access window - PB18 */
121#define HDMI_CTRL_PKT_BUF_ACCESS_PB19 0x76 /* Control packet data buffer access window - PB19 */
122#define HDMI_CTRL_PKT_BUF_ACCESS_PB20 0x77 /* Control packet data buffer access window - PB20 */
123#define HDMI_CTRL_PKT_BUF_ACCESS_PB21 0x78 /* Control packet data buffer access window - PB21 */
124#define HDMI_CTRL_PKT_BUF_ACCESS_PB22 0x79 /* Control packet data buffer access window - PB22 */
125#define HDMI_CTRL_PKT_BUF_ACCESS_PB23 0x7A /* Control packet data buffer access window - PB23 */
126#define HDMI_CTRL_PKT_BUF_ACCESS_PB24 0x7B /* Control packet data buffer access window - PB24 */
127#define HDMI_CTRL_PKT_BUF_ACCESS_PB25 0x7C /* Control packet data buffer access window - PB25 */
128#define HDMI_CTRL_PKT_BUF_ACCESS_PB26 0x7D /* Control packet data buffer access window - PB26 */
129#define HDMI_CTRL_PKT_BUF_ACCESS_PB27 0x7E /* Control packet data buffer access window - PB27 */
130#define HDMI_EDID_KSV_FIFO_ACCESS_WINDOW 0x80 /* EDID/KSV FIFO access window */
131#define HDMI_DDC_BUS_ACCESS_FREQ_CTRL_7_0 0x81 /* DDC bus access frequency control (LSB) */
132#define HDMI_DDC_BUS_ACCESS_FREQ_CTRL_15_8 0x82 /* DDC bus access frequency control (MSB) */
133#define HDMI_INTERRUPT_MASK_1 0x92 /* Interrupt mask.1 */
134#define HDMI_INTERRUPT_MASK_2 0x93 /* Interrupt mask.2 */
135#define HDMI_INTERRUPT_STATUS_1 0x94 /* Interrupt status.1 */
136#define HDMI_INTERRUPT_STATUS_2 0x95 /* Interrupt status.2 */
137#define HDMI_INTERRUPT_MASK_3 0x96 /* Interrupt mask.3 */
138#define HDMI_INTERRUPT_MASK_4 0x97 /* Interrupt mask.4 */
139#define HDMI_INTERRUPT_STATUS_3 0x98 /* Interrupt status.3 */
140#define HDMI_INTERRUPT_STATUS_4 0x99 /* Interrupt status.4 */
141#define HDMI_SOFTWARE_HDCP_CONTROL_1 0x9A /* Software HDCP control.1 */
142#define HDMI_FRAME_COUNTER 0x9C /* Frame counter */
143#define HDMI_FRAME_COUNTER_FOR_RI_CHECK 0x9D /* Frame counter for Ri check */
144#define HDMI_HDCP_CONTROL 0xAF /* HDCP control */
145#define HDMI_RI_FRAME_COUNT_REGISTER 0xB2 /* Ri frame count register */
146#define HDMI_DDC_BUS_CONTROL 0xB7 /* DDC bus control */
147#define HDMI_HDCP_STATUS 0xB8 /* HDCP status */
148#define HDMI_SHA0 0xB9 /* sha0 */
149#define HDMI_SHA1 0xBA /* sha1 */
150#define HDMI_SHA2 0xBB /* sha2 */
151#define HDMI_SHA3 0xBC /* sha3 */
152#define HDMI_SHA4 0xBD /* sha4 */
153#define HDMI_BCAPS_READ 0xBE /* BCAPS read / debug */
154#define HDMI_AKSV_BKSV_7_0_MONITOR 0xBF /* AKSV/BKSV[7:0] monitor */
155#define HDMI_AKSV_BKSV_15_8_MONITOR 0xC0 /* AKSV/BKSV[15:8] monitor */
156#define HDMI_AKSV_BKSV_23_16_MONITOR 0xC1 /* AKSV/BKSV[23:16] monitor */
157#define HDMI_AKSV_BKSV_31_24_MONITOR 0xC2 /* AKSV/BKSV[31:24] monitor */
158#define HDMI_AKSV_BKSV_39_32_MONITOR 0xC3 /* AKSV/BKSV[39:32] monitor */
159#define HDMI_EDID_SEGMENT_POINTER 0xC4 /* EDID segment pointer */
160#define HDMI_EDID_WORD_ADDRESS 0xC5 /* EDID word address */
161#define HDMI_EDID_DATA_FIFO_ADDRESS 0xC6 /* EDID data FIFO address */
162#define HDMI_NUM_OF_HDMI_DEVICES 0xC7 /* Number of HDMI devices */
163#define HDMI_HDCP_ERROR_CODE 0xC8 /* HDCP error code */
164#define HDMI_100MS_TIMER_SET 0xC9 /* 100ms timer setting */
165#define HDMI_5SEC_TIMER_SET 0xCA /* 5sec timer setting */
166#define HDMI_RI_READ_COUNT 0xCB /* Ri read count */
167#define HDMI_AN_SEED 0xCC /* An seed */
168#define HDMI_MAX_NUM_OF_RCIVRS_ALLOWED 0xCD /* Maximum number of receivers allowed */
169#define HDMI_HDCP_MEMORY_ACCESS_CONTROL_1 0xCE /* HDCP memory access control.1 */
170#define HDMI_HDCP_MEMORY_ACCESS_CONTROL_2 0xCF /* HDCP memory access control.2 */
171#define HDMI_HDCP_CONTROL_2 0xD0 /* HDCP Control 2 */
172#define HDMI_HDCP_KEY_MEMORY_CONTROL 0xD2 /* HDCP Key Memory Control */
173#define HDMI_COLOR_SPACE_CONV_CONFIG_1 0xD3 /* Color space conversion configuration.1 */
174#define HDMI_VIDEO_SETTING_3 0xD4 /* Video setting.3 */
175#define HDMI_RI_7_0 0xD5 /* Ri[7:0] */
176#define HDMI_RI_15_8 0xD6 /* Ri[15:8] */
177#define HDMI_PJ 0xD7 /* Pj */
178#define HDMI_SHA_RD 0xD8 /* sha_rd */
179#define HDMI_RI_7_0_SAVED 0xD9 /* Ri[7:0] saved */
180#define HDMI_RI_15_8_SAVED 0xDA /* Ri[15:8] saved */
181#define HDMI_PJ_SAVED 0xDB /* Pj saved */
182#define HDMI_NUM_OF_DEVICES 0xDC /* Number of devices */
183#define HDMI_HOT_PLUG_MSENS_STATUS 0xDF /* Hot plug/MSENS status */
184#define HDMI_BCAPS_WRITE 0xE0 /* bcaps */
185#define HDMI_BSTAT_7_0 0xE1 /* bstat[7:0] */
186#define HDMI_BSTAT_15_8 0xE2 /* bstat[15:8] */
187#define HDMI_BKSV_7_0 0xE3 /* bksv[7:0] */
188#define HDMI_BKSV_15_8 0xE4 /* bksv[15:8] */
189#define HDMI_BKSV_23_16 0xE5 /* bksv[23:16] */
190#define HDMI_BKSV_31_24 0xE6 /* bksv[31:24] */
191#define HDMI_BKSV_39_32 0xE7 /* bksv[39:32] */
192#define HDMI_AN_7_0 0xE8 /* An[7:0] */
193#define HDMI_AN_15_8 0xE9 /* An [15:8] */
194#define HDMI_AN_23_16 0xEA /* An [23:16] */
195#define HDMI_AN_31_24 0xEB /* An [31:24] */
196#define HDMI_AN_39_32 0xEC /* An [39:32] */
197#define HDMI_AN_47_40 0xED /* An [47:40] */
198#define HDMI_AN_55_48 0xEE /* An [55:48] */
199#define HDMI_AN_63_56 0xEF /* An [63:56] */
200#define HDMI_PRODUCT_ID 0xF0 /* Product ID */
201#define HDMI_REVISION_ID 0xF1 /* Revision ID */
202#define HDMI_TEST_MODE 0xFE /* Test mode */
203
204enum hotplug_state {
205 HDMI_HOTPLUG_DISCONNECTED,
206 HDMI_HOTPLUG_CONNECTED,
207 HDMI_HOTPLUG_EDID_DONE,
208};
209
210struct sh_hdmi {
Laurent Pinchart8511ea42011-09-11 18:27:50 +0200211 struct sh_mobile_lcdc_entity entity;
212
Guennadi Liakhovetski6011bde2010-07-21 10:13:21 +0000213 void __iomem *base;
Guennadi Liakhovetski6aa966e2010-09-03 07:20:31 +0000214 enum hotplug_state hp_state; /* hot-plug status */
Guennadi Liakhovetski0ea2af12010-11-04 11:06:17 +0000215 u8 preprogrammed_vic; /* use a pre-programmed VIC or
216 the external mode */
Guennadi Liakhovetski4232f602010-11-11 14:45:09 +0000217 u8 edid_block_addr;
218 u8 edid_segment_nr;
219 u8 edid_blocks;
Guennadi Liakhovetski6011bde2010-07-21 10:13:21 +0000220 struct clk *hdmi_clk;
221 struct device *dev;
Guennadi Liakhovetski6011bde2010-07-21 10:13:21 +0000222 struct delayed_work edid_work;
Laurent Pincharte0c86012011-11-29 01:05:47 +0100223 struct fb_videomode mode;
Guennadi Liakhovetskiafe417c2010-09-03 07:20:39 +0000224 struct fb_monspecs monspec;
Guennadi Liakhovetski6011bde2010-07-21 10:13:21 +0000225};
226
Laurent Pinchart8511ea42011-09-11 18:27:50 +0200227#define entity_to_sh_hdmi(e) container_of(e, struct sh_hdmi, entity)
Laurent Pinchart12ee2502011-11-24 11:53:47 +0100228
Guennadi Liakhovetski6011bde2010-07-21 10:13:21 +0000229static void hdmi_write(struct sh_hdmi *hdmi, u8 data, u8 reg)
230{
231 iowrite8(data, hdmi->base + reg);
232}
233
234static u8 hdmi_read(struct sh_hdmi *hdmi, u8 reg)
235{
236 return ioread8(hdmi->base + reg);
237}
238
Kuninori Morimoto3f521ab2012-05-07 21:06:54 -0700239static void hdmi_bit_set(struct sh_hdmi *hdmi, u8 mask, u8 data, u8 reg)
240{
241 u8 val = hdmi_read(hdmi, reg);
242
243 val &= ~mask;
244 val |= (data & mask);
245
246 hdmi_write(hdmi, val, reg);
247}
248
Kuninori Morimotof4363b72010-09-09 11:47:49 +0900249/*
250 * HDMI sound
251 */
Kuninori Morimoto1d6be332010-08-31 14:47:07 +0900252static unsigned int sh_hdmi_snd_read(struct snd_soc_codec *codec,
253 unsigned int reg)
254{
255 struct sh_hdmi *hdmi = snd_soc_codec_get_drvdata(codec);
256
257 return hdmi_read(hdmi, reg);
258}
259
260static int sh_hdmi_snd_write(struct snd_soc_codec *codec,
261 unsigned int reg,
262 unsigned int value)
263{
264 struct sh_hdmi *hdmi = snd_soc_codec_get_drvdata(codec);
265
266 hdmi_write(hdmi, value, reg);
267 return 0;
268}
269
270static struct snd_soc_dai_driver sh_hdmi_dai = {
271 .name = "sh_mobile_hdmi-hifi",
272 .playback = {
273 .stream_name = "Playback",
Kuninori Morimoto17731f82010-09-09 11:48:10 +0900274 .channels_min = 2,
275 .channels_max = 8,
276 .rates = SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
277 SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
278 SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
279 SNDRV_PCM_RATE_192000,
Kuninori Morimoto1d6be332010-08-31 14:47:07 +0900280 .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S24_LE,
281 },
282};
283
284static int sh_hdmi_snd_probe(struct snd_soc_codec *codec)
285{
286 dev_info(codec->dev, "SH Mobile HDMI Audio Codec");
287
288 return 0;
289}
290
291static struct snd_soc_codec_driver soc_codec_dev_sh_hdmi = {
292 .probe = sh_hdmi_snd_probe,
293 .read = sh_hdmi_snd_read,
294 .write = sh_hdmi_snd_write,
295};
296
Kuninori Morimotof4363b72010-09-09 11:47:49 +0900297/*
298 * HDMI video
299 */
Kuninori Morimoto1d6be332010-08-31 14:47:07 +0900300
Guennadi Liakhovetski6011bde2010-07-21 10:13:21 +0000301/* External video parameter settings */
Guennadi Liakhovetski6aa966e2010-09-03 07:20:31 +0000302static void sh_hdmi_external_video_param(struct sh_hdmi *hdmi)
Guennadi Liakhovetski6011bde2010-07-21 10:13:21 +0000303{
Laurent Pincharte0c86012011-11-29 01:05:47 +0100304 struct fb_videomode *mode = &hdmi->mode;
Guennadi Liakhovetski6011bde2010-07-21 10:13:21 +0000305 u16 htotal, hblank, hdelay, vtotal, vblank, vdelay, voffset;
306 u8 sync = 0;
307
Laurent Pincharte0c86012011-11-29 01:05:47 +0100308 htotal = mode->xres + mode->right_margin + mode->left_margin
309 + mode->hsync_len;
310 hdelay = mode->hsync_len + mode->left_margin;
311 hblank = mode->right_margin + hdelay;
Guennadi Liakhovetski6011bde2010-07-21 10:13:21 +0000312
313 /*
314 * Vertical timing looks a bit different in Figure 18,
315 * but let's try the same first by setting offset = 0
316 */
Laurent Pincharte0c86012011-11-29 01:05:47 +0100317 vtotal = mode->yres + mode->upper_margin + mode->lower_margin
318 + mode->vsync_len;
319 vdelay = mode->vsync_len + mode->upper_margin;
320 vblank = mode->lower_margin + vdelay;
321 voffset = min(mode->upper_margin / 2, 6U);
Guennadi Liakhovetski6011bde2010-07-21 10:13:21 +0000322
323 /*
324 * [3]: VSYNC polarity: Positive
325 * [2]: HSYNC polarity: Positive
326 * [1]: Interlace/Progressive: Progressive
327 * [0]: External video settings enable: used.
328 */
Laurent Pincharte0c86012011-11-29 01:05:47 +0100329 if (mode->sync & FB_SYNC_HOR_HIGH_ACT)
Guennadi Liakhovetski6011bde2010-07-21 10:13:21 +0000330 sync |= 4;
Laurent Pincharte0c86012011-11-29 01:05:47 +0100331 if (mode->sync & FB_SYNC_VERT_HIGH_ACT)
Guennadi Liakhovetski6011bde2010-07-21 10:13:21 +0000332 sync |= 8;
333
Guennadi Liakhovetski6aa966e2010-09-03 07:20:31 +0000334 dev_dbg(hdmi->dev, "H: %u, %u, %u, %u; V: %u, %u, %u, %u; sync 0x%x\n",
Laurent Pincharte0c86012011-11-29 01:05:47 +0100335 htotal, hblank, hdelay, mode->hsync_len,
336 vtotal, vblank, vdelay, mode->vsync_len, sync);
Guennadi Liakhovetski6011bde2010-07-21 10:13:21 +0000337
338 hdmi_write(hdmi, sync | (voffset << 4), HDMI_EXTERNAL_VIDEO_PARAM_SETTINGS);
339
340 hdmi_write(hdmi, htotal, HDMI_EXTERNAL_H_TOTAL_7_0);
341 hdmi_write(hdmi, htotal >> 8, HDMI_EXTERNAL_H_TOTAL_11_8);
342
343 hdmi_write(hdmi, hblank, HDMI_EXTERNAL_H_BLANK_7_0);
344 hdmi_write(hdmi, hblank >> 8, HDMI_EXTERNAL_H_BLANK_9_8);
345
346 hdmi_write(hdmi, hdelay, HDMI_EXTERNAL_H_DELAY_7_0);
347 hdmi_write(hdmi, hdelay >> 8, HDMI_EXTERNAL_H_DELAY_9_8);
348
Laurent Pincharte0c86012011-11-29 01:05:47 +0100349 hdmi_write(hdmi, mode->hsync_len, HDMI_EXTERNAL_H_DURATION_7_0);
350 hdmi_write(hdmi, mode->hsync_len >> 8, HDMI_EXTERNAL_H_DURATION_9_8);
Guennadi Liakhovetski6011bde2010-07-21 10:13:21 +0000351
352 hdmi_write(hdmi, vtotal, HDMI_EXTERNAL_V_TOTAL_7_0);
353 hdmi_write(hdmi, vtotal >> 8, HDMI_EXTERNAL_V_TOTAL_9_8);
354
355 hdmi_write(hdmi, vblank, HDMI_EXTERNAL_V_BLANK);
356
357 hdmi_write(hdmi, vdelay, HDMI_EXTERNAL_V_DELAY);
358
Laurent Pincharte0c86012011-11-29 01:05:47 +0100359 hdmi_write(hdmi, mode->vsync_len, HDMI_EXTERNAL_V_DURATION);
Guennadi Liakhovetski6011bde2010-07-21 10:13:21 +0000360
Guennadi Liakhovetski89712692010-09-03 07:20:20 +0000361 /* Set bit 0 of HDMI_EXTERNAL_VIDEO_PARAM_SETTINGS here for external mode */
Guennadi Liakhovetski0ea2af12010-11-04 11:06:17 +0000362 if (!hdmi->preprogrammed_vic)
Guennadi Liakhovetski89712692010-09-03 07:20:20 +0000363 hdmi_write(hdmi, sync | 1 | (voffset << 4),
364 HDMI_EXTERNAL_VIDEO_PARAM_SETTINGS);
Guennadi Liakhovetski6011bde2010-07-21 10:13:21 +0000365}
366
367/**
368 * sh_hdmi_video_config()
369 */
370static void sh_hdmi_video_config(struct sh_hdmi *hdmi)
371{
372 /*
373 * [7:4]: Audio sampling frequency: 48kHz
374 * [3:1]: Input video format: RGB and YCbCr 4:4:4 (Y on Green)
375 * [0]: Internal/External DE select: internal
376 */
377 hdmi_write(hdmi, 0x20, HDMI_AUDIO_VIDEO_SETTING_1);
378
379 /*
380 * [7:6]: Video output format: RGB 4:4:4
381 * [5:4]: Input video data width: 8 bit
382 * [3:1]: EAV/SAV location: channel 1
383 * [0]: Video input color space: RGB
384 */
385 hdmi_write(hdmi, 0x34, HDMI_VIDEO_SETTING_1);
386
387 /*
388 * [7:6]: Together with bit [6] of HDMI_AUDIO_VIDEO_SETTING_2, which is
389 * left at 0 by default, this configures 24bpp and sets the Color Depth
390 * (CD) field in the General Control Packet
391 */
392 hdmi_write(hdmi, 0x20, HDMI_DEEP_COLOR_MODES);
393}
394
395/**
396 * sh_hdmi_audio_config()
397 */
398static void sh_hdmi_audio_config(struct sh_hdmi *hdmi)
399{
Kuninori Morimoto6d865772010-08-31 14:46:41 +0900400 u8 data;
401 struct sh_mobile_hdmi_info *pdata = hdmi->dev->platform_data;
402
Guennadi Liakhovetski6011bde2010-07-21 10:13:21 +0000403 /*
404 * [7:4] L/R data swap control
405 * [3:0] appropriate N[19:16]
406 */
407 hdmi_write(hdmi, 0x00, HDMI_L_R_DATA_SWAP_CTRL_RPKT);
408 /* appropriate N[15:8] */
409 hdmi_write(hdmi, 0x18, HDMI_20_BIT_N_FOR_AUDIO_RPKT_15_8);
410 /* appropriate N[7:0] */
411 hdmi_write(hdmi, 0x00, HDMI_20_BIT_N_FOR_AUDIO_RPKT_7_0);
412
413 /* [7:4] 48 kHz SPDIF not used */
414 hdmi_write(hdmi, 0x20, HDMI_SPDIF_AUDIO_SAMP_FREQ_CTS);
415
416 /*
417 * [6:5] set required down sampling rate if required
418 * [4:3] set required audio source
419 */
Kuninori Morimotodec6aa42010-09-09 11:48:01 +0900420 switch (pdata->flags & HDMI_SND_SRC_MASK) {
Kuninori Morimoto6d865772010-08-31 14:46:41 +0900421 default:
Kuninori Morimotof4363b72010-09-09 11:47:49 +0900422 /* fall through */
Kuninori Morimotodec6aa42010-09-09 11:48:01 +0900423 case HDMI_SND_SRC_I2S:
424 data = 0x0 << 3;
Kuninori Morimoto6d865772010-08-31 14:46:41 +0900425 break;
Kuninori Morimotodec6aa42010-09-09 11:48:01 +0900426 case HDMI_SND_SRC_SPDIF:
427 data = 0x1 << 3;
Kuninori Morimoto6d865772010-08-31 14:46:41 +0900428 break;
Kuninori Morimotodec6aa42010-09-09 11:48:01 +0900429 case HDMI_SND_SRC_DSD:
430 data = 0x2 << 3;
Kuninori Morimoto6d865772010-08-31 14:46:41 +0900431 break;
Kuninori Morimotodec6aa42010-09-09 11:48:01 +0900432 case HDMI_SND_SRC_HBR:
433 data = 0x3 << 3;
Kuninori Morimoto6d865772010-08-31 14:46:41 +0900434 break;
435 }
436 hdmi_write(hdmi, data, HDMI_AUDIO_SETTING_1);
Guennadi Liakhovetski6011bde2010-07-21 10:13:21 +0000437
438 /* [3:0] set sending channel number for channel status */
439 hdmi_write(hdmi, 0x40, HDMI_AUDIO_SETTING_2);
440
441 /*
442 * [5:2] set valid I2S source input pin
443 * [1:0] set input I2S source mode
444 */
445 hdmi_write(hdmi, 0x04, HDMI_I2S_AUDIO_SET);
446
447 /* [7:4] set valid DSD source input pin */
448 hdmi_write(hdmi, 0x00, HDMI_DSD_AUDIO_SET);
449
450 /* [7:0] set appropriate I2S input pin swap settings if required */
451 hdmi_write(hdmi, 0x00, HDMI_I2S_INPUT_PIN_SWAP);
452
453 /*
454 * [7] set validity bit for channel status
455 * [3:0] set original sample frequency for channel status
456 */
457 hdmi_write(hdmi, 0x00, HDMI_AUDIO_STATUS_BITS_SETTING_1);
458
459 /*
460 * [7] set value for channel status
461 * [6] set value for channel status
462 * [5] set copyright bit for channel status
463 * [4:2] set additional information for channel status
464 * [1:0] set clock accuracy for channel status
465 */
466 hdmi_write(hdmi, 0x00, HDMI_AUDIO_STATUS_BITS_SETTING_2);
467
468 /* [7:0] set category code for channel status */
469 hdmi_write(hdmi, 0x00, HDMI_CATEGORY_CODE);
470
471 /*
472 * [7:4] set source number for channel status
473 * [3:0] set word length for channel status
474 */
475 hdmi_write(hdmi, 0x00, HDMI_SOURCE_NUM_AUDIO_WORD_LEN);
476
477 /* [7:4] set sample frequency for channel status */
478 hdmi_write(hdmi, 0x20, HDMI_AUDIO_VIDEO_SETTING_1);
479}
480
481/**
Guennadi Liakhovetski6e457462010-09-03 07:20:16 +0000482 * sh_hdmi_phy_config() - configure the HDMI PHY for the used video mode
Guennadi Liakhovetski6011bde2010-07-21 10:13:21 +0000483 */
484static void sh_hdmi_phy_config(struct sh_hdmi *hdmi)
485{
Laurent Pincharte0c86012011-11-29 01:05:47 +0100486 if (hdmi->mode.pixclock < 10000) {
Guennadi Liakhovetski0ea2af12010-11-04 11:06:17 +0000487 /* for 1080p8bit 148MHz */
488 hdmi_write(hdmi, 0x1d, HDMI_SLIPHDMIT_PARAM_SETTINGS_1);
489 hdmi_write(hdmi, 0x00, HDMI_SLIPHDMIT_PARAM_SETTINGS_2);
490 hdmi_write(hdmi, 0x00, HDMI_SLIPHDMIT_PARAM_SETTINGS_3);
491 hdmi_write(hdmi, 0x4c, HDMI_SLIPHDMIT_PARAM_SETTINGS_5);
492 hdmi_write(hdmi, 0x1e, HDMI_SLIPHDMIT_PARAM_SETTINGS_6);
493 hdmi_write(hdmi, 0x48, HDMI_SLIPHDMIT_PARAM_SETTINGS_7);
494 hdmi_write(hdmi, 0x0e, HDMI_SLIPHDMIT_PARAM_SETTINGS_8);
495 hdmi_write(hdmi, 0x25, HDMI_SLIPHDMIT_PARAM_SETTINGS_9);
496 hdmi_write(hdmi, 0x04, HDMI_SLIPHDMIT_PARAM_SETTINGS_10);
Laurent Pincharte0c86012011-11-29 01:05:47 +0100497 } else if (hdmi->mode.pixclock < 30000) {
Guennadi Liakhovetski6e457462010-09-03 07:20:16 +0000498 /* 720p, 8bit, 74.25MHz. Might need to be adjusted for other formats */
499 /*
500 * [1:0] Speed_A
501 * [3:2] Speed_B
502 * [4] PLLA_Bypass
503 * [6] DRV_TEST_EN
504 * [7] DRV_TEST_IN
505 */
Guennadi Liakhovetski9289c472010-09-03 07:20:35 +0000506 hdmi_write(hdmi, 0x0f, HDMI_SLIPHDMIT_PARAM_SETTINGS_1);
Guennadi Liakhovetski6e457462010-09-03 07:20:16 +0000507 /* PLLB_CONFIG[17], PLLA_CONFIG[17] - not in PHY datasheet */
508 hdmi_write(hdmi, 0x00, HDMI_SLIPHDMIT_PARAM_SETTINGS_2);
509 /*
510 * [2:0] BGR_I_OFFSET
511 * [6:4] BGR_V_OFFSET
512 */
513 hdmi_write(hdmi, 0x00, HDMI_SLIPHDMIT_PARAM_SETTINGS_3);
514 /* PLLA_CONFIG[7:0]: VCO gain, VCO offset, LPF resistance[0] */
515 hdmi_write(hdmi, 0x44, HDMI_SLIPHDMIT_PARAM_SETTINGS_5);
516 /*
517 * PLLA_CONFIG[15:8]: regulator voltage[0], CP current,
518 * LPF capacitance, LPF resistance[1]
519 */
520 hdmi_write(hdmi, 0x32, HDMI_SLIPHDMIT_PARAM_SETTINGS_6);
521 /* PLLB_CONFIG[7:0]: LPF resistance[0], VCO offset, VCO gain */
522 hdmi_write(hdmi, 0x4A, HDMI_SLIPHDMIT_PARAM_SETTINGS_7);
523 /*
524 * PLLB_CONFIG[15:8]: regulator voltage[0], CP current,
525 * LPF capacitance, LPF resistance[1]
526 */
Guennadi Liakhovetski9289c472010-09-03 07:20:35 +0000527 hdmi_write(hdmi, 0x00, HDMI_SLIPHDMIT_PARAM_SETTINGS_8);
Guennadi Liakhovetski6e457462010-09-03 07:20:16 +0000528 /* DRV_CONFIG, PE_CONFIG */
529 hdmi_write(hdmi, 0x25, HDMI_SLIPHDMIT_PARAM_SETTINGS_9);
530 /*
531 * [2:0] AMON_SEL (4 == LPF voltage)
532 * [4] PLLA_CONFIG[16]
533 * [5] PLLB_CONFIG[16]
534 */
535 hdmi_write(hdmi, 0x04, HDMI_SLIPHDMIT_PARAM_SETTINGS_10);
536 } else {
537 /* for 480p8bit 27MHz */
538 hdmi_write(hdmi, 0x19, HDMI_SLIPHDMIT_PARAM_SETTINGS_1);
539 hdmi_write(hdmi, 0x00, HDMI_SLIPHDMIT_PARAM_SETTINGS_2);
540 hdmi_write(hdmi, 0x00, HDMI_SLIPHDMIT_PARAM_SETTINGS_3);
541 hdmi_write(hdmi, 0x44, HDMI_SLIPHDMIT_PARAM_SETTINGS_5);
542 hdmi_write(hdmi, 0x32, HDMI_SLIPHDMIT_PARAM_SETTINGS_6);
543 hdmi_write(hdmi, 0x48, HDMI_SLIPHDMIT_PARAM_SETTINGS_7);
544 hdmi_write(hdmi, 0x0F, HDMI_SLIPHDMIT_PARAM_SETTINGS_8);
545 hdmi_write(hdmi, 0x20, HDMI_SLIPHDMIT_PARAM_SETTINGS_9);
546 hdmi_write(hdmi, 0x04, HDMI_SLIPHDMIT_PARAM_SETTINGS_10);
547 }
Guennadi Liakhovetski6011bde2010-07-21 10:13:21 +0000548}
549
550/**
551 * sh_hdmi_avi_infoframe_setup() - Auxiliary Video Information InfoFrame CONTROL PACKET
552 */
553static void sh_hdmi_avi_infoframe_setup(struct sh_hdmi *hdmi)
554{
Guennadi Liakhovetski6e457462010-09-03 07:20:16 +0000555 u8 vic;
556
Guennadi Liakhovetski6011bde2010-07-21 10:13:21 +0000557 /* AVI InfoFrame */
558 hdmi_write(hdmi, 0x06, HDMI_CTRL_PKT_BUF_INDEX);
559
560 /* Packet Type = 0x82 */
561 hdmi_write(hdmi, 0x82, HDMI_CTRL_PKT_BUF_ACCESS_HB0);
562
563 /* Version = 0x02 */
564 hdmi_write(hdmi, 0x02, HDMI_CTRL_PKT_BUF_ACCESS_HB1);
565
566 /* Length = 13 (0x0D) */
567 hdmi_write(hdmi, 0x0D, HDMI_CTRL_PKT_BUF_ACCESS_HB2);
568
569 /* N. A. Checksum */
570 hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB0);
571
572 /*
573 * Y = RGB
574 * A0 = No Data
575 * B = Bar Data not valid
576 * S = No Data
577 */
578 hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB1);
579
580 /*
Guennadi Liakhovetski6aa966e2010-09-03 07:20:31 +0000581 * [7:6] C = Colorimetry: no data
582 * [5:4] M = 2: 16:9, 1: 4:3 Picture Aspect Ratio
583 * [3:0] R = 8: Active Frame Aspect Ratio: same as picture aspect ratio
Guennadi Liakhovetski6011bde2010-07-21 10:13:21 +0000584 */
585 hdmi_write(hdmi, 0x28, HDMI_CTRL_PKT_BUF_ACCESS_PB2);
586
587 /*
588 * ITC = No Data
589 * EC = xvYCC601
590 * Q = Default (depends on video format)
591 * SC = No Known non_uniform Scaling
592 */
593 hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB3);
594
595 /*
Guennadi Liakhovetski0ea2af12010-11-04 11:06:17 +0000596 * VIC should be ignored if external config is used, so, we could just use 0,
597 * but play safe and use a valid value in any case just in case
Guennadi Liakhovetski6011bde2010-07-21 10:13:21 +0000598 */
Guennadi Liakhovetski0ea2af12010-11-04 11:06:17 +0000599 if (hdmi->preprogrammed_vic)
600 vic = hdmi->preprogrammed_vic;
Guennadi Liakhovetski6e457462010-09-03 07:20:16 +0000601 else
602 vic = 4;
603 hdmi_write(hdmi, vic, HDMI_CTRL_PKT_BUF_ACCESS_PB4);
Guennadi Liakhovetski6011bde2010-07-21 10:13:21 +0000604
605 /* PR = No Repetition */
606 hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB5);
607
608 /* Line Number of End of Top Bar (lower 8 bits) */
609 hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB6);
610
611 /* Line Number of End of Top Bar (upper 8 bits) */
612 hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB7);
613
614 /* Line Number of Start of Bottom Bar (lower 8 bits) */
615 hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB8);
616
617 /* Line Number of Start of Bottom Bar (upper 8 bits) */
618 hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB9);
619
620 /* Pixel Number of End of Left Bar (lower 8 bits) */
621 hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB10);
622
623 /* Pixel Number of End of Left Bar (upper 8 bits) */
624 hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB11);
625
626 /* Pixel Number of Start of Right Bar (lower 8 bits) */
627 hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB12);
628
629 /* Pixel Number of Start of Right Bar (upper 8 bits) */
630 hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB13);
631}
632
633/**
634 * sh_hdmi_audio_infoframe_setup() - Audio InfoFrame of CONTROL PACKET
635 */
636static void sh_hdmi_audio_infoframe_setup(struct sh_hdmi *hdmi)
637{
638 /* Audio InfoFrame */
639 hdmi_write(hdmi, 0x08, HDMI_CTRL_PKT_BUF_INDEX);
640
641 /* Packet Type = 0x84 */
642 hdmi_write(hdmi, 0x84, HDMI_CTRL_PKT_BUF_ACCESS_HB0);
643
644 /* Version Number = 0x01 */
645 hdmi_write(hdmi, 0x01, HDMI_CTRL_PKT_BUF_ACCESS_HB1);
646
647 /* 0 Length = 10 (0x0A) */
648 hdmi_write(hdmi, 0x0A, HDMI_CTRL_PKT_BUF_ACCESS_HB2);
649
650 /* n. a. Checksum */
651 hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB0);
652
653 /* Audio Channel Count = Refer to Stream Header */
654 hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB1);
655
656 /* Refer to Stream Header */
657 hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB2);
658
659 /* Format depends on coding type (i.e. CT0...CT3) */
660 hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB3);
661
662 /* Speaker Channel Allocation = Front Right + Front Left */
663 hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB4);
664
665 /* Level Shift Value = 0 dB, Down - mix is permitted or no information */
666 hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB5);
667
668 /* Reserved (0) */
669 hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB6);
670 hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB7);
671 hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB8);
672 hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB9);
673 hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB10);
674}
675
676/**
Guennadi Liakhovetski6011bde2010-07-21 10:13:21 +0000677 * sh_hdmi_configure() - Initialise HDMI for output
678 */
679static void sh_hdmi_configure(struct sh_hdmi *hdmi)
680{
681 /* Configure video format */
682 sh_hdmi_video_config(hdmi);
683
684 /* Configure audio format */
685 sh_hdmi_audio_config(hdmi);
686
687 /* Configure PHY */
688 sh_hdmi_phy_config(hdmi);
689
690 /* Auxiliary Video Information (AVI) InfoFrame */
691 sh_hdmi_avi_infoframe_setup(hdmi);
692
693 /* Audio InfoFrame */
694 sh_hdmi_audio_infoframe_setup(hdmi);
695
Guennadi Liakhovetski6011bde2010-07-21 10:13:21 +0000696 /*
697 * Control packet auto send with VSYNC control: auto send
698 * General control, Gamut metadata, ISRC, and ACP packets
699 */
700 hdmi_write(hdmi, 0x8E, HDMI_CTRL_PKT_AUTO_SEND);
701
702 /* FIXME */
703 msleep(10);
704
705 /* PS mode b->d, reset PLLA and PLLB */
Kuninori Morimoto3f521ab2012-05-07 21:06:54 -0700706 hdmi_bit_set(hdmi, 0xFC, 0x4C, HDMI_SYSTEM_CTRL);
Guennadi Liakhovetski6011bde2010-07-21 10:13:21 +0000707
708 udelay(10);
709
Kuninori Morimoto3f521ab2012-05-07 21:06:54 -0700710 hdmi_bit_set(hdmi, 0xFC, 0x40, HDMI_SYSTEM_CTRL);
Guennadi Liakhovetski6011bde2010-07-21 10:13:21 +0000711}
712
Guennadi Liakhovetskif1198d12010-10-15 07:54:04 +0000713static unsigned long sh_hdmi_rate_error(struct sh_hdmi *hdmi,
Guennadi Liakhovetskic36940e2010-11-02 11:27:16 +0000714 const struct fb_videomode *mode,
715 unsigned long *hdmi_rate, unsigned long *parent_rate)
Guennadi Liakhovetski6011bde2010-07-21 10:13:21 +0000716{
Guennadi Liakhovetskic36940e2010-11-02 11:27:16 +0000717 unsigned long target = PICOS2KHZ(mode->pixclock) * 1000, rate_error;
718 struct sh_mobile_hdmi_info *pdata = hdmi->dev->platform_data;
719
720 *hdmi_rate = clk_round_rate(hdmi->hdmi_clk, target);
721 if ((long)*hdmi_rate < 0)
722 *hdmi_rate = clk_get_rate(hdmi->hdmi_clk);
723
724 rate_error = (long)*hdmi_rate > 0 ? abs(*hdmi_rate - target) : ULONG_MAX;
725 if (rate_error && pdata->clk_optimize_parent)
726 rate_error = pdata->clk_optimize_parent(target, hdmi_rate, parent_rate);
727 else if (clk_get_parent(hdmi->hdmi_clk))
728 *parent_rate = clk_get_rate(clk_get_parent(hdmi->hdmi_clk));
Guennadi Liakhovetskif1198d12010-10-15 07:54:04 +0000729
730 dev_dbg(hdmi->dev, "%u-%u-%u-%u x %u-%u-%u-%u\n",
731 mode->left_margin, mode->xres,
732 mode->right_margin, mode->hsync_len,
733 mode->upper_margin, mode->yres,
734 mode->lower_margin, mode->vsync_len);
735
Guennadi Liakhovetskic36940e2010-11-02 11:27:16 +0000736 dev_dbg(hdmi->dev, "\t@%lu(+/-%lu)Hz, e=%lu / 1000, r=%uHz, p=%luHz\n", target,
737 rate_error, rate_error ? 10000 / (10 * target / rate_error) : 0,
738 mode->refresh, *parent_rate);
Guennadi Liakhovetskif1198d12010-10-15 07:54:04 +0000739
740 return rate_error;
741}
742
Guennadi Liakhovetskic36940e2010-11-02 11:27:16 +0000743static int sh_hdmi_read_edid(struct sh_hdmi *hdmi, unsigned long *hdmi_rate,
744 unsigned long *parent_rate)
Guennadi Liakhovetski6011bde2010-07-21 10:13:21 +0000745{
Laurent Pinchart72957522011-09-18 14:18:28 +0200746 struct sh_mobile_lcdc_chan *ch = hdmi->entity.lcdc;
Guennadi Liakhovetskiafe417c2010-09-03 07:20:39 +0000747 const struct fb_videomode *mode, *found = NULL;
Guennadi Liakhovetskif1198d12010-10-15 07:54:04 +0000748 unsigned int f_width = 0, f_height = 0, f_refresh = 0;
749 unsigned long found_rate_error = ULONG_MAX; /* silly compiler... */
Guennadi Liakhovetskic7321d62011-01-07 11:57:55 +0000750 bool scanning = false, preferred_bad = false;
Laurent Pinchart13f80ee2011-11-29 01:46:12 +0100751 bool use_edid_mode = false;
Guennadi Liakhovetski6011bde2010-07-21 10:13:21 +0000752 u8 edid[128];
Guennadi Liakhovetskif1198d12010-10-15 07:54:04 +0000753 char *forced;
754 int i;
Guennadi Liakhovetski6011bde2010-07-21 10:13:21 +0000755
756 /* Read EDID */
Guennadi Liakhovetski6aa966e2010-09-03 07:20:31 +0000757 dev_dbg(hdmi->dev, "Read back EDID code:");
Guennadi Liakhovetski6011bde2010-07-21 10:13:21 +0000758 for (i = 0; i < 128; i++) {
759 edid[i] = hdmi_read(hdmi, HDMI_EDID_KSV_FIFO_ACCESS_WINDOW);
760#ifdef DEBUG
761 if ((i % 16) == 0) {
762 printk(KERN_CONT "\n");
763 printk(KERN_DEBUG "%02X | %02X", i, edid[i]);
764 } else {
765 printk(KERN_CONT " %02X", edid[i]);
766 }
767#endif
768 }
769#ifdef DEBUG
770 printk(KERN_CONT "\n");
771#endif
Guennadi Liakhovetski6011bde2010-07-21 10:13:21 +0000772
Guennadi Liakhovetski4232f602010-11-11 14:45:09 +0000773 if (!hdmi->edid_blocks) {
774 fb_edid_to_monspecs(edid, &hdmi->monspec);
775 hdmi->edid_blocks = edid[126] + 1;
776
777 dev_dbg(hdmi->dev, "%d main modes, %d extension blocks\n",
778 hdmi->monspec.modedb_len, hdmi->edid_blocks - 1);
779 } else {
780 dev_dbg(hdmi->dev, "Extension %u detected, DTD start %u\n",
781 edid[0], edid[2]);
782 fb_edid_add_monspecs(edid, &hdmi->monspec);
783 }
784
785 if (hdmi->edid_blocks > hdmi->edid_segment_nr * 2 +
786 (hdmi->edid_block_addr >> 7) + 1) {
787 /* More blocks to read */
788 if (hdmi->edid_block_addr) {
789 hdmi->edid_block_addr = 0;
790 hdmi->edid_segment_nr++;
791 } else {
792 hdmi->edid_block_addr = 0x80;
793 }
794 /* Set EDID word address */
795 hdmi_write(hdmi, hdmi->edid_block_addr, HDMI_EDID_WORD_ADDRESS);
796 /* Enable EDID interrupt */
797 hdmi_write(hdmi, 0xC6, HDMI_INTERRUPT_MASK_1);
798 /* Set EDID segment pointer - starts reading EDID */
799 hdmi_write(hdmi, hdmi->edid_segment_nr, HDMI_EDID_SEGMENT_POINTER);
800 return -EAGAIN;
801 }
802
803 /* All E-EDID blocks ready */
804 dev_dbg(hdmi->dev, "%d main and extended modes\n", hdmi->monspec.modedb_len);
Guennadi Liakhovetski6011bde2010-07-21 10:13:21 +0000805
Guennadi Liakhovetskif1198d12010-10-15 07:54:04 +0000806 fb_get_options("sh_mobile_lcdc", &forced);
807 if (forced && *forced) {
808 /* Only primitive parsing so far */
809 i = sscanf(forced, "%ux%u@%u",
810 &f_width, &f_height, &f_refresh);
811 if (i < 2) {
812 f_width = 0;
813 f_height = 0;
Guennadi Liakhovetskic7321d62011-01-07 11:57:55 +0000814 } else {
815 /* The user wants us to use the EDID data */
816 scanning = true;
Guennadi Liakhovetskiafe417c2010-09-03 07:20:39 +0000817 }
Guennadi Liakhovetskif1198d12010-10-15 07:54:04 +0000818 dev_dbg(hdmi->dev, "Forced mode %ux%u@%uHz\n",
819 f_width, f_height, f_refresh);
820 }
821
822 /* Walk monitor modes to find the best or the exact match */
823 for (i = 0, mode = hdmi->monspec.modedb;
Guennadi Liakhovetskic7321d62011-01-07 11:57:55 +0000824 i < hdmi->monspec.modedb_len && scanning;
Guennadi Liakhovetskif1198d12010-10-15 07:54:04 +0000825 i++, mode++) {
Guennadi Liakhovetskic36940e2010-11-02 11:27:16 +0000826 unsigned long rate_error;
Guennadi Liakhovetskif1198d12010-10-15 07:54:04 +0000827
Guennadi Liakhovetskic7321d62011-01-07 11:57:55 +0000828 if (!f_width && !f_height) {
829 /*
830 * A parameter string "video=sh_mobile_lcdc:0x0" means
831 * use the preferred EDID mode. If it is rejected by
832 * .fb_check_var(), keep looking, until an acceptable
833 * one is found.
834 */
835 if ((mode->flag & FB_MODE_IS_FIRST) || preferred_bad)
836 scanning = false;
837 else
838 continue;
839 } else if (f_width != mode->xres || f_height != mode->yres) {
840 /* No interest in unmatching modes */
Guennadi Liakhovetskif1198d12010-10-15 07:54:04 +0000841 continue;
Guennadi Liakhovetskic7321d62011-01-07 11:57:55 +0000842 }
Guennadi Liakhovetskic36940e2010-11-02 11:27:16 +0000843
844 rate_error = sh_hdmi_rate_error(hdmi, mode, hdmi_rate, parent_rate);
845
Guennadi Liakhovetskic7321d62011-01-07 11:57:55 +0000846 if (scanning) {
847 if (f_refresh == mode->refresh || (!f_refresh && !rate_error))
848 /*
849 * Exact match if either the refresh rate
850 * matches or it hasn't been specified and we've
851 * found a mode, for which we can configure the
852 * clock precisely
853 */
854 scanning = false;
855 else if (found && found_rate_error <= rate_error)
856 /*
857 * We otherwise search for the closest matching
858 * clock rate - either if no refresh rate has
859 * been specified or we cannot find an exactly
860 * matching one
861 */
862 continue;
863 }
Guennadi Liakhovetskif1198d12010-10-15 07:54:04 +0000864
865 /* Check if supported: sufficient fb memory, supported clock-rate */
Laurent Pinchart72957522011-09-18 14:18:28 +0200866 if (ch && ch->notify &&
Laurent Pincharte0c86012011-11-29 01:05:47 +0100867 ch->notify(ch, SH_MOBILE_LCDC_EVENT_DISPLAY_MODE, mode,
868 NULL)) {
Guennadi Liakhovetskic7321d62011-01-07 11:57:55 +0000869 scanning = true;
870 preferred_bad = true;
Guennadi Liakhovetskif1198d12010-10-15 07:54:04 +0000871 continue;
872 }
873
874 found = mode;
875 found_rate_error = rate_error;
Laurent Pinchart13f80ee2011-11-29 01:46:12 +0100876 use_edid_mode = true;
Guennadi Liakhovetskiafe417c2010-09-03 07:20:39 +0000877 }
878
879 /*
Laurent Pinchart13f80ee2011-11-29 01:46:12 +0100880 * TODO 1: if no default mode is present, postpone running the config
881 * until after the LCDC channel is initialized.
Guennadi Liakhovetskif1198d12010-10-15 07:54:04 +0000882 * TODO 2: consider registering the HDMI platform device from the LCDC
Laurent Pinchart13f80ee2011-11-29 01:46:12 +0100883 * driver.
Guennadi Liakhovetskiafe417c2010-09-03 07:20:39 +0000884 */
Laurent Pinchart13f80ee2011-11-29 01:46:12 +0100885 if (!found && hdmi->entity.def_mode.xres != 0) {
886 found = &hdmi->entity.def_mode;
887 found_rate_error = sh_hdmi_rate_error(hdmi, found, hdmi_rate,
888 parent_rate);
Guennadi Liakhovetskiafe417c2010-09-03 07:20:39 +0000889 }
890
Guennadi Liakhovetskiafe417c2010-09-03 07:20:39 +0000891 /* No cookie today */
892 if (!found)
893 return -ENXIO;
894
Guennadi Liakhovetski0ea2af12010-11-04 11:06:17 +0000895 if (found->xres == 640 && found->yres == 480 && found->refresh == 60)
896 hdmi->preprogrammed_vic = 1;
897 else if (found->xres == 720 && found->yres == 480 && found->refresh == 60)
898 hdmi->preprogrammed_vic = 2;
899 else if (found->xres == 720 && found->yres == 576 && found->refresh == 50)
900 hdmi->preprogrammed_vic = 17;
901 else if (found->xres == 1280 && found->yres == 720 && found->refresh == 60)
902 hdmi->preprogrammed_vic = 4;
903 else if (found->xres == 1920 && found->yres == 1080 && found->refresh == 24)
904 hdmi->preprogrammed_vic = 32;
905 else if (found->xres == 1920 && found->yres == 1080 && found->refresh == 50)
906 hdmi->preprogrammed_vic = 31;
907 else if (found->xres == 1920 && found->yres == 1080 && found->refresh == 60)
908 hdmi->preprogrammed_vic = 16;
Guennadi Liakhovetski89712692010-09-03 07:20:20 +0000909 else
Guennadi Liakhovetski0ea2af12010-11-04 11:06:17 +0000910 hdmi->preprogrammed_vic = 0;
Guennadi Liakhovetski89712692010-09-03 07:20:20 +0000911
Laurent Pinchart13f80ee2011-11-29 01:46:12 +0100912 dev_dbg(hdmi->dev, "Using %s %s mode %ux%u@%uHz (%luHz), "
913 "clock error %luHz\n", use_edid_mode ? "EDID" : "default",
914 hdmi->preprogrammed_vic ? "VIC" : "external", found->xres,
915 found->yres, found->refresh, PICOS2KHZ(found->pixclock) * 1000,
916 found_rate_error);
Guennadi Liakhovetskic36940e2010-11-02 11:27:16 +0000917
Laurent Pincharte0c86012011-11-29 01:05:47 +0100918 hdmi->mode = *found;
Guennadi Liakhovetski6aa966e2010-09-03 07:20:31 +0000919 sh_hdmi_external_video_param(hdmi);
Guennadi Liakhovetskiafe417c2010-09-03 07:20:39 +0000920
921 return 0;
Guennadi Liakhovetski6011bde2010-07-21 10:13:21 +0000922}
923
924static irqreturn_t sh_hdmi_hotplug(int irq, void *dev_id)
925{
926 struct sh_hdmi *hdmi = dev_id;
927 u8 status1, status2, mask1, mask2;
928
929 /* mode_b and PLLA and PLLB reset */
Kuninori Morimoto3f521ab2012-05-07 21:06:54 -0700930 hdmi_bit_set(hdmi, 0xFC, 0x2C, HDMI_SYSTEM_CTRL);
Guennadi Liakhovetski6011bde2010-07-21 10:13:21 +0000931
932 /* How long shall reset be held? */
933 udelay(10);
934
935 /* mode_b and PLLA and PLLB reset release */
Kuninori Morimoto3f521ab2012-05-07 21:06:54 -0700936 hdmi_bit_set(hdmi, 0xFC, 0x20, HDMI_SYSTEM_CTRL);
Guennadi Liakhovetski6011bde2010-07-21 10:13:21 +0000937
938 status1 = hdmi_read(hdmi, HDMI_INTERRUPT_STATUS_1);
939 status2 = hdmi_read(hdmi, HDMI_INTERRUPT_STATUS_2);
940
941 mask1 = hdmi_read(hdmi, HDMI_INTERRUPT_MASK_1);
942 mask2 = hdmi_read(hdmi, HDMI_INTERRUPT_MASK_2);
943
944 /* Correct would be to ack only set bits, but the datasheet requires 0xff */
945 hdmi_write(hdmi, 0xFF, HDMI_INTERRUPT_STATUS_1);
946 hdmi_write(hdmi, 0xFF, HDMI_INTERRUPT_STATUS_2);
947
948 if (printk_ratelimit())
Guennadi Liakhovetski6aa966e2010-09-03 07:20:31 +0000949 dev_dbg(hdmi->dev, "IRQ #%d: Status #1: 0x%x & 0x%x, #2: 0x%x & 0x%x\n",
950 irq, status1, mask1, status2, mask2);
Guennadi Liakhovetski6011bde2010-07-21 10:13:21 +0000951
952 if (!((status1 & mask1) | (status2 & mask2))) {
953 return IRQ_NONE;
954 } else if (status1 & 0xc0) {
955 u8 msens;
956
957 /* Datasheet specifies 10ms... */
958 udelay(500);
959
960 msens = hdmi_read(hdmi, HDMI_HOT_PLUG_MSENS_STATUS);
Guennadi Liakhovetski6aa966e2010-09-03 07:20:31 +0000961 dev_dbg(hdmi->dev, "MSENS 0x%x\n", msens);
Guennadi Liakhovetski6011bde2010-07-21 10:13:21 +0000962 /* Check, if hot plug & MSENS pin status are both high */
963 if ((msens & 0xC0) == 0xC0) {
964 /* Display plug in */
Guennadi Liakhovetski4232f602010-11-11 14:45:09 +0000965 hdmi->edid_segment_nr = 0;
966 hdmi->edid_block_addr = 0;
967 hdmi->edid_blocks = 0;
Guennadi Liakhovetski6011bde2010-07-21 10:13:21 +0000968 hdmi->hp_state = HDMI_HOTPLUG_CONNECTED;
969
970 /* Set EDID word address */
971 hdmi_write(hdmi, 0x00, HDMI_EDID_WORD_ADDRESS);
Guennadi Liakhovetski6011bde2010-07-21 10:13:21 +0000972 /* Enable EDID interrupt */
973 hdmi_write(hdmi, 0xC6, HDMI_INTERRUPT_MASK_1);
Guennadi Liakhovetski4232f602010-11-11 14:45:09 +0000974 /* Set EDID segment pointer - starts reading EDID */
975 hdmi_write(hdmi, 0x00, HDMI_EDID_SEGMENT_POINTER);
Guennadi Liakhovetski6011bde2010-07-21 10:13:21 +0000976 } else if (!(status1 & 0x80)) {
977 /* Display unplug, beware multiple interrupts */
Guennadi Liakhovetski4232f602010-11-11 14:45:09 +0000978 if (hdmi->hp_state != HDMI_HOTPLUG_DISCONNECTED) {
979 hdmi->hp_state = HDMI_HOTPLUG_DISCONNECTED;
Guennadi Liakhovetski6011bde2010-07-21 10:13:21 +0000980 schedule_delayed_work(&hdmi->edid_work, 0);
Guennadi Liakhovetski4232f602010-11-11 14:45:09 +0000981 }
Guennadi Liakhovetski6011bde2010-07-21 10:13:21 +0000982 /* display_off will switch back to mode_a */
983 }
984 } else if (status1 & 2) {
985 /* EDID error interrupt: retry */
986 /* Set EDID word address */
Guennadi Liakhovetski4232f602010-11-11 14:45:09 +0000987 hdmi_write(hdmi, hdmi->edid_block_addr, HDMI_EDID_WORD_ADDRESS);
Guennadi Liakhovetski6011bde2010-07-21 10:13:21 +0000988 /* Set EDID segment pointer */
Guennadi Liakhovetski4232f602010-11-11 14:45:09 +0000989 hdmi_write(hdmi, hdmi->edid_segment_nr, HDMI_EDID_SEGMENT_POINTER);
Guennadi Liakhovetski6011bde2010-07-21 10:13:21 +0000990 } else if (status1 & 4) {
991 /* Disable EDID interrupt */
992 hdmi_write(hdmi, 0xC0, HDMI_INTERRUPT_MASK_1);
Guennadi Liakhovetski6011bde2010-07-21 10:13:21 +0000993 schedule_delayed_work(&hdmi->edid_work, msecs_to_jiffies(10));
994 }
995
996 return IRQ_HANDLED;
997}
998
Laurent Pinchart5864ace2011-09-18 12:26:50 +0200999static int sh_hdmi_display_on(struct sh_mobile_lcdc_entity *entity)
Guennadi Liakhovetski6011bde2010-07-21 10:13:21 +00001000{
Laurent Pinchart8511ea42011-09-11 18:27:50 +02001001 struct sh_hdmi *hdmi = entity_to_sh_hdmi(entity);
Guennadi Liakhovetski6011bde2010-07-21 10:13:21 +00001002
Laurent Pinchart458981c2011-11-28 23:19:59 +01001003 dev_dbg(hdmi->dev, "%s(%p): state %x\n", __func__, hdmi,
1004 hdmi->hp_state);
Guennadi Liakhovetski6011bde2010-07-21 10:13:21 +00001005
Guennadi Liakhovetski6aa966e2010-09-03 07:20:31 +00001006 /*
1007 * hp_state can be set to
1008 * HDMI_HOTPLUG_DISCONNECTED: on monitor unplug
1009 * HDMI_HOTPLUG_CONNECTED: on monitor plug-in
1010 * HDMI_HOTPLUG_EDID_DONE: on EDID read completion
1011 */
Laurent Pinchartd30555d2011-11-29 01:07:50 +01001012 if (hdmi->hp_state == HDMI_HOTPLUG_EDID_DONE) {
Guennadi Liakhovetski6011bde2010-07-21 10:13:21 +00001013 /* PS mode d->e. All functions are active */
Kuninori Morimoto3f521ab2012-05-07 21:06:54 -07001014 hdmi_bit_set(hdmi, 0xFC, 0x80, HDMI_SYSTEM_CTRL);
Guennadi Liakhovetski6aa966e2010-09-03 07:20:31 +00001015 dev_dbg(hdmi->dev, "HDMI running\n");
Guennadi Liakhovetski6011bde2010-07-21 10:13:21 +00001016 }
Laurent Pinchart8511ea42011-09-11 18:27:50 +02001017
Laurent Pinchart458981c2011-11-28 23:19:59 +01001018 return hdmi->hp_state == HDMI_HOTPLUG_DISCONNECTED
1019 ? SH_MOBILE_LCDC_DISPLAY_DISCONNECTED
1020 : SH_MOBILE_LCDC_DISPLAY_CONNECTED;
Laurent Pinchart8511ea42011-09-11 18:27:50 +02001021}
1022
Laurent Pinchartdb859052011-09-11 18:27:50 +02001023static void sh_hdmi_display_off(struct sh_mobile_lcdc_entity *entity)
Guennadi Liakhovetski6011bde2010-07-21 10:13:21 +00001024{
Laurent Pinchart8511ea42011-09-11 18:27:50 +02001025 struct sh_hdmi *hdmi = entity_to_sh_hdmi(entity);
Guennadi Liakhovetski6011bde2010-07-21 10:13:21 +00001026
Laurent Pinchart134d22e2011-09-09 16:08:02 +02001027 dev_dbg(hdmi->dev, "%s(%p)\n", __func__, hdmi);
Guennadi Liakhovetski6011bde2010-07-21 10:13:21 +00001028 /* PS mode e->a */
Kuninori Morimoto3f521ab2012-05-07 21:06:54 -07001029 hdmi_bit_set(hdmi, 0xFC, 0x10, HDMI_SYSTEM_CTRL);
Guennadi Liakhovetski6011bde2010-07-21 10:13:21 +00001030}
1031
Laurent Pinchart8511ea42011-09-11 18:27:50 +02001032static const struct sh_mobile_lcdc_entity_ops sh_hdmi_ops = {
Laurent Pinchartdb859052011-09-11 18:27:50 +02001033 .display_on = sh_hdmi_display_on,
1034 .display_off = sh_hdmi_display_off,
Laurent Pinchart8511ea42011-09-11 18:27:50 +02001035};
1036
Guennadi Liakhovetskiafe417c2010-09-03 07:20:39 +00001037/**
1038 * sh_hdmi_clk_configure() - set HDMI clock frequency and enable the clock
Guennadi Liakhovetskic36940e2010-11-02 11:27:16 +00001039 * @hdmi: driver context
1040 * @hdmi_rate: HDMI clock frequency in Hz
1041 * @parent_rate: if != 0 - set parent clock rate for optimal precision
1042 * return: configured positive rate if successful
1043 * 0 if couldn't set the rate, but managed to enable the
1044 * clock, negative error, if couldn't enable the clock
Guennadi Liakhovetskiafe417c2010-09-03 07:20:39 +00001045 */
Guennadi Liakhovetskic36940e2010-11-02 11:27:16 +00001046static long sh_hdmi_clk_configure(struct sh_hdmi *hdmi, unsigned long hdmi_rate,
1047 unsigned long parent_rate)
Guennadi Liakhovetskiafe417c2010-09-03 07:20:39 +00001048{
Guennadi Liakhovetskiafe417c2010-09-03 07:20:39 +00001049 int ret;
1050
Guennadi Liakhovetskic36940e2010-11-02 11:27:16 +00001051 if (parent_rate && clk_get_parent(hdmi->hdmi_clk)) {
1052 ret = clk_set_rate(clk_get_parent(hdmi->hdmi_clk), parent_rate);
Guennadi Liakhovetskiafe417c2010-09-03 07:20:39 +00001053 if (ret < 0) {
Guennadi Liakhovetskic36940e2010-11-02 11:27:16 +00001054 dev_warn(hdmi->dev, "Cannot set parent rate %ld: %d\n", parent_rate, ret);
1055 hdmi_rate = clk_round_rate(hdmi->hdmi_clk, hdmi_rate);
Guennadi Liakhovetskiafe417c2010-09-03 07:20:39 +00001056 } else {
Guennadi Liakhovetskic36940e2010-11-02 11:27:16 +00001057 dev_dbg(hdmi->dev, "HDMI set parent frequency %lu\n", parent_rate);
Guennadi Liakhovetskiafe417c2010-09-03 07:20:39 +00001058 }
Guennadi Liakhovetskiafe417c2010-09-03 07:20:39 +00001059 }
1060
Guennadi Liakhovetskic36940e2010-11-02 11:27:16 +00001061 ret = clk_set_rate(hdmi->hdmi_clk, hdmi_rate);
Guennadi Liakhovetskiafe417c2010-09-03 07:20:39 +00001062 if (ret < 0) {
Guennadi Liakhovetskic36940e2010-11-02 11:27:16 +00001063 dev_warn(hdmi->dev, "Cannot set rate %ld: %d\n", hdmi_rate, ret);
1064 hdmi_rate = 0;
1065 } else {
1066 dev_dbg(hdmi->dev, "HDMI set frequency %lu\n", hdmi_rate);
Guennadi Liakhovetskiafe417c2010-09-03 07:20:39 +00001067 }
1068
Guennadi Liakhovetskic36940e2010-11-02 11:27:16 +00001069 return hdmi_rate;
Guennadi Liakhovetskiafe417c2010-09-03 07:20:39 +00001070}
1071
Guennadi Liakhovetski6011bde2010-07-21 10:13:21 +00001072/* Hotplug interrupt occurred, read EDID */
Guennadi Liakhovetski6aa966e2010-09-03 07:20:31 +00001073static void sh_hdmi_edid_work_fn(struct work_struct *work)
Guennadi Liakhovetski6011bde2010-07-21 10:13:21 +00001074{
1075 struct sh_hdmi *hdmi = container_of(work, struct sh_hdmi, edid_work.work);
Laurent Pinchartbce95fe2011-09-18 12:25:21 +02001076 struct sh_mobile_lcdc_chan *ch = hdmi->entity.lcdc;
Guennadi Liakhovetskiafe417c2010-09-03 07:20:39 +00001077 int ret;
Guennadi Liakhovetski6011bde2010-07-21 10:13:21 +00001078
Laurent Pinchart134d22e2011-09-09 16:08:02 +02001079 dev_dbg(hdmi->dev, "%s(%p): begin, hotplug status %d\n", __func__, hdmi,
1080 hdmi->hp_state);
Guennadi Liakhovetski6011bde2010-07-21 10:13:21 +00001081
Guennadi Liakhovetski4232f602010-11-11 14:45:09 +00001082 if (hdmi->hp_state == HDMI_HOTPLUG_CONNECTED) {
Guennadi Liakhovetskic36940e2010-11-02 11:27:16 +00001083 unsigned long parent_rate = 0, hdmi_rate;
1084
Guennadi Liakhovetskic36940e2010-11-02 11:27:16 +00001085 ret = sh_hdmi_read_edid(hdmi, &hdmi_rate, &parent_rate);
Guennadi Liakhovetskid521dd92011-06-14 14:27:22 +00001086 if (ret < 0)
Guennadi Liakhovetskiafe417c2010-09-03 07:20:39 +00001087 goto out;
1088
Guennadi Liakhovetski4232f602010-11-11 14:45:09 +00001089 hdmi->hp_state = HDMI_HOTPLUG_EDID_DONE;
1090
Guennadi Liakhovetskiafe417c2010-09-03 07:20:39 +00001091 /* Reconfigure the clock */
Guennadi Liakhovetskic36940e2010-11-02 11:27:16 +00001092 ret = sh_hdmi_clk_configure(hdmi, hdmi_rate, parent_rate);
Guennadi Liakhovetskid521dd92011-06-14 14:27:22 +00001093 if (ret < 0)
Guennadi Liakhovetskiafe417c2010-09-03 07:20:39 +00001094 goto out;
1095
Guennadi Liakhovetski6011bde2010-07-21 10:13:21 +00001096 msleep(10);
1097 sh_hdmi_configure(hdmi);
1098 /* Switched to another (d) power-save mode */
1099 msleep(10);
1100
Laurent Pinchart72957522011-09-18 14:18:28 +02001101 if (ch && ch->notify)
1102 ch->notify(ch, SH_MOBILE_LCDC_EVENT_DISPLAY_CONNECT,
Laurent Pincharte0c86012011-11-29 01:05:47 +01001103 &hdmi->mode, &hdmi->monspec);
Guennadi Liakhovetski6011bde2010-07-21 10:13:21 +00001104 } else {
Guennadi Liakhovetski91d63f82010-11-04 11:05:55 +00001105 hdmi->monspec.modedb_len = 0;
1106 fb_destroy_modedb(hdmi->monspec.modedb);
1107 hdmi->monspec.modedb = NULL;
1108
Laurent Pinchart72957522011-09-18 14:18:28 +02001109 if (ch && ch->notify)
1110 ch->notify(ch, SH_MOBILE_LCDC_EVENT_DISPLAY_DISCONNECT,
Laurent Pincharte0c86012011-11-29 01:05:47 +01001111 NULL, NULL);
Guennadi Liakhovetski6011bde2010-07-21 10:13:21 +00001112
Laurent Pinchart72957522011-09-18 14:18:28 +02001113 ret = 0;
Guennadi Liakhovetski6011bde2010-07-21 10:13:21 +00001114 }
1115
Guennadi Liakhovetski6de9edd2010-09-03 07:20:23 +00001116out:
Guennadi Liakhovetski4232f602010-11-11 14:45:09 +00001117 if (ret < 0 && ret != -EAGAIN)
Guennadi Liakhovetskiafe417c2010-09-03 07:20:39 +00001118 hdmi->hp_state = HDMI_HOTPLUG_DISCONNECTED;
Guennadi Liakhovetski6de9edd2010-09-03 07:20:23 +00001119
Laurent Pinchart134d22e2011-09-09 16:08:02 +02001120 dev_dbg(hdmi->dev, "%s(%p): end\n", __func__, hdmi);
Guennadi Liakhovetski6011bde2010-07-21 10:13:21 +00001121}
1122
1123static int __init sh_hdmi_probe(struct platform_device *pdev)
1124{
1125 struct sh_mobile_hdmi_info *pdata = pdev->dev.platform_data;
1126 struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1127 int irq = platform_get_irq(pdev, 0), ret;
1128 struct sh_hdmi *hdmi;
1129 long rate;
1130
1131 if (!res || !pdata || irq < 0)
1132 return -ENODEV;
1133
1134 hdmi = kzalloc(sizeof(*hdmi), GFP_KERNEL);
1135 if (!hdmi) {
1136 dev_err(&pdev->dev, "Cannot allocate device data\n");
1137 return -ENOMEM;
1138 }
1139
1140 hdmi->dev = &pdev->dev;
Laurent Pinchart8511ea42011-09-11 18:27:50 +02001141 hdmi->entity.owner = THIS_MODULE;
1142 hdmi->entity.ops = &sh_hdmi_ops;
Guennadi Liakhovetski6011bde2010-07-21 10:13:21 +00001143
1144 hdmi->hdmi_clk = clk_get(&pdev->dev, "ick");
1145 if (IS_ERR(hdmi->hdmi_clk)) {
1146 ret = PTR_ERR(hdmi->hdmi_clk);
1147 dev_err(&pdev->dev, "Unable to get clock: %d\n", ret);
1148 goto egetclk;
1149 }
1150
Guennadi Liakhovetskic36940e2010-11-02 11:27:16 +00001151 /* An arbitrary relaxed pixclock just to get things started: from standard 480p */
1152 rate = clk_round_rate(hdmi->hdmi_clk, PICOS2KHZ(37037));
1153 if (rate > 0)
1154 rate = sh_hdmi_clk_configure(hdmi, rate, 0);
1155
Guennadi Liakhovetski6011bde2010-07-21 10:13:21 +00001156 if (rate < 0) {
1157 ret = rate;
Guennadi Liakhovetski6011bde2010-07-21 10:13:21 +00001158 goto erate;
1159 }
1160
Guennadi Liakhovetskic36940e2010-11-02 11:27:16 +00001161 ret = clk_enable(hdmi->hdmi_clk);
1162 if (ret < 0) {
1163 dev_err(hdmi->dev, "Cannot enable clock: %d\n", ret);
1164 goto erate;
1165 }
1166
Guennadi Liakhovetskiafe417c2010-09-03 07:20:39 +00001167 dev_dbg(&pdev->dev, "Enabled HDMI clock at %luHz\n", rate);
Guennadi Liakhovetski6011bde2010-07-21 10:13:21 +00001168
1169 if (!request_mem_region(res->start, resource_size(res), dev_name(&pdev->dev))) {
1170 dev_err(&pdev->dev, "HDMI register region already claimed\n");
1171 ret = -EBUSY;
1172 goto ereqreg;
1173 }
1174
1175 hdmi->base = ioremap(res->start, resource_size(res));
1176 if (!hdmi->base) {
1177 dev_err(&pdev->dev, "HDMI register region already claimed\n");
1178 ret = -ENOMEM;
1179 goto emap;
1180 }
1181
Laurent Pinchart8511ea42011-09-11 18:27:50 +02001182 platform_set_drvdata(pdev, &hdmi->entity);
Guennadi Liakhovetski6011bde2010-07-21 10:13:21 +00001183
Guennadi Liakhovetski6aa966e2010-09-03 07:20:31 +00001184 INIT_DELAYED_WORK(&hdmi->edid_work, sh_hdmi_edid_work_fn);
Guennadi Liakhovetski6011bde2010-07-21 10:13:21 +00001185
1186 pm_runtime_enable(&pdev->dev);
Guennadi Liakhovetskid521dd92011-06-14 14:27:22 +00001187 pm_runtime_get_sync(&pdev->dev);
Guennadi Liakhovetski6011bde2010-07-21 10:13:21 +00001188
Kuninori Morimotoe0defc82012-05-07 21:07:20 -07001189 /* init interrupt polarity */
1190 if (pdata->flags & HDMI_OUTPUT_PUSH_PULL)
1191 hdmi_bit_set(hdmi, 0x02, 0x02, HDMI_SYSTEM_CTRL);
1192
1193 if (pdata->flags & HDMI_OUTPUT_POLARITY_HI)
1194 hdmi_bit_set(hdmi, 0x01, 0x01, HDMI_SYSTEM_CTRL);
1195
Guennadi Liakhovetskic36940e2010-11-02 11:27:16 +00001196 /* Product and revision IDs are 0 in sh-mobile version */
1197 dev_info(&pdev->dev, "Detected HDMI controller 0x%x:0x%x\n",
1198 hdmi_read(hdmi, HDMI_PRODUCT_ID), hdmi_read(hdmi, HDMI_REVISION_ID));
1199
Guennadi Liakhovetski6011bde2010-07-21 10:13:21 +00001200 ret = request_irq(irq, sh_hdmi_hotplug, 0,
1201 dev_name(&pdev->dev), hdmi);
1202 if (ret < 0) {
1203 dev_err(&pdev->dev, "Unable to request irq: %d\n", ret);
1204 goto ereqirq;
1205 }
1206
Russell Kingb3773302010-10-28 20:14:38 +01001207 ret = snd_soc_register_codec(&pdev->dev,
1208 &soc_codec_dev_sh_hdmi, &sh_hdmi_dai, 1);
1209 if (ret < 0) {
1210 dev_err(&pdev->dev, "codec registration failed\n");
1211 goto ecodec;
1212 }
1213
Guennadi Liakhovetski6011bde2010-07-21 10:13:21 +00001214 return 0;
1215
Russell Kingb3773302010-10-28 20:14:38 +01001216ecodec:
1217 free_irq(irq, hdmi);
Guennadi Liakhovetski6011bde2010-07-21 10:13:21 +00001218ereqirq:
Guennadi Liakhovetskid521dd92011-06-14 14:27:22 +00001219 pm_runtime_put(&pdev->dev);
Guennadi Liakhovetski6011bde2010-07-21 10:13:21 +00001220 pm_runtime_disable(&pdev->dev);
1221 iounmap(hdmi->base);
1222emap:
1223 release_mem_region(res->start, resource_size(res));
1224ereqreg:
1225 clk_disable(hdmi->hdmi_clk);
Guennadi Liakhovetski6011bde2010-07-21 10:13:21 +00001226erate:
1227 clk_put(hdmi->hdmi_clk);
1228egetclk:
1229 kfree(hdmi);
1230
1231 return ret;
1232}
1233
1234static int __exit sh_hdmi_remove(struct platform_device *pdev)
1235{
Laurent Pinchart8511ea42011-09-11 18:27:50 +02001236 struct sh_hdmi *hdmi = entity_to_sh_hdmi(platform_get_drvdata(pdev));
Guennadi Liakhovetski6011bde2010-07-21 10:13:21 +00001237 struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1238 int irq = platform_get_irq(pdev, 0);
1239
Kuninori Morimoto1d6be332010-08-31 14:47:07 +09001240 snd_soc_unregister_codec(&pdev->dev);
1241
Guennadi Liakhovetski6de9edd2010-09-03 07:20:23 +00001242 /* No new work will be scheduled, wait for running ISR */
Guennadi Liakhovetski6011bde2010-07-21 10:13:21 +00001243 free_irq(irq, hdmi);
Guennadi Liakhovetski6de9edd2010-09-03 07:20:23 +00001244 /* Wait for already scheduled work */
Guennadi Liakhovetski6011bde2010-07-21 10:13:21 +00001245 cancel_delayed_work_sync(&hdmi->edid_work);
Guennadi Liakhovetskid521dd92011-06-14 14:27:22 +00001246 pm_runtime_put(&pdev->dev);
Guennadi Liakhovetski6de9edd2010-09-03 07:20:23 +00001247 pm_runtime_disable(&pdev->dev);
Guennadi Liakhovetski6011bde2010-07-21 10:13:21 +00001248 clk_disable(hdmi->hdmi_clk);
1249 clk_put(hdmi->hdmi_clk);
1250 iounmap(hdmi->base);
1251 release_mem_region(res->start, resource_size(res));
Guennadi Liakhovetski6011bde2010-07-21 10:13:21 +00001252 kfree(hdmi);
1253
1254 return 0;
1255}
1256
1257static struct platform_driver sh_hdmi_driver = {
1258 .remove = __exit_p(sh_hdmi_remove),
1259 .driver = {
1260 .name = "sh-mobile-hdmi",
1261 },
1262};
1263
1264static int __init sh_hdmi_init(void)
1265{
1266 return platform_driver_probe(&sh_hdmi_driver, sh_hdmi_probe);
1267}
1268module_init(sh_hdmi_init);
1269
1270static void __exit sh_hdmi_exit(void)
1271{
1272 platform_driver_unregister(&sh_hdmi_driver);
1273}
1274module_exit(sh_hdmi_exit);
1275
1276MODULE_AUTHOR("Guennadi Liakhovetski <g.liakhovetski@gmx.de>");
1277MODULE_DESCRIPTION("SuperH / ARM-shmobile HDMI driver");
1278MODULE_LICENSE("GPL v2");