blob: c7865f30ffd1f453022cf1ce1c2411012a9aa579 [file] [log] [blame]
Stephen M. Cameronedd16362009-12-08 14:09:11 -08001/*
2 * Disk Array driver for HP Smart Array SAS controllers
3 * Copyright 2000, 2009 Hewlett-Packard Development Company, L.P.
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; version 2 of the License.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
12 * NON INFRINGEMENT. See the GNU General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the Free Software
16 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
17 *
18 * Questions/Comments/Bugfixes to iss_storagedev@hp.com
19 *
20 */
21#ifndef HPSA_H
22#define HPSA_H
23
24#include <scsi/scsicam.h>
25
26#define IO_OK 0
27#define IO_ERROR 1
28
29struct ctlr_info;
30
31struct access_method {
32 void (*submit_command)(struct ctlr_info *h,
33 struct CommandList *c);
34 void (*set_intr_mask)(struct ctlr_info *h, unsigned long val);
35 unsigned long (*fifo_full)(struct ctlr_info *h);
Stephen M. Cameron900c5442010-02-04 08:42:35 -060036 bool (*intr_pending)(struct ctlr_info *h);
Matt Gates254f7962012-05-01 11:43:06 -050037 unsigned long (*command_completed)(struct ctlr_info *h, u8 q);
Stephen M. Cameronedd16362009-12-08 14:09:11 -080038};
39
40struct hpsa_scsi_dev_t {
41 int devtype;
42 int bus, target, lun; /* as presented to the OS */
43 unsigned char scsi3addr[8]; /* as presented to the HW */
44#define RAID_CTLR_LUNID "\0\0\0\0\0\0\0\0"
45 unsigned char device_id[16]; /* from inquiry pg. 0x83 */
46 unsigned char vendor[8]; /* bytes 8-15 of inquiry data */
47 unsigned char model[16]; /* bytes 16-31 of inquiry data */
Stephen M. Cameronedd16362009-12-08 14:09:11 -080048 unsigned char raid_level; /* from inquiry page 0xC1 */
Matt Gatese1f7de02014-02-18 13:55:17 -060049 u32 ioaccel_handle;
Stephen M. Cameronedd16362009-12-08 14:09:11 -080050};
51
Matt Gates254f7962012-05-01 11:43:06 -050052struct reply_pool {
53 u64 *head;
54 size_t size;
55 u8 wraparound;
56 u32 current_entry;
57};
58
Stephen M. Cameronedd16362009-12-08 14:09:11 -080059struct ctlr_info {
60 int ctlr;
61 char devname[8];
62 char *product_name;
Stephen M. Cameronedd16362009-12-08 14:09:11 -080063 struct pci_dev *pdev;
Stephen M. Cameron01a02ff2010-02-04 08:41:33 -060064 u32 board_id;
Stephen M. Cameronedd16362009-12-08 14:09:11 -080065 void __iomem *vaddr;
66 unsigned long paddr;
67 int nr_cmds; /* Number of commands allowed on this controller */
68 struct CfgTable __iomem *cfgtable;
69 int interrupts_enabled;
70 int major;
71 int max_commands;
72 int commands_outstanding;
73 int max_outstanding; /* Debug */
74 int usage_count; /* number of opens all all minor devices */
Don Brace303932f2010-02-04 08:42:40 -060075# define PERF_MODE_INT 0
76# define DOORBELL_INT 1
Stephen M. Cameronedd16362009-12-08 14:09:11 -080077# define SIMPLE_MODE_INT 2
78# define MEMQ_MODE_INT 3
Matt Gates254f7962012-05-01 11:43:06 -050079 unsigned int intr[MAX_REPLY_QUEUES];
Stephen M. Cameronedd16362009-12-08 14:09:11 -080080 unsigned int msix_vector;
81 unsigned int msi_vector;
Stephen M. Camerona9a3a272011-02-15 15:32:53 -060082 int intr_mode; /* either PERF_MODE_INT or SIMPLE_MODE_INT */
Stephen M. Cameronedd16362009-12-08 14:09:11 -080083 struct access_method access;
84
85 /* queue and queue Info */
Stephen M. Cameron9e0fc762011-02-15 15:32:48 -060086 struct list_head reqQ;
87 struct list_head cmpQ;
Stephen M. Cameronedd16362009-12-08 14:09:11 -080088 unsigned int Qdepth;
Stephen M. Cameronedd16362009-12-08 14:09:11 -080089 unsigned int maxSG;
90 spinlock_t lock;
Stephen M. Cameron33a2ffc2010-02-25 14:03:27 -060091 int maxsgentries;
92 u8 max_cmd_sg_entries;
93 int chainsize;
94 struct SGDescriptor **cmd_sg_list;
Stephen M. Cameronedd16362009-12-08 14:09:11 -080095
96 /* pointers to command and error info pool */
97 struct CommandList *cmd_pool;
98 dma_addr_t cmd_pool_dhandle;
Matt Gatese1f7de02014-02-18 13:55:17 -060099 struct io_accel1_cmd *ioaccel_cmd_pool;
100 dma_addr_t ioaccel_cmd_pool_dhandle;
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800101 struct ErrorInfo *errinfo_pool;
102 dma_addr_t errinfo_pool_dhandle;
103 unsigned long *cmd_pool_bits;
Stephen M. Camerona08a8472010-02-04 08:43:16 -0600104 int scan_finished;
105 spinlock_t scan_lock;
106 wait_queue_head_t scan_wait_queue;
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800107
108 struct Scsi_Host *scsi_host;
109 spinlock_t devlock; /* to protect hba[ctlr]->dev[]; */
110 int ndevices; /* number of used elements in .dev[] array. */
Scott Teelcfe5bad2011-10-26 16:21:07 -0500111 struct hpsa_scsi_dev_t *dev[HPSA_MAX_DEVICES];
Don Brace303932f2010-02-04 08:42:40 -0600112 /*
113 * Performant mode tables.
114 */
115 u32 trans_support;
116 u32 trans_offset;
117 struct TransTable_struct *transtable;
118 unsigned long transMethod;
119
Stephen M. Cameron0390f0c2013-09-23 13:34:12 -0500120 /* cap concurrent passthrus at some reasonable maximum */
121#define HPSA_MAX_CONCURRENT_PASSTHRUS (20)
122 spinlock_t passthru_count_lock; /* protects passthru_count */
123 int passthru_count;
124
Don Brace303932f2010-02-04 08:42:40 -0600125 /*
Matt Gates254f7962012-05-01 11:43:06 -0500126 * Performant mode completion buffers
Don Brace303932f2010-02-04 08:42:40 -0600127 */
128 u64 *reply_pool;
Don Brace303932f2010-02-04 08:42:40 -0600129 size_t reply_pool_size;
Matt Gates254f7962012-05-01 11:43:06 -0500130 struct reply_pool reply_queue[MAX_REPLY_QUEUES];
131 u8 nreply_queues;
132 dma_addr_t reply_pool_dhandle;
Don Brace303932f2010-02-04 08:42:40 -0600133 u32 *blockFetchTable;
Matt Gatese1f7de02014-02-18 13:55:17 -0600134 u32 *ioaccel1_blockFetchTable;
Stephen M. Cameron339b2b12010-02-04 08:42:50 -0600135 unsigned char *hba_inquiry_data;
Stephen M. Camerona0c12412011-10-26 16:22:04 -0500136 u64 last_intr_timestamp;
137 u32 last_heartbeat;
138 u64 last_heartbeat_timestamp;
Stephen M. Camerone85c5972012-05-01 11:43:42 -0500139 u32 heartbeat_sample_interval;
140 atomic_t firmware_flash_in_progress;
Stephen M. Camerona0c12412011-10-26 16:22:04 -0500141 u32 lockup_detected;
Stephen M. Cameron8a98db732013-12-04 17:10:07 -0600142 struct delayed_work monitor_ctlr_work;
143 int remove_in_progress;
Stephen M. Cameron396883e2013-09-23 13:34:17 -0500144 u32 fifo_recently_full;
Matt Gates254f7962012-05-01 11:43:06 -0500145 /* Address of h->q[x] is passed to intr handler to know which queue */
146 u8 q[MAX_REPLY_QUEUES];
Stephen M. Cameron75167d22012-05-01 11:42:51 -0500147 u32 TMFSupportFlags; /* cache what task mgmt funcs are supported. */
148#define HPSATMF_BITS_SUPPORTED (1 << 0)
149#define HPSATMF_PHYS_LUN_RESET (1 << 1)
150#define HPSATMF_PHYS_NEX_RESET (1 << 2)
151#define HPSATMF_PHYS_TASK_ABORT (1 << 3)
152#define HPSATMF_PHYS_TSET_ABORT (1 << 4)
153#define HPSATMF_PHYS_CLEAR_ACA (1 << 5)
154#define HPSATMF_PHYS_CLEAR_TSET (1 << 6)
155#define HPSATMF_PHYS_QRY_TASK (1 << 7)
156#define HPSATMF_PHYS_QRY_TSET (1 << 8)
157#define HPSATMF_PHYS_QRY_ASYNC (1 << 9)
158#define HPSATMF_MASK_SUPPORTED (1 << 16)
159#define HPSATMF_LOG_LUN_RESET (1 << 17)
160#define HPSATMF_LOG_NEX_RESET (1 << 18)
161#define HPSATMF_LOG_TASK_ABORT (1 << 19)
162#define HPSATMF_LOG_TSET_ABORT (1 << 20)
163#define HPSATMF_LOG_CLEAR_ACA (1 << 21)
164#define HPSATMF_LOG_CLEAR_TSET (1 << 22)
165#define HPSATMF_LOG_QRY_TASK (1 << 23)
166#define HPSATMF_LOG_QRY_TSET (1 << 24)
167#define HPSATMF_LOG_QRY_ASYNC (1 << 25)
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800168};
169#define HPSA_ABORT_MSG 0
170#define HPSA_DEVICE_RESET_MSG 1
Stephen M. Cameron64670ac2011-05-03 14:59:51 -0500171#define HPSA_RESET_TYPE_CONTROLLER 0x00
172#define HPSA_RESET_TYPE_BUS 0x01
173#define HPSA_RESET_TYPE_TARGET 0x03
174#define HPSA_RESET_TYPE_LUN 0x04
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800175#define HPSA_MSG_SEND_RETRY_LIMIT 10
Stephen M. Cameron516fda42011-05-03 14:59:15 -0500176#define HPSA_MSG_SEND_RETRY_INTERVAL_MSECS (10000)
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800177
178/* Maximum time in seconds driver will wait for command completions
179 * when polling before giving up.
180 */
181#define HPSA_MAX_POLL_TIME_SECS (20)
182
183/* During SCSI error recovery, HPSA_TUR_RETRY_LIMIT defines
184 * how many times to retry TEST UNIT READY on a device
185 * while waiting for it to become ready before giving up.
186 * HPSA_MAX_WAIT_INTERVAL_SECS is the max wait interval
187 * between sending TURs while waiting for a device
188 * to become ready.
189 */
190#define HPSA_TUR_RETRY_LIMIT (20)
191#define HPSA_MAX_WAIT_INTERVAL_SECS (30)
192
193/* HPSA_BOARD_READY_WAIT_SECS is how long to wait for a board
194 * to become ready, in seconds, before giving up on it.
195 * HPSA_BOARD_READY_POLL_INTERVAL_MSECS * is how long to wait
196 * between polling the board to see if it is ready, in
197 * milliseconds. HPSA_BOARD_READY_POLL_INTERVAL and
198 * HPSA_BOARD_READY_ITERATIONS are derived from those.
199 */
200#define HPSA_BOARD_READY_WAIT_SECS (120)
Stephen M. Cameron2ed71272011-05-03 14:59:31 -0500201#define HPSA_BOARD_NOT_READY_WAIT_SECS (100)
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800202#define HPSA_BOARD_READY_POLL_INTERVAL_MSECS (100)
203#define HPSA_BOARD_READY_POLL_INTERVAL \
204 ((HPSA_BOARD_READY_POLL_INTERVAL_MSECS * HZ) / 1000)
205#define HPSA_BOARD_READY_ITERATIONS \
206 ((HPSA_BOARD_READY_WAIT_SECS * 1000) / \
207 HPSA_BOARD_READY_POLL_INTERVAL_MSECS)
Stephen M. Cameronfe5389c2011-01-06 14:48:03 -0600208#define HPSA_BOARD_NOT_READY_ITERATIONS \
209 ((HPSA_BOARD_NOT_READY_WAIT_SECS * 1000) / \
210 HPSA_BOARD_READY_POLL_INTERVAL_MSECS)
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800211#define HPSA_POST_RESET_PAUSE_MSECS (3000)
212#define HPSA_POST_RESET_NOOP_RETRIES (12)
213
214/* Defining the diffent access_menthods */
215/*
216 * Memory mapped FIFO interface (SMART 53xx cards)
217 */
218#define SA5_DOORBELL 0x20
219#define SA5_REQUEST_PORT_OFFSET 0x40
220#define SA5_REPLY_INTR_MASK_OFFSET 0x34
221#define SA5_REPLY_PORT_OFFSET 0x44
222#define SA5_INTR_STATUS 0x30
223#define SA5_SCRATCHPAD_OFFSET 0xB0
224
225#define SA5_CTCFG_OFFSET 0xB4
226#define SA5_CTMEM_OFFSET 0xB8
227
228#define SA5_INTR_OFF 0x08
229#define SA5B_INTR_OFF 0x04
230#define SA5_INTR_PENDING 0x08
231#define SA5B_INTR_PENDING 0x04
232#define FIFO_EMPTY 0xffffffff
233#define HPSA_FIRMWARE_READY 0xffff0000 /* value in scratchpad register */
234
235#define HPSA_ERROR_BIT 0x02
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800236
Don Brace303932f2010-02-04 08:42:40 -0600237/* Performant mode flags */
238#define SA5_PERF_INTR_PENDING 0x04
239#define SA5_PERF_INTR_OFF 0x05
240#define SA5_OUTDB_STATUS_PERF_BIT 0x01
241#define SA5_OUTDB_CLEAR_PERF_BIT 0x01
242#define SA5_OUTDB_CLEAR 0xA0
243#define SA5_OUTDB_CLEAR_PERF_BIT 0x01
244#define SA5_OUTDB_STATUS 0x9C
245
246
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800247#define HPSA_INTR_ON 1
248#define HPSA_INTR_OFF 0
249/*
250 Send the command to the hardware
251*/
252static void SA5_submit_command(struct ctlr_info *h,
253 struct CommandList *c)
254{
Don Brace303932f2010-02-04 08:42:40 -0600255 dev_dbg(&h->pdev->dev, "Sending %x, tag = %x\n", c->busaddr,
256 c->Header.Tag.lower);
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800257 writel(c->busaddr, h->vaddr + SA5_REQUEST_PORT_OFFSET);
Stephen M. Cameronfec62c32011-07-21 13:16:05 -0500258 (void) readl(h->vaddr + SA5_SCRATCHPAD_OFFSET);
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800259}
260
261/*
262 * This card is the opposite of the other cards.
263 * 0 turns interrupts on...
264 * 0x08 turns them off...
265 */
266static void SA5_intr_mask(struct ctlr_info *h, unsigned long val)
267{
268 if (val) { /* Turn interrupts on */
269 h->interrupts_enabled = 1;
270 writel(0, h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
Stephen M. Cameron8cd21da2011-05-03 14:58:55 -0500271 (void) readl(h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800272 } else { /* Turn them off */
273 h->interrupts_enabled = 0;
274 writel(SA5_INTR_OFF,
275 h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
Stephen M. Cameron8cd21da2011-05-03 14:58:55 -0500276 (void) readl(h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800277 }
278}
Don Brace303932f2010-02-04 08:42:40 -0600279
280static void SA5_performant_intr_mask(struct ctlr_info *h, unsigned long val)
281{
282 if (val) { /* turn on interrupts */
283 h->interrupts_enabled = 1;
284 writel(0, h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
Stephen M. Cameron8cd21da2011-05-03 14:58:55 -0500285 (void) readl(h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
Don Brace303932f2010-02-04 08:42:40 -0600286 } else {
287 h->interrupts_enabled = 0;
288 writel(SA5_PERF_INTR_OFF,
289 h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
Stephen M. Cameron8cd21da2011-05-03 14:58:55 -0500290 (void) readl(h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
Don Brace303932f2010-02-04 08:42:40 -0600291 }
292}
293
Matt Gates254f7962012-05-01 11:43:06 -0500294static unsigned long SA5_performant_completed(struct ctlr_info *h, u8 q)
Don Brace303932f2010-02-04 08:42:40 -0600295{
Matt Gates254f7962012-05-01 11:43:06 -0500296 struct reply_pool *rq = &h->reply_queue[q];
Matt Gatese16a33a2012-05-01 11:43:11 -0500297 unsigned long flags, register_value = FIFO_EMPTY;
Don Brace303932f2010-02-04 08:42:40 -0600298
Don Brace303932f2010-02-04 08:42:40 -0600299 /* msi auto clears the interrupt pending bit. */
300 if (!(h->msi_vector || h->msix_vector)) {
Stephen M. Cameron2c17d2d2012-05-01 11:42:30 -0500301 /* flush the controller write of the reply queue by reading
302 * outbound doorbell status register.
303 */
304 register_value = readl(h->vaddr + SA5_OUTDB_STATUS);
Don Brace303932f2010-02-04 08:42:40 -0600305 writel(SA5_OUTDB_CLEAR_PERF_BIT, h->vaddr + SA5_OUTDB_CLEAR);
306 /* Do a read in order to flush the write to the controller
307 * (as per spec.)
308 */
309 register_value = readl(h->vaddr + SA5_OUTDB_STATUS);
310 }
311
Matt Gates254f7962012-05-01 11:43:06 -0500312 if ((rq->head[rq->current_entry] & 1) == rq->wraparound) {
313 register_value = rq->head[rq->current_entry];
314 rq->current_entry++;
Matt Gatese16a33a2012-05-01 11:43:11 -0500315 spin_lock_irqsave(&h->lock, flags);
Don Brace303932f2010-02-04 08:42:40 -0600316 h->commands_outstanding--;
Matt Gatese16a33a2012-05-01 11:43:11 -0500317 spin_unlock_irqrestore(&h->lock, flags);
Don Brace303932f2010-02-04 08:42:40 -0600318 } else {
319 register_value = FIFO_EMPTY;
320 }
321 /* Check for wraparound */
Matt Gates254f7962012-05-01 11:43:06 -0500322 if (rq->current_entry == h->max_commands) {
323 rq->current_entry = 0;
324 rq->wraparound ^= 1;
Don Brace303932f2010-02-04 08:42:40 -0600325 }
Don Brace303932f2010-02-04 08:42:40 -0600326 return register_value;
327}
328
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800329/*
330 * Returns true if fifo is full.
331 *
332 */
333static unsigned long SA5_fifo_full(struct ctlr_info *h)
334{
335 if (h->commands_outstanding >= h->max_commands)
336 return 1;
337 else
338 return 0;
339
340}
341/*
342 * returns value read from hardware.
343 * returns FIFO_EMPTY if there is nothing to read
344 */
Matt Gates254f7962012-05-01 11:43:06 -0500345static unsigned long SA5_completed(struct ctlr_info *h,
346 __attribute__((unused)) u8 q)
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800347{
348 unsigned long register_value
349 = readl(h->vaddr + SA5_REPLY_PORT_OFFSET);
Matt Gatese16a33a2012-05-01 11:43:11 -0500350 unsigned long flags;
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800351
Matt Gatese16a33a2012-05-01 11:43:11 -0500352 if (register_value != FIFO_EMPTY) {
353 spin_lock_irqsave(&h->lock, flags);
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800354 h->commands_outstanding--;
Matt Gatese16a33a2012-05-01 11:43:11 -0500355 spin_unlock_irqrestore(&h->lock, flags);
356 }
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800357
358#ifdef HPSA_DEBUG
359 if (register_value != FIFO_EMPTY)
Stephen M. Cameron84ca0be2010-02-04 08:42:30 -0600360 dev_dbg(&h->pdev->dev, "Read %lx back from board\n",
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800361 register_value);
362 else
Stephen M. Cameronf79cfec2012-01-19 14:00:59 -0600363 dev_dbg(&h->pdev->dev, "FIFO Empty read\n");
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800364#endif
365
366 return register_value;
367}
368/*
369 * Returns true if an interrupt is pending..
370 */
Stephen M. Cameron900c5442010-02-04 08:42:35 -0600371static bool SA5_intr_pending(struct ctlr_info *h)
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800372{
373 unsigned long register_value =
374 readl(h->vaddr + SA5_INTR_STATUS);
Stephen M. Cameron84ca0be2010-02-04 08:42:30 -0600375 dev_dbg(&h->pdev->dev, "intr_pending %lx\n", register_value);
Stephen M. Cameron900c5442010-02-04 08:42:35 -0600376 return register_value & SA5_INTR_PENDING;
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800377}
378
Don Brace303932f2010-02-04 08:42:40 -0600379static bool SA5_performant_intr_pending(struct ctlr_info *h)
380{
381 unsigned long register_value = readl(h->vaddr + SA5_INTR_STATUS);
382
383 if (!register_value)
384 return false;
385
386 if (h->msi_vector || h->msix_vector)
387 return true;
388
389 /* Read outbound doorbell to flush */
390 register_value = readl(h->vaddr + SA5_OUTDB_STATUS);
391 return register_value & SA5_OUTDB_STATUS_PERF_BIT;
392}
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800393
Matt Gatese1f7de02014-02-18 13:55:17 -0600394#define SA5_IOACCEL_MODE1_INTR_STATUS_CMP_BIT 0x100
395
396static bool SA5_ioaccel_mode1_intr_pending(struct ctlr_info *h)
397{
398 unsigned long register_value = readl(h->vaddr + SA5_INTR_STATUS);
399
400 return (register_value & SA5_IOACCEL_MODE1_INTR_STATUS_CMP_BIT) ?
401 true : false;
402}
403
404#define IOACCEL_MODE1_REPLY_QUEUE_INDEX 0x1A0
405#define IOACCEL_MODE1_PRODUCER_INDEX 0x1B8
406#define IOACCEL_MODE1_CONSUMER_INDEX 0x1BC
407#define IOACCEL_MODE1_REPLY_UNUSED 0xFFFFFFFFFFFFFFFFULL
408
409static unsigned long SA5_ioaccel_mode1_completed(struct ctlr_info *h,
410 u8 q)
411{
412 u64 register_value;
413 struct reply_pool *rq = &h->reply_queue[q];
414 unsigned long flags;
415
416 BUG_ON(q >= h->nreply_queues);
417
418 register_value = rq->head[rq->current_entry];
419 if (register_value != IOACCEL_MODE1_REPLY_UNUSED) {
420 rq->head[rq->current_entry] = IOACCEL_MODE1_REPLY_UNUSED;
421 if (++rq->current_entry == rq->size)
422 rq->current_entry = 0;
423 spin_lock_irqsave(&h->lock, flags);
424 h->commands_outstanding--;
425 spin_unlock_irqrestore(&h->lock, flags);
426 } else {
427 writel((q << 24) | rq->current_entry,
428 h->vaddr + IOACCEL_MODE1_CONSUMER_INDEX);
429 }
430 return (unsigned long) register_value;
431}
432
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800433static struct access_method SA5_access = {
434 SA5_submit_command,
435 SA5_intr_mask,
436 SA5_fifo_full,
437 SA5_intr_pending,
438 SA5_completed,
439};
440
Matt Gatese1f7de02014-02-18 13:55:17 -0600441static struct access_method SA5_ioaccel_mode1_access = {
442 SA5_submit_command,
443 SA5_performant_intr_mask,
444 SA5_fifo_full,
445 SA5_ioaccel_mode1_intr_pending,
446 SA5_ioaccel_mode1_completed,
447};
448
Don Brace303932f2010-02-04 08:42:40 -0600449static struct access_method SA5_performant_access = {
450 SA5_submit_command,
451 SA5_performant_intr_mask,
452 SA5_fifo_full,
453 SA5_performant_intr_pending,
454 SA5_performant_completed,
455};
456
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800457struct board_type {
Stephen M. Cameron01a02ff2010-02-04 08:41:33 -0600458 u32 board_id;
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800459 char *product_name;
460 struct access_method *access;
461};
462
Stephen M. Cameronedd16362009-12-08 14:09:11 -0800463#endif /* HPSA_H */
464