blob: a4d6cb0c0343a32c166f3003f65378e5a31da7f1 [file] [log] [blame]
Chris Leech0bbd5f42006-05-23 17:35:34 -07001/*
Shannon Nelson43d6e362007-10-16 01:27:39 -07002 * Intel I/OAT DMA Linux driver
Maciej Sosnowski211a22c2009-02-26 11:05:43 +01003 * Copyright(c) 2004 - 2009 Intel Corporation.
Chris Leech0bbd5f42006-05-23 17:35:34 -07004 *
5 * This program is free software; you can redistribute it and/or modify it
Shannon Nelson43d6e362007-10-16 01:27:39 -07006 * under the terms and conditions of the GNU General Public License,
7 * version 2, as published by the Free Software Foundation.
Chris Leech0bbd5f42006-05-23 17:35:34 -07008 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
Shannon Nelson43d6e362007-10-16 01:27:39 -070015 * this program; if not, write to the Free Software Foundation, Inc.,
16 * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
Chris Leech0bbd5f42006-05-23 17:35:34 -070017 *
Shannon Nelson43d6e362007-10-16 01:27:39 -070018 * The full GNU General Public License is included in this distribution in
19 * the file called "COPYING".
20 *
Chris Leech0bbd5f42006-05-23 17:35:34 -070021 */
22
23/*
24 * This driver supports an Intel I/OAT DMA engine, which does asynchronous
25 * copy operations.
26 */
27
28#include <linux/init.h>
29#include <linux/module.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Chris Leech0bbd5f42006-05-23 17:35:34 -070031#include <linux/pci.h>
32#include <linux/interrupt.h>
33#include <linux/dmaengine.h>
34#include <linux/delay.h>
David S. Miller6b00c922006-05-23 17:37:58 -070035#include <linux/dma-mapping.h>
Maciej Sosnowski09177e82008-07-22 10:07:33 -070036#include <linux/workqueue.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040037#include <linux/prefetch.h>
Venki Pallipadi3ad0b022008-10-22 16:34:52 -070038#include <linux/i7300_idle.h>
Dan Williams584ec222009-07-28 14:32:12 -070039#include "dma.h"
40#include "registers.h"
41#include "hw.h"
Chris Leech0bbd5f42006-05-23 17:35:34 -070042
Dan Williams5cbafa62009-08-26 13:01:44 -070043int ioat_pending_level = 4;
Shannon Nelson7bb67c12007-11-14 16:59:51 -080044module_param(ioat_pending_level, int, 0644);
45MODULE_PARM_DESC(ioat_pending_level,
46 "high-water mark for pushing ioat descriptors (default: 4)");
47
Chris Leech0bbd5f42006-05-23 17:35:34 -070048/* internal functions */
Dan Williams5cbafa62009-08-26 13:01:44 -070049static void ioat1_cleanup(struct ioat_dma_chan *ioat);
50static void ioat1_dma_start_null_desc(struct ioat_dma_chan *ioat);
Shannon Nelson3e037452007-10-16 01:27:40 -070051
52/**
53 * ioat_dma_do_interrupt - handler used for single vector interrupt mode
54 * @irq: interrupt id
55 * @data: interrupt data
56 */
57static irqreturn_t ioat_dma_do_interrupt(int irq, void *data)
58{
59 struct ioatdma_device *instance = data;
Dan Williamsdcbc8532009-07-28 14:44:50 -070060 struct ioat_chan_common *chan;
Shannon Nelson3e037452007-10-16 01:27:40 -070061 unsigned long attnstatus;
62 int bit;
63 u8 intrctrl;
64
65 intrctrl = readb(instance->reg_base + IOAT_INTRCTRL_OFFSET);
66
67 if (!(intrctrl & IOAT_INTRCTRL_MASTER_INT_EN))
68 return IRQ_NONE;
69
70 if (!(intrctrl & IOAT_INTRCTRL_INT_STATUS)) {
71 writeb(intrctrl, instance->reg_base + IOAT_INTRCTRL_OFFSET);
72 return IRQ_NONE;
73 }
74
75 attnstatus = readl(instance->reg_base + IOAT_ATTNSTATUS_OFFSET);
Akinobu Mita984b3f52010-03-05 13:41:37 -080076 for_each_set_bit(bit, &attnstatus, BITS_PER_LONG) {
Dan Williamsdcbc8532009-07-28 14:44:50 -070077 chan = ioat_chan_by_index(instance, bit);
78 tasklet_schedule(&chan->cleanup_task);
Shannon Nelson3e037452007-10-16 01:27:40 -070079 }
80
81 writeb(intrctrl, instance->reg_base + IOAT_INTRCTRL_OFFSET);
82 return IRQ_HANDLED;
83}
84
85/**
86 * ioat_dma_do_interrupt_msix - handler used for vector-per-channel interrupt mode
87 * @irq: interrupt id
88 * @data: interrupt data
89 */
90static irqreturn_t ioat_dma_do_interrupt_msix(int irq, void *data)
91{
Dan Williamsdcbc8532009-07-28 14:44:50 -070092 struct ioat_chan_common *chan = data;
Shannon Nelson3e037452007-10-16 01:27:40 -070093
Dan Williamsdcbc8532009-07-28 14:44:50 -070094 tasklet_schedule(&chan->cleanup_task);
Shannon Nelson3e037452007-10-16 01:27:40 -070095
96 return IRQ_HANDLED;
97}
98
Dan Williams5cbafa62009-08-26 13:01:44 -070099/* common channel initialization */
Dan Williamsaa4d72a2010-03-03 21:21:13 -0700100void ioat_init_channel(struct ioatdma_device *device, struct ioat_chan_common *chan, int idx)
Dan Williams5cbafa62009-08-26 13:01:44 -0700101{
102 struct dma_device *dma = &device->common;
Dan Williamsaa4d72a2010-03-03 21:21:13 -0700103 struct dma_chan *c = &chan->common;
104 unsigned long data = (unsigned long) c;
Dan Williams5cbafa62009-08-26 13:01:44 -0700105
106 chan->device = device;
107 chan->reg_base = device->reg_base + (0x80 * (idx + 1));
Dan Williams5cbafa62009-08-26 13:01:44 -0700108 spin_lock_init(&chan->cleanup_lock);
109 chan->common.device = dma;
110 list_add_tail(&chan->common.device_node, &dma->channels);
111 device->idx[idx] = chan;
Dan Williams09c8a5b2009-09-08 12:01:49 -0700112 init_timer(&chan->timer);
Dan Williamsaa4d72a2010-03-03 21:21:13 -0700113 chan->timer.function = device->timer_fn;
114 chan->timer.data = data;
115 tasklet_init(&chan->cleanup_task, device->cleanup_fn, data);
Dan Williams5cbafa62009-08-26 13:01:44 -0700116 tasklet_disable(&chan->cleanup_task);
117}
118
Shannon Nelson3e037452007-10-16 01:27:40 -0700119/**
Dan Williams5cbafa62009-08-26 13:01:44 -0700120 * ioat1_dma_enumerate_channels - find and initialize the device's channels
Shannon Nelson3e037452007-10-16 01:27:40 -0700121 * @device: the device to be enumerated
122 */
Dan Williams5cbafa62009-08-26 13:01:44 -0700123static int ioat1_enumerate_channels(struct ioatdma_device *device)
Chris Leech0bbd5f42006-05-23 17:35:34 -0700124{
125 u8 xfercap_scale;
126 u32 xfercap;
127 int i;
Dan Williamsdcbc8532009-07-28 14:44:50 -0700128 struct ioat_dma_chan *ioat;
Dan Williamse6c0b692009-09-08 17:29:44 -0700129 struct device *dev = &device->pdev->dev;
Dan Williamsf2427e22009-07-28 14:42:38 -0700130 struct dma_device *dma = &device->common;
Chris Leech0bbd5f42006-05-23 17:35:34 -0700131
Dan Williamsf2427e22009-07-28 14:42:38 -0700132 INIT_LIST_HEAD(&dma->channels);
133 dma->chancnt = readb(device->reg_base + IOAT_CHANCNT_OFFSET);
Dan Williamsbb320782009-09-08 12:01:14 -0700134 dma->chancnt &= 0x1f; /* bits [4:0] valid */
135 if (dma->chancnt > ARRAY_SIZE(device->idx)) {
136 dev_warn(dev, "(%d) exceeds max supported channels (%zu)\n",
137 dma->chancnt, ARRAY_SIZE(device->idx));
138 dma->chancnt = ARRAY_SIZE(device->idx);
139 }
Chris Leeche3828812007-03-08 09:57:35 -0800140 xfercap_scale = readb(device->reg_base + IOAT_XFERCAP_OFFSET);
Dan Williamsbb320782009-09-08 12:01:14 -0700141 xfercap_scale &= 0x1f; /* bits [4:0] valid */
Chris Leech0bbd5f42006-05-23 17:35:34 -0700142 xfercap = (xfercap_scale == 0 ? -1 : (1UL << xfercap_scale));
Dan Williams6df91832009-09-08 12:00:55 -0700143 dev_dbg(dev, "%s: xfercap = %d\n", __func__, xfercap);
Chris Leech0bbd5f42006-05-23 17:35:34 -0700144
Venki Pallipadif371be62008-10-23 15:39:06 -0700145#ifdef CONFIG_I7300_IDLE_IOAT_CHANNEL
Dan Williamsf2427e22009-07-28 14:42:38 -0700146 if (i7300_idle_platform_probe(NULL, NULL, 1) == 0)
147 dma->chancnt--;
Andy Henroid27471fd2008-10-09 11:45:22 -0700148#endif
Dan Williamsf2427e22009-07-28 14:42:38 -0700149 for (i = 0; i < dma->chancnt; i++) {
Dan Williamsdcbc8532009-07-28 14:44:50 -0700150 ioat = devm_kzalloc(dev, sizeof(*ioat), GFP_KERNEL);
Dan Williams5cbafa62009-08-26 13:01:44 -0700151 if (!ioat)
Chris Leech0bbd5f42006-05-23 17:35:34 -0700152 break;
Chris Leech0bbd5f42006-05-23 17:35:34 -0700153
Dan Williamsaa4d72a2010-03-03 21:21:13 -0700154 ioat_init_channel(device, &ioat->base, i);
Dan Williamsdcbc8532009-07-28 14:44:50 -0700155 ioat->xfercap = xfercap;
Dan Williamsdcbc8532009-07-28 14:44:50 -0700156 spin_lock_init(&ioat->desc_lock);
157 INIT_LIST_HEAD(&ioat->free_desc);
158 INIT_LIST_HEAD(&ioat->used_desc);
Chris Leech0bbd5f42006-05-23 17:35:34 -0700159 }
Dan Williams5cbafa62009-08-26 13:01:44 -0700160 dma->chancnt = i;
161 return i;
Chris Leech0bbd5f42006-05-23 17:35:34 -0700162}
163
Shannon Nelson711924b2007-12-17 16:20:08 -0800164/**
165 * ioat_dma_memcpy_issue_pending - push potentially unrecognized appended
166 * descriptors to hw
167 * @chan: DMA channel handle
168 */
Dan Williamsbc3c7022009-07-28 14:33:42 -0700169static inline void
Dan Williamsdcbc8532009-07-28 14:44:50 -0700170__ioat1_dma_memcpy_issue_pending(struct ioat_dma_chan *ioat)
Shannon Nelson711924b2007-12-17 16:20:08 -0800171{
Dan Williamsdcbc8532009-07-28 14:44:50 -0700172 void __iomem *reg_base = ioat->base.reg_base;
173
Dan Williams6df91832009-09-08 12:00:55 -0700174 dev_dbg(to_dev(&ioat->base), "%s: pending: %d\n",
175 __func__, ioat->pending);
Dan Williamsdcbc8532009-07-28 14:44:50 -0700176 ioat->pending = 0;
177 writeb(IOAT_CHANCMD_APPEND, reg_base + IOAT1_CHANCMD_OFFSET);
Shannon Nelson711924b2007-12-17 16:20:08 -0800178}
179
180static void ioat1_dma_memcpy_issue_pending(struct dma_chan *chan)
181{
Dan Williamsdcbc8532009-07-28 14:44:50 -0700182 struct ioat_dma_chan *ioat = to_ioat_chan(chan);
Shannon Nelson711924b2007-12-17 16:20:08 -0800183
Dan Williamsdcbc8532009-07-28 14:44:50 -0700184 if (ioat->pending > 0) {
185 spin_lock_bh(&ioat->desc_lock);
186 __ioat1_dma_memcpy_issue_pending(ioat);
187 spin_unlock_bh(&ioat->desc_lock);
Shannon Nelson711924b2007-12-17 16:20:08 -0800188 }
189}
190
Maciej Sosnowski09177e82008-07-22 10:07:33 -0700191/**
Dan Williams5cbafa62009-08-26 13:01:44 -0700192 * ioat1_reset_channel - restart a channel
Dan Williamsdcbc8532009-07-28 14:44:50 -0700193 * @ioat: IOAT DMA channel handle
Maciej Sosnowski09177e82008-07-22 10:07:33 -0700194 */
Dan Williams5cbafa62009-08-26 13:01:44 -0700195static void ioat1_reset_channel(struct ioat_dma_chan *ioat)
Maciej Sosnowski09177e82008-07-22 10:07:33 -0700196{
Dan Williamsdcbc8532009-07-28 14:44:50 -0700197 struct ioat_chan_common *chan = &ioat->base;
198 void __iomem *reg_base = chan->reg_base;
Maciej Sosnowski09177e82008-07-22 10:07:33 -0700199 u32 chansts, chanerr;
200
Dan Williams09c8a5b2009-09-08 12:01:49 -0700201 dev_warn(to_dev(chan), "reset\n");
Dan Williamsdcbc8532009-07-28 14:44:50 -0700202 chanerr = readl(reg_base + IOAT_CHANERR_OFFSET);
Dan Williams09c8a5b2009-09-08 12:01:49 -0700203 chansts = *chan->completion & IOAT_CHANSTS_STATUS;
Maciej Sosnowski09177e82008-07-22 10:07:33 -0700204 if (chanerr) {
Dan Williamsdcbc8532009-07-28 14:44:50 -0700205 dev_err(to_dev(chan),
Maciej Sosnowski09177e82008-07-22 10:07:33 -0700206 "chan%d, CHANSTS = 0x%08x CHANERR = 0x%04x, clearing\n",
Dan Williamsdcbc8532009-07-28 14:44:50 -0700207 chan_num(chan), chansts, chanerr);
208 writel(chanerr, reg_base + IOAT_CHANERR_OFFSET);
Maciej Sosnowski09177e82008-07-22 10:07:33 -0700209 }
210
211 /*
212 * whack it upside the head with a reset
213 * and wait for things to settle out.
214 * force the pending count to a really big negative
215 * to make sure no one forces an issue_pending
216 * while we're waiting.
217 */
218
Dan Williamsdcbc8532009-07-28 14:44:50 -0700219 ioat->pending = INT_MIN;
Maciej Sosnowski09177e82008-07-22 10:07:33 -0700220 writeb(IOAT_CHANCMD_RESET,
Dan Williamsdcbc8532009-07-28 14:44:50 -0700221 reg_base + IOAT_CHANCMD_OFFSET(chan->device->version));
Dan Williams09c8a5b2009-09-08 12:01:49 -0700222 set_bit(IOAT_RESET_PENDING, &chan->state);
223 mod_timer(&chan->timer, jiffies + RESET_DELAY);
Maciej Sosnowski09177e82008-07-22 10:07:33 -0700224}
225
Shannon Nelson7bb67c12007-11-14 16:59:51 -0800226static dma_cookie_t ioat1_tx_submit(struct dma_async_tx_descriptor *tx)
Dan Williams7405f742007-01-02 11:10:43 -0700227{
Dan Williamsdcbc8532009-07-28 14:44:50 -0700228 struct dma_chan *c = tx->chan;
229 struct ioat_dma_chan *ioat = to_ioat_chan(c);
Dan Williamsa0587bc2009-07-28 14:44:04 -0700230 struct ioat_desc_sw *desc = tx_to_ioat_desc(tx);
Dan Williams09c8a5b2009-09-08 12:01:49 -0700231 struct ioat_chan_common *chan = &ioat->base;
Dan Williamsa0587bc2009-07-28 14:44:04 -0700232 struct ioat_desc_sw *first;
233 struct ioat_desc_sw *chain_tail;
Dan Williams7405f742007-01-02 11:10:43 -0700234 dma_cookie_t cookie;
Shannon Nelson7f2b2912007-10-18 03:07:14 -0700235
Dan Williamsdcbc8532009-07-28 14:44:50 -0700236 spin_lock_bh(&ioat->desc_lock);
Dan Williams7405f742007-01-02 11:10:43 -0700237 /* cookie incr and addition to used_list must be atomic */
Dan Williamsdcbc8532009-07-28 14:44:50 -0700238 cookie = c->cookie;
Dan Williams7405f742007-01-02 11:10:43 -0700239 cookie++;
240 if (cookie < 0)
241 cookie = 1;
Dan Williamsdcbc8532009-07-28 14:44:50 -0700242 c->cookie = cookie;
243 tx->cookie = cookie;
Dan Williams6df91832009-09-08 12:00:55 -0700244 dev_dbg(to_dev(&ioat->base), "%s: cookie: %d\n", __func__, cookie);
Dan Williams7405f742007-01-02 11:10:43 -0700245
246 /* write address into NextDescriptor field of last desc in chain */
Dan Williamsea25968a2009-09-08 17:53:02 -0700247 first = to_ioat_desc(desc->tx_list.next);
Dan Williamsdcbc8532009-07-28 14:44:50 -0700248 chain_tail = to_ioat_desc(ioat->used_desc.prev);
Dan Williamsa0587bc2009-07-28 14:44:04 -0700249 /* make descriptor updates globally visible before chaining */
250 wmb();
251 chain_tail->hw->next = first->txd.phys;
Dan Williamsea25968a2009-09-08 17:53:02 -0700252 list_splice_tail_init(&desc->tx_list, &ioat->used_desc);
Dan Williams6df91832009-09-08 12:00:55 -0700253 dump_desc_dbg(ioat, chain_tail);
254 dump_desc_dbg(ioat, first);
Dan Williams7405f742007-01-02 11:10:43 -0700255
Dan Williams09c8a5b2009-09-08 12:01:49 -0700256 if (!test_and_set_bit(IOAT_COMPLETION_PENDING, &chan->state))
257 mod_timer(&chan->timer, jiffies + COMPLETION_TIMEOUT);
258
Dan Williams5669e312009-09-08 17:42:56 -0700259 ioat->active += desc->hw->tx_cnt;
Dan Williamsad643f52009-09-08 12:01:38 -0700260 ioat->pending += desc->hw->tx_cnt;
Dan Williamsdcbc8532009-07-28 14:44:50 -0700261 if (ioat->pending >= ioat_pending_level)
262 __ioat1_dma_memcpy_issue_pending(ioat);
263 spin_unlock_bh(&ioat->desc_lock);
Dan Williams7405f742007-01-02 11:10:43 -0700264
Dan Williams7405f742007-01-02 11:10:43 -0700265 return cookie;
266}
267
Shannon Nelson7bb67c12007-11-14 16:59:51 -0800268/**
269 * ioat_dma_alloc_descriptor - allocate and return a sw and hw descriptor pair
Dan Williamsdcbc8532009-07-28 14:44:50 -0700270 * @ioat: the channel supplying the memory pool for the descriptors
Shannon Nelson7bb67c12007-11-14 16:59:51 -0800271 * @flags: allocation flags
272 */
Dan Williamsbc3c7022009-07-28 14:33:42 -0700273static struct ioat_desc_sw *
Dan Williamsdcbc8532009-07-28 14:44:50 -0700274ioat_dma_alloc_descriptor(struct ioat_dma_chan *ioat, gfp_t flags)
Chris Leech0bbd5f42006-05-23 17:35:34 -0700275{
276 struct ioat_dma_descriptor *desc;
277 struct ioat_desc_sw *desc_sw;
Shannon Nelson8ab89562007-10-16 01:27:39 -0700278 struct ioatdma_device *ioatdma_device;
Chris Leech0bbd5f42006-05-23 17:35:34 -0700279 dma_addr_t phys;
280
Dan Williamsdcbc8532009-07-28 14:44:50 -0700281 ioatdma_device = ioat->base.device;
Shannon Nelson8ab89562007-10-16 01:27:39 -0700282 desc = pci_pool_alloc(ioatdma_device->dma_pool, flags, &phys);
Chris Leech0bbd5f42006-05-23 17:35:34 -0700283 if (unlikely(!desc))
284 return NULL;
285
286 desc_sw = kzalloc(sizeof(*desc_sw), flags);
287 if (unlikely(!desc_sw)) {
Shannon Nelson8ab89562007-10-16 01:27:39 -0700288 pci_pool_free(ioatdma_device->dma_pool, desc, phys);
Chris Leech0bbd5f42006-05-23 17:35:34 -0700289 return NULL;
290 }
291
292 memset(desc, 0, sizeof(*desc));
Shannon Nelson7bb67c12007-11-14 16:59:51 -0800293
Dan Williamsea25968a2009-09-08 17:53:02 -0700294 INIT_LIST_HEAD(&desc_sw->tx_list);
Dan Williams5cbafa62009-08-26 13:01:44 -0700295 dma_async_tx_descriptor_init(&desc_sw->txd, &ioat->base.common);
296 desc_sw->txd.tx_submit = ioat1_tx_submit;
Chris Leech0bbd5f42006-05-23 17:35:34 -0700297 desc_sw->hw = desc;
Dan Williamsbc3c7022009-07-28 14:33:42 -0700298 desc_sw->txd.phys = phys;
Dan Williams6df91832009-09-08 12:00:55 -0700299 set_desc_id(desc_sw, -1);
Chris Leech0bbd5f42006-05-23 17:35:34 -0700300
301 return desc_sw;
302}
303
Shannon Nelson7bb67c12007-11-14 16:59:51 -0800304static int ioat_initial_desc_count = 256;
305module_param(ioat_initial_desc_count, int, 0644);
306MODULE_PARM_DESC(ioat_initial_desc_count,
Dan Williams5cbafa62009-08-26 13:01:44 -0700307 "ioat1: initial descriptors per channel (default: 256)");
Shannon Nelson7bb67c12007-11-14 16:59:51 -0800308/**
Dan Williams5cbafa62009-08-26 13:01:44 -0700309 * ioat1_dma_alloc_chan_resources - returns the number of allocated descriptors
Shannon Nelson7bb67c12007-11-14 16:59:51 -0800310 * @chan: the channel to be filled out
311 */
Dan Williams5cbafa62009-08-26 13:01:44 -0700312static int ioat1_dma_alloc_chan_resources(struct dma_chan *c)
Chris Leech0bbd5f42006-05-23 17:35:34 -0700313{
Dan Williamsdcbc8532009-07-28 14:44:50 -0700314 struct ioat_dma_chan *ioat = to_ioat_chan(c);
315 struct ioat_chan_common *chan = &ioat->base;
Shannon Nelson711924b2007-12-17 16:20:08 -0800316 struct ioat_desc_sw *desc;
Chris Leech0bbd5f42006-05-23 17:35:34 -0700317 u32 chanerr;
318 int i;
319 LIST_HEAD(tmp_list);
320
Shannon Nelsone4223972007-08-24 23:02:53 -0700321 /* have we already been set up? */
Dan Williamsdcbc8532009-07-28 14:44:50 -0700322 if (!list_empty(&ioat->free_desc))
323 return ioat->desccount;
Chris Leech0bbd5f42006-05-23 17:35:34 -0700324
Shannon Nelson43d6e362007-10-16 01:27:39 -0700325 /* Setup register to interrupt and write completion status on error */
Dan Williamsf6ab95b2009-09-08 12:01:21 -0700326 writew(IOAT_CHANCTRL_RUN, chan->reg_base + IOAT_CHANCTRL_OFFSET);
Chris Leech0bbd5f42006-05-23 17:35:34 -0700327
Dan Williamsdcbc8532009-07-28 14:44:50 -0700328 chanerr = readl(chan->reg_base + IOAT_CHANERR_OFFSET);
Chris Leech0bbd5f42006-05-23 17:35:34 -0700329 if (chanerr) {
Dan Williamsdcbc8532009-07-28 14:44:50 -0700330 dev_err(to_dev(chan), "CHANERR = %x, clearing\n", chanerr);
331 writel(chanerr, chan->reg_base + IOAT_CHANERR_OFFSET);
Chris Leech0bbd5f42006-05-23 17:35:34 -0700332 }
333
334 /* Allocate descriptors */
Shannon Nelson7bb67c12007-11-14 16:59:51 -0800335 for (i = 0; i < ioat_initial_desc_count; i++) {
Dan Williamsdcbc8532009-07-28 14:44:50 -0700336 desc = ioat_dma_alloc_descriptor(ioat, GFP_KERNEL);
Chris Leech0bbd5f42006-05-23 17:35:34 -0700337 if (!desc) {
Dan Williamsdcbc8532009-07-28 14:44:50 -0700338 dev_err(to_dev(chan), "Only %d initial descriptors\n", i);
Chris Leech0bbd5f42006-05-23 17:35:34 -0700339 break;
340 }
Dan Williams6df91832009-09-08 12:00:55 -0700341 set_desc_id(desc, i);
Chris Leech0bbd5f42006-05-23 17:35:34 -0700342 list_add_tail(&desc->node, &tmp_list);
343 }
Dan Williamsdcbc8532009-07-28 14:44:50 -0700344 spin_lock_bh(&ioat->desc_lock);
345 ioat->desccount = i;
346 list_splice(&tmp_list, &ioat->free_desc);
Dan Williamsdcbc8532009-07-28 14:44:50 -0700347 spin_unlock_bh(&ioat->desc_lock);
Chris Leech0bbd5f42006-05-23 17:35:34 -0700348
349 /* allocate a completion writeback area */
350 /* doing 2 32bit writes to mmio since 1 64b write doesn't work */
Dan Williams4fb9b9e2009-09-08 12:01:04 -0700351 chan->completion = pci_pool_alloc(chan->device->completion_pool,
352 GFP_KERNEL, &chan->completion_dma);
353 memset(chan->completion, 0, sizeof(*chan->completion));
354 writel(((u64) chan->completion_dma) & 0x00000000FFFFFFFF,
Dan Williamsdcbc8532009-07-28 14:44:50 -0700355 chan->reg_base + IOAT_CHANCMP_OFFSET_LOW);
Dan Williams4fb9b9e2009-09-08 12:01:04 -0700356 writel(((u64) chan->completion_dma) >> 32,
Dan Williamsdcbc8532009-07-28 14:44:50 -0700357 chan->reg_base + IOAT_CHANCMP_OFFSET_HIGH);
Chris Leech0bbd5f42006-05-23 17:35:34 -0700358
Dan Williamsdcbc8532009-07-28 14:44:50 -0700359 tasklet_enable(&chan->cleanup_task);
Dan Williams5cbafa62009-08-26 13:01:44 -0700360 ioat1_dma_start_null_desc(ioat); /* give chain to dma device */
Dan Williams6df91832009-09-08 12:00:55 -0700361 dev_dbg(to_dev(chan), "%s: allocated %d descriptors\n",
362 __func__, ioat->desccount);
Dan Williamsdcbc8532009-07-28 14:44:50 -0700363 return ioat->desccount;
Chris Leech0bbd5f42006-05-23 17:35:34 -0700364}
365
Shannon Nelson7bb67c12007-11-14 16:59:51 -0800366/**
Dan Williams5cbafa62009-08-26 13:01:44 -0700367 * ioat1_dma_free_chan_resources - release all the descriptors
Shannon Nelson7bb67c12007-11-14 16:59:51 -0800368 * @chan: the channel to be cleaned
369 */
Dan Williams5cbafa62009-08-26 13:01:44 -0700370static void ioat1_dma_free_chan_resources(struct dma_chan *c)
Chris Leech0bbd5f42006-05-23 17:35:34 -0700371{
Dan Williamsdcbc8532009-07-28 14:44:50 -0700372 struct ioat_dma_chan *ioat = to_ioat_chan(c);
373 struct ioat_chan_common *chan = &ioat->base;
374 struct ioatdma_device *ioatdma_device = chan->device;
Chris Leech0bbd5f42006-05-23 17:35:34 -0700375 struct ioat_desc_sw *desc, *_desc;
Chris Leech0bbd5f42006-05-23 17:35:34 -0700376 int in_use_descs = 0;
377
Maciej Sosnowskic3d4f442008-11-07 01:45:52 +0000378 /* Before freeing channel resources first check
379 * if they have been previously allocated for this channel.
380 */
Dan Williamsdcbc8532009-07-28 14:44:50 -0700381 if (ioat->desccount == 0)
Maciej Sosnowskic3d4f442008-11-07 01:45:52 +0000382 return;
383
Dan Williamsdcbc8532009-07-28 14:44:50 -0700384 tasklet_disable(&chan->cleanup_task);
Dan Williams09c8a5b2009-09-08 12:01:49 -0700385 del_timer_sync(&chan->timer);
Dan Williams5cbafa62009-08-26 13:01:44 -0700386 ioat1_cleanup(ioat);
Chris Leech0bbd5f42006-05-23 17:35:34 -0700387
Shannon Nelson3e037452007-10-16 01:27:40 -0700388 /* Delay 100ms after reset to allow internal DMA logic to quiesce
389 * before removing DMA descriptor resources.
390 */
Shannon Nelson7bb67c12007-11-14 16:59:51 -0800391 writeb(IOAT_CHANCMD_RESET,
Dan Williamsdcbc8532009-07-28 14:44:50 -0700392 chan->reg_base + IOAT_CHANCMD_OFFSET(chan->device->version));
Shannon Nelson3e037452007-10-16 01:27:40 -0700393 mdelay(100);
Chris Leech0bbd5f42006-05-23 17:35:34 -0700394
Dan Williamsdcbc8532009-07-28 14:44:50 -0700395 spin_lock_bh(&ioat->desc_lock);
Dan Williams6df91832009-09-08 12:00:55 -0700396 list_for_each_entry_safe(desc, _desc, &ioat->used_desc, node) {
397 dev_dbg(to_dev(chan), "%s: freeing %d from used list\n",
398 __func__, desc_id(desc));
399 dump_desc_dbg(ioat, desc);
Dan Williams5cbafa62009-08-26 13:01:44 -0700400 in_use_descs++;
401 list_del(&desc->node);
Shannon Nelson8ab89562007-10-16 01:27:39 -0700402 pci_pool_free(ioatdma_device->dma_pool, desc->hw,
Dan Williamsbc3c7022009-07-28 14:33:42 -0700403 desc->txd.phys);
Chris Leech0bbd5f42006-05-23 17:35:34 -0700404 kfree(desc);
Dan Williams5cbafa62009-08-26 13:01:44 -0700405 }
406 list_for_each_entry_safe(desc, _desc,
407 &ioat->free_desc, node) {
408 list_del(&desc->node);
409 pci_pool_free(ioatdma_device->dma_pool, desc->hw,
410 desc->txd.phys);
411 kfree(desc);
Chris Leech0bbd5f42006-05-23 17:35:34 -0700412 }
Dan Williamsdcbc8532009-07-28 14:44:50 -0700413 spin_unlock_bh(&ioat->desc_lock);
Chris Leech0bbd5f42006-05-23 17:35:34 -0700414
Shannon Nelson8ab89562007-10-16 01:27:39 -0700415 pci_pool_free(ioatdma_device->completion_pool,
Dan Williams4fb9b9e2009-09-08 12:01:04 -0700416 chan->completion,
417 chan->completion_dma);
Chris Leech0bbd5f42006-05-23 17:35:34 -0700418
419 /* one is ok since we left it on there on purpose */
420 if (in_use_descs > 1)
Dan Williamsdcbc8532009-07-28 14:44:50 -0700421 dev_err(to_dev(chan), "Freeing %d in use descriptors!\n",
Chris Leech0bbd5f42006-05-23 17:35:34 -0700422 in_use_descs - 1);
423
Dan Williams4fb9b9e2009-09-08 12:01:04 -0700424 chan->last_completion = 0;
425 chan->completion_dma = 0;
Dan Williamsdcbc8532009-07-28 14:44:50 -0700426 ioat->pending = 0;
Dan Williamsdcbc8532009-07-28 14:44:50 -0700427 ioat->desccount = 0;
Shannon Nelson3e037452007-10-16 01:27:40 -0700428}
Shannon Nelson7f2b2912007-10-18 03:07:14 -0700429
Shannon Nelson3e037452007-10-16 01:27:40 -0700430/**
Dan Williamsdcbc8532009-07-28 14:44:50 -0700431 * ioat1_dma_get_next_descriptor - return the next available descriptor
432 * @ioat: IOAT DMA channel handle
Shannon Nelson3e037452007-10-16 01:27:40 -0700433 *
434 * Gets the next descriptor from the chain, and must be called with the
435 * channel's desc_lock held. Allocates more descriptors if the channel
436 * has run out.
437 */
Shannon Nelson7f2b2912007-10-18 03:07:14 -0700438static struct ioat_desc_sw *
Dan Williamsdcbc8532009-07-28 14:44:50 -0700439ioat1_dma_get_next_descriptor(struct ioat_dma_chan *ioat)
Shannon Nelson3e037452007-10-16 01:27:40 -0700440{
Shannon Nelson711924b2007-12-17 16:20:08 -0800441 struct ioat_desc_sw *new;
Shannon Nelson3e037452007-10-16 01:27:40 -0700442
Dan Williamsdcbc8532009-07-28 14:44:50 -0700443 if (!list_empty(&ioat->free_desc)) {
444 new = to_ioat_desc(ioat->free_desc.next);
Shannon Nelson3e037452007-10-16 01:27:40 -0700445 list_del(&new->node);
446 } else {
447 /* try to get another desc */
Dan Williamsdcbc8532009-07-28 14:44:50 -0700448 new = ioat_dma_alloc_descriptor(ioat, GFP_ATOMIC);
Shannon Nelson711924b2007-12-17 16:20:08 -0800449 if (!new) {
Dan Williamsdcbc8532009-07-28 14:44:50 -0700450 dev_err(to_dev(&ioat->base), "alloc failed\n");
Shannon Nelson711924b2007-12-17 16:20:08 -0800451 return NULL;
452 }
Shannon Nelson3e037452007-10-16 01:27:40 -0700453 }
Dan Williams6df91832009-09-08 12:00:55 -0700454 dev_dbg(to_dev(&ioat->base), "%s: allocated: %d\n",
455 __func__, desc_id(new));
Shannon Nelson3e037452007-10-16 01:27:40 -0700456 prefetch(new->hw);
457 return new;
Chris Leech0bbd5f42006-05-23 17:35:34 -0700458}
459
Dan Williamsbc3c7022009-07-28 14:33:42 -0700460static struct dma_async_tx_descriptor *
Dan Williamsdcbc8532009-07-28 14:44:50 -0700461ioat1_dma_prep_memcpy(struct dma_chan *c, dma_addr_t dma_dest,
Dan Williamsbc3c7022009-07-28 14:33:42 -0700462 dma_addr_t dma_src, size_t len, unsigned long flags)
Chris Leech0bbd5f42006-05-23 17:35:34 -0700463{
Dan Williamsdcbc8532009-07-28 14:44:50 -0700464 struct ioat_dma_chan *ioat = to_ioat_chan(c);
Dan Williamsa0587bc2009-07-28 14:44:04 -0700465 struct ioat_desc_sw *desc;
466 size_t copy;
467 LIST_HEAD(chain);
468 dma_addr_t src = dma_src;
469 dma_addr_t dest = dma_dest;
470 size_t total_len = len;
471 struct ioat_dma_descriptor *hw = NULL;
472 int tx_cnt = 0;
Chris Leech0bbd5f42006-05-23 17:35:34 -0700473
Dan Williamsdcbc8532009-07-28 14:44:50 -0700474 spin_lock_bh(&ioat->desc_lock);
Dan Williams5cbafa62009-08-26 13:01:44 -0700475 desc = ioat1_dma_get_next_descriptor(ioat);
Dan Williamsa0587bc2009-07-28 14:44:04 -0700476 do {
477 if (!desc)
478 break;
Chris Leech0bbd5f42006-05-23 17:35:34 -0700479
Dan Williamsa0587bc2009-07-28 14:44:04 -0700480 tx_cnt++;
Dan Williamsdcbc8532009-07-28 14:44:50 -0700481 copy = min_t(size_t, len, ioat->xfercap);
Dan Williamsa0587bc2009-07-28 14:44:04 -0700482
483 hw = desc->hw;
484 hw->size = copy;
485 hw->ctl = 0;
486 hw->src_addr = src;
487 hw->dst_addr = dest;
488
489 list_add_tail(&desc->node, &chain);
490
491 len -= copy;
492 dest += copy;
493 src += copy;
494 if (len) {
495 struct ioat_desc_sw *next;
496
497 async_tx_ack(&desc->txd);
Dan Williams5cbafa62009-08-26 13:01:44 -0700498 next = ioat1_dma_get_next_descriptor(ioat);
Dan Williamsa0587bc2009-07-28 14:44:04 -0700499 hw->next = next ? next->txd.phys : 0;
Dan Williams6df91832009-09-08 12:00:55 -0700500 dump_desc_dbg(ioat, desc);
Dan Williamsa0587bc2009-07-28 14:44:04 -0700501 desc = next;
502 } else
503 hw->next = 0;
504 } while (len);
505
506 if (!desc) {
Dan Williamsdcbc8532009-07-28 14:44:50 -0700507 struct ioat_chan_common *chan = &ioat->base;
508
509 dev_err(to_dev(chan),
Dan Williams5cbafa62009-08-26 13:01:44 -0700510 "chan%d - get_next_desc failed\n", chan_num(chan));
Dan Williamsdcbc8532009-07-28 14:44:50 -0700511 list_splice(&chain, &ioat->free_desc);
512 spin_unlock_bh(&ioat->desc_lock);
Shannon Nelson711924b2007-12-17 16:20:08 -0800513 return NULL;
Maciej Sosnowski09177e82008-07-22 10:07:33 -0700514 }
Dan Williamsdcbc8532009-07-28 14:44:50 -0700515 spin_unlock_bh(&ioat->desc_lock);
Dan Williamsa0587bc2009-07-28 14:44:04 -0700516
517 desc->txd.flags = flags;
Dan Williamsa0587bc2009-07-28 14:44:04 -0700518 desc->len = total_len;
Dan Williamsea25968a2009-09-08 17:53:02 -0700519 list_splice(&chain, &desc->tx_list);
Dan Williamsa0587bc2009-07-28 14:44:04 -0700520 hw->ctl_f.int_en = !!(flags & DMA_PREP_INTERRUPT);
521 hw->ctl_f.compl_write = 1;
Dan Williamsad643f52009-09-08 12:01:38 -0700522 hw->tx_cnt = tx_cnt;
Dan Williams6df91832009-09-08 12:00:55 -0700523 dump_desc_dbg(ioat, desc);
Dan Williamsa0587bc2009-07-28 14:44:04 -0700524
525 return &desc->txd;
Chris Leech0bbd5f42006-05-23 17:35:34 -0700526}
527
Dan Williamsaa4d72a2010-03-03 21:21:13 -0700528static void ioat1_cleanup_event(unsigned long data)
Shannon Nelson3e037452007-10-16 01:27:40 -0700529{
Dan Williamsaa4d72a2010-03-03 21:21:13 -0700530 struct ioat_dma_chan *ioat = to_ioat_chan((void *) data);
Dan Williamsf6ab95b2009-09-08 12:01:21 -0700531
Dan Williamsaa4d72a2010-03-03 21:21:13 -0700532 ioat1_cleanup(ioat);
533 writew(IOAT_CHANCTRL_RUN, ioat->base.reg_base + IOAT_CHANCTRL_OFFSET);
Shannon Nelson3e037452007-10-16 01:27:40 -0700534}
535
Dan Williams5cbafa62009-08-26 13:01:44 -0700536void ioat_dma_unmap(struct ioat_chan_common *chan, enum dma_ctrl_flags flags,
537 size_t len, struct ioat_dma_descriptor *hw)
Chris Leech0bbd5f42006-05-23 17:35:34 -0700538{
Dan Williams5cbafa62009-08-26 13:01:44 -0700539 struct pci_dev *pdev = chan->device->pdev;
540 size_t offset = len - hw->size;
541
542 if (!(flags & DMA_COMPL_SKIP_DEST_UNMAP))
543 ioat_unmap(pdev, hw->dst_addr - offset, len,
544 PCI_DMA_FROMDEVICE, flags, 1);
545
546 if (!(flags & DMA_COMPL_SKIP_SRC_UNMAP))
547 ioat_unmap(pdev, hw->src_addr - offset, len,
548 PCI_DMA_TODEVICE, flags, 0);
549}
550
551unsigned long ioat_get_current_completion(struct ioat_chan_common *chan)
552{
Chris Leech0bbd5f42006-05-23 17:35:34 -0700553 unsigned long phys_complete;
Dan Williams4fb9b9e2009-09-08 12:01:04 -0700554 u64 completion;
Chris Leech0bbd5f42006-05-23 17:35:34 -0700555
Dan Williams4fb9b9e2009-09-08 12:01:04 -0700556 completion = *chan->completion;
Dan Williams09c8a5b2009-09-08 12:01:49 -0700557 phys_complete = ioat_chansts_to_addr(completion);
Chris Leech0bbd5f42006-05-23 17:35:34 -0700558
Dan Williams6df91832009-09-08 12:00:55 -0700559 dev_dbg(to_dev(chan), "%s: phys_complete: %#llx\n", __func__,
560 (unsigned long long) phys_complete);
561
Dan Williams09c8a5b2009-09-08 12:01:49 -0700562 if (is_ioat_halted(completion)) {
563 u32 chanerr = readl(chan->reg_base + IOAT_CHANERR_OFFSET);
Dan Williamsdcbc8532009-07-28 14:44:50 -0700564 dev_err(to_dev(chan), "Channel halted, chanerr = %x\n",
Dan Williams09c8a5b2009-09-08 12:01:49 -0700565 chanerr);
Chris Leech0bbd5f42006-05-23 17:35:34 -0700566
567 /* TODO do something to salvage the situation */
568 }
569
Dan Williams5cbafa62009-08-26 13:01:44 -0700570 return phys_complete;
571}
572
Dan Williams09c8a5b2009-09-08 12:01:49 -0700573bool ioat_cleanup_preamble(struct ioat_chan_common *chan,
574 unsigned long *phys_complete)
575{
576 *phys_complete = ioat_get_current_completion(chan);
577 if (*phys_complete == chan->last_completion)
578 return false;
579 clear_bit(IOAT_COMPLETION_ACK, &chan->state);
580 mod_timer(&chan->timer, jiffies + COMPLETION_TIMEOUT);
581
582 return true;
583}
584
585static void __cleanup(struct ioat_dma_chan *ioat, unsigned long phys_complete)
Dan Williams5cbafa62009-08-26 13:01:44 -0700586{
587 struct ioat_chan_common *chan = &ioat->base;
Dan Williams09c8a5b2009-09-08 12:01:49 -0700588 struct list_head *_desc, *n;
Dan Williams5cbafa62009-08-26 13:01:44 -0700589 struct dma_async_tx_descriptor *tx;
590
Dan Williams6df91832009-09-08 12:00:55 -0700591 dev_dbg(to_dev(chan), "%s: phys_complete: %lx\n",
592 __func__, phys_complete);
Dan Williams09c8a5b2009-09-08 12:01:49 -0700593 list_for_each_safe(_desc, n, &ioat->used_desc) {
594 struct ioat_desc_sw *desc;
595
596 prefetch(n);
597 desc = list_entry(_desc, typeof(*desc), node);
Dan Williamsbc3c7022009-07-28 14:33:42 -0700598 tx = &desc->txd;
Dan Williams5cbafa62009-08-26 13:01:44 -0700599 /*
600 * Incoming DMA requests may use multiple descriptors,
601 * due to exceeding xfercap, perhaps. If so, only the
602 * last one will have a cookie, and require unmapping.
603 */
Dan Williams6df91832009-09-08 12:00:55 -0700604 dump_desc_dbg(ioat, desc);
Dan Williams5cbafa62009-08-26 13:01:44 -0700605 if (tx->cookie) {
Dan Williams09c8a5b2009-09-08 12:01:49 -0700606 chan->completed_cookie = tx->cookie;
607 tx->cookie = 0;
Dan Williams5cbafa62009-08-26 13:01:44 -0700608 ioat_dma_unmap(chan, tx->flags, desc->len, desc->hw);
Dan Williams5669e312009-09-08 17:42:56 -0700609 ioat->active -= desc->hw->tx_cnt;
Dan Williams5cbafa62009-08-26 13:01:44 -0700610 if (tx->callback) {
611 tx->callback(tx->callback_param);
612 tx->callback = NULL;
Shannon Nelson7bb67c12007-11-14 16:59:51 -0800613 }
Chris Leech0bbd5f42006-05-23 17:35:34 -0700614 }
Dan Williams5cbafa62009-08-26 13:01:44 -0700615
616 if (tx->phys != phys_complete) {
617 /*
618 * a completed entry, but not the last, so clean
619 * up if the client is done with the descriptor
620 */
621 if (async_tx_test_ack(tx))
622 list_move_tail(&desc->node, &ioat->free_desc);
Dan Williams5cbafa62009-08-26 13:01:44 -0700623 } else {
624 /*
625 * last used desc. Do not remove, so we can
Dan Williams09c8a5b2009-09-08 12:01:49 -0700626 * append from it.
Dan Williams5cbafa62009-08-26 13:01:44 -0700627 */
Dan Williams09c8a5b2009-09-08 12:01:49 -0700628
629 /* if nothing else is pending, cancel the
630 * completion timeout
631 */
632 if (n == &ioat->used_desc) {
633 dev_dbg(to_dev(chan),
634 "%s cancel completion timeout\n",
635 __func__);
636 clear_bit(IOAT_COMPLETION_PENDING, &chan->state);
637 }
Dan Williams5cbafa62009-08-26 13:01:44 -0700638
639 /* TODO check status bits? */
640 break;
641 }
Chris Leech0bbd5f42006-05-23 17:35:34 -0700642 }
643
Dan Williamsdcbc8532009-07-28 14:44:50 -0700644 chan->last_completion = phys_complete;
Dan Williams09c8a5b2009-09-08 12:01:49 -0700645}
Chris Leech0bbd5f42006-05-23 17:35:34 -0700646
Dan Williams09c8a5b2009-09-08 12:01:49 -0700647/**
648 * ioat1_cleanup - cleanup up finished descriptors
649 * @chan: ioat channel to be cleaned up
650 *
651 * To prevent lock contention we defer cleanup when the locks are
652 * contended with a terminal timeout that forces cleanup and catches
653 * completion notification errors.
654 */
655static void ioat1_cleanup(struct ioat_dma_chan *ioat)
656{
657 struct ioat_chan_common *chan = &ioat->base;
658 unsigned long phys_complete;
659
660 prefetch(chan->completion);
661
662 if (!spin_trylock_bh(&chan->cleanup_lock))
663 return;
664
665 if (!ioat_cleanup_preamble(chan, &phys_complete)) {
666 spin_unlock_bh(&chan->cleanup_lock);
667 return;
668 }
669
670 if (!spin_trylock_bh(&ioat->desc_lock)) {
671 spin_unlock_bh(&chan->cleanup_lock);
672 return;
673 }
674
675 __cleanup(ioat, phys_complete);
676
677 spin_unlock_bh(&ioat->desc_lock);
678 spin_unlock_bh(&chan->cleanup_lock);
679}
680
681static void ioat1_timer_event(unsigned long data)
682{
Dan Williamsaa4d72a2010-03-03 21:21:13 -0700683 struct ioat_dma_chan *ioat = to_ioat_chan((void *) data);
Dan Williams09c8a5b2009-09-08 12:01:49 -0700684 struct ioat_chan_common *chan = &ioat->base;
685
686 dev_dbg(to_dev(chan), "%s: state: %lx\n", __func__, chan->state);
687
688 spin_lock_bh(&chan->cleanup_lock);
689 if (test_and_clear_bit(IOAT_RESET_PENDING, &chan->state)) {
690 struct ioat_desc_sw *desc;
691
692 spin_lock_bh(&ioat->desc_lock);
693
694 /* restart active descriptors */
695 desc = to_ioat_desc(ioat->used_desc.prev);
696 ioat_set_chainaddr(ioat, desc->txd.phys);
697 ioat_start(chan);
698
699 ioat->pending = 0;
700 set_bit(IOAT_COMPLETION_PENDING, &chan->state);
701 mod_timer(&chan->timer, jiffies + COMPLETION_TIMEOUT);
702 spin_unlock_bh(&ioat->desc_lock);
703 } else if (test_bit(IOAT_COMPLETION_PENDING, &chan->state)) {
704 unsigned long phys_complete;
705
706 spin_lock_bh(&ioat->desc_lock);
707 /* if we haven't made progress and we have already
708 * acknowledged a pending completion once, then be more
709 * forceful with a restart
710 */
711 if (ioat_cleanup_preamble(chan, &phys_complete))
712 __cleanup(ioat, phys_complete);
713 else if (test_bit(IOAT_COMPLETION_ACK, &chan->state))
714 ioat1_reset_channel(ioat);
715 else {
716 u64 status = ioat_chansts(chan);
717
718 /* manually update the last completion address */
719 if (ioat_chansts_to_addr(status) != 0)
720 *chan->completion = status;
721
722 set_bit(IOAT_COMPLETION_ACK, &chan->state);
723 mod_timer(&chan->timer, jiffies + COMPLETION_TIMEOUT);
724 }
725 spin_unlock_bh(&ioat->desc_lock);
726 }
Dan Williamsdcbc8532009-07-28 14:44:50 -0700727 spin_unlock_bh(&chan->cleanup_lock);
Chris Leech0bbd5f42006-05-23 17:35:34 -0700728}
729
Dan Williamsaa4d72a2010-03-03 21:21:13 -0700730enum dma_status
Linus Walleij07934482010-03-26 16:50:49 -0700731ioat_dma_tx_status(struct dma_chan *c, dma_cookie_t cookie,
732 struct dma_tx_state *txstate)
Chris Leech0bbd5f42006-05-23 17:35:34 -0700733{
Dan Williamsaa4d72a2010-03-03 21:21:13 -0700734 struct ioat_chan_common *chan = to_chan_common(c);
735 struct ioatdma_device *device = chan->device;
Chris Leech0bbd5f42006-05-23 17:35:34 -0700736
Linus Walleij07934482010-03-26 16:50:49 -0700737 if (ioat_tx_status(c, cookie, txstate) == DMA_SUCCESS)
Dan Williams5cbafa62009-08-26 13:01:44 -0700738 return DMA_SUCCESS;
Chris Leech0bbd5f42006-05-23 17:35:34 -0700739
Dan Williamsaa4d72a2010-03-03 21:21:13 -0700740 device->cleanup_fn((unsigned long) c);
Chris Leech0bbd5f42006-05-23 17:35:34 -0700741
Linus Walleij07934482010-03-26 16:50:49 -0700742 return ioat_tx_status(c, cookie, txstate);
Chris Leech0bbd5f42006-05-23 17:35:34 -0700743}
744
Dan Williams5cbafa62009-08-26 13:01:44 -0700745static void ioat1_dma_start_null_desc(struct ioat_dma_chan *ioat)
Chris Leech0bbd5f42006-05-23 17:35:34 -0700746{
Dan Williamsdcbc8532009-07-28 14:44:50 -0700747 struct ioat_chan_common *chan = &ioat->base;
Chris Leech0bbd5f42006-05-23 17:35:34 -0700748 struct ioat_desc_sw *desc;
Dan Williamsc7984f42009-07-28 14:44:04 -0700749 struct ioat_dma_descriptor *hw;
Chris Leech0bbd5f42006-05-23 17:35:34 -0700750
Dan Williamsdcbc8532009-07-28 14:44:50 -0700751 spin_lock_bh(&ioat->desc_lock);
Chris Leech0bbd5f42006-05-23 17:35:34 -0700752
Dan Williams5cbafa62009-08-26 13:01:44 -0700753 desc = ioat1_dma_get_next_descriptor(ioat);
Maciej Sosnowski7f1b3582008-07-22 17:30:57 -0700754
755 if (!desc) {
Dan Williamsdcbc8532009-07-28 14:44:50 -0700756 dev_err(to_dev(chan),
Maciej Sosnowski7f1b3582008-07-22 17:30:57 -0700757 "Unable to start null desc - get next desc failed\n");
Dan Williamsdcbc8532009-07-28 14:44:50 -0700758 spin_unlock_bh(&ioat->desc_lock);
Maciej Sosnowski7f1b3582008-07-22 17:30:57 -0700759 return;
760 }
761
Dan Williamsc7984f42009-07-28 14:44:04 -0700762 hw = desc->hw;
763 hw->ctl = 0;
764 hw->ctl_f.null = 1;
765 hw->ctl_f.int_en = 1;
766 hw->ctl_f.compl_write = 1;
Maciej Sosnowski7f1b3582008-07-22 17:30:57 -0700767 /* set size to non-zero value (channel returns error when size is 0) */
Dan Williamsc7984f42009-07-28 14:44:04 -0700768 hw->size = NULL_DESC_BUFFER_SIZE;
769 hw->src_addr = 0;
770 hw->dst_addr = 0;
Dan Williamsbc3c7022009-07-28 14:33:42 -0700771 async_tx_ack(&desc->txd);
Dan Williams5cbafa62009-08-26 13:01:44 -0700772 hw->next = 0;
773 list_add_tail(&desc->node, &ioat->used_desc);
Dan Williams6df91832009-09-08 12:00:55 -0700774 dump_desc_dbg(ioat, desc);
Chris Leech0bbd5f42006-05-23 17:35:34 -0700775
Dan Williams09c8a5b2009-09-08 12:01:49 -0700776 ioat_set_chainaddr(ioat, desc->txd.phys);
777 ioat_start(chan);
Dan Williamsdcbc8532009-07-28 14:44:50 -0700778 spin_unlock_bh(&ioat->desc_lock);
Chris Leech0bbd5f42006-05-23 17:35:34 -0700779}
780
781/*
782 * Perform a IOAT transaction to verify the HW works.
783 */
784#define IOAT_TEST_SIZE 2000
785
Dan Williams345d8522009-09-08 12:01:30 -0700786static void __devinit ioat_dma_test_callback(void *dma_async_param)
Shannon Nelson95218432007-10-18 03:07:15 -0700787{
Dan Williamsb9bdcbb2009-01-06 11:38:22 -0700788 struct completion *cmp = dma_async_param;
789
790 complete(cmp);
Shannon Nelson95218432007-10-18 03:07:15 -0700791}
792
Shannon Nelson3e037452007-10-16 01:27:40 -0700793/**
794 * ioat_dma_self_test - Perform a IOAT transaction to verify the HW works.
795 * @device: device to be tested
796 */
Dan Williams9de6fc72009-09-08 17:42:58 -0700797int __devinit ioat_dma_self_test(struct ioatdma_device *device)
Chris Leech0bbd5f42006-05-23 17:35:34 -0700798{
799 int i;
800 u8 *src;
801 u8 *dest;
Dan Williamsbc3c7022009-07-28 14:33:42 -0700802 struct dma_device *dma = &device->common;
803 struct device *dev = &device->pdev->dev;
Chris Leech0bbd5f42006-05-23 17:35:34 -0700804 struct dma_chan *dma_chan;
Shannon Nelson711924b2007-12-17 16:20:08 -0800805 struct dma_async_tx_descriptor *tx;
Dan Williams00367312008-02-02 19:49:57 -0700806 dma_addr_t dma_dest, dma_src;
Chris Leech0bbd5f42006-05-23 17:35:34 -0700807 dma_cookie_t cookie;
808 int err = 0;
Dan Williamsb9bdcbb2009-01-06 11:38:22 -0700809 struct completion cmp;
Dan Williams0c33e1c2009-03-02 13:31:35 -0700810 unsigned long tmo;
Maciej Sosnowski4f005db2009-04-23 12:31:51 +0200811 unsigned long flags;
Chris Leech0bbd5f42006-05-23 17:35:34 -0700812
Christoph Lametere94b1762006-12-06 20:33:17 -0800813 src = kzalloc(sizeof(u8) * IOAT_TEST_SIZE, GFP_KERNEL);
Chris Leech0bbd5f42006-05-23 17:35:34 -0700814 if (!src)
815 return -ENOMEM;
Christoph Lametere94b1762006-12-06 20:33:17 -0800816 dest = kzalloc(sizeof(u8) * IOAT_TEST_SIZE, GFP_KERNEL);
Chris Leech0bbd5f42006-05-23 17:35:34 -0700817 if (!dest) {
818 kfree(src);
819 return -ENOMEM;
820 }
821
822 /* Fill in src buffer */
823 for (i = 0; i < IOAT_TEST_SIZE; i++)
824 src[i] = (u8)i;
825
826 /* Start copy, using first DMA channel */
Dan Williamsbc3c7022009-07-28 14:33:42 -0700827 dma_chan = container_of(dma->channels.next, struct dma_chan,
Shannon Nelson43d6e362007-10-16 01:27:39 -0700828 device_node);
Dan Williamsbc3c7022009-07-28 14:33:42 -0700829 if (dma->device_alloc_chan_resources(dma_chan) < 1) {
830 dev_err(dev, "selftest cannot allocate chan resource\n");
Chris Leech0bbd5f42006-05-23 17:35:34 -0700831 err = -ENODEV;
832 goto out;
833 }
834
Dan Williamsbc3c7022009-07-28 14:33:42 -0700835 dma_src = dma_map_single(dev, src, IOAT_TEST_SIZE, DMA_TO_DEVICE);
836 dma_dest = dma_map_single(dev, dest, IOAT_TEST_SIZE, DMA_FROM_DEVICE);
Dan Williamsa6a39ca2009-07-28 14:44:05 -0700837 flags = DMA_COMPL_SRC_UNMAP_SINGLE | DMA_COMPL_DEST_UNMAP_SINGLE |
838 DMA_PREP_INTERRUPT;
Dan Williams00367312008-02-02 19:49:57 -0700839 tx = device->common.device_prep_dma_memcpy(dma_chan, dma_dest, dma_src,
Maciej Sosnowski4f005db2009-04-23 12:31:51 +0200840 IOAT_TEST_SIZE, flags);
Shannon Nelson5149fd02007-10-18 03:07:13 -0700841 if (!tx) {
Dan Williamsbc3c7022009-07-28 14:33:42 -0700842 dev_err(dev, "Self-test prep failed, disabling\n");
Shannon Nelson5149fd02007-10-18 03:07:13 -0700843 err = -ENODEV;
844 goto free_resources;
845 }
846
Dan Williams7405f742007-01-02 11:10:43 -0700847 async_tx_ack(tx);
Dan Williamsb9bdcbb2009-01-06 11:38:22 -0700848 init_completion(&cmp);
Shannon Nelson95218432007-10-18 03:07:15 -0700849 tx->callback = ioat_dma_test_callback;
Dan Williamsb9bdcbb2009-01-06 11:38:22 -0700850 tx->callback_param = &cmp;
Shannon Nelson7bb67c12007-11-14 16:59:51 -0800851 cookie = tx->tx_submit(tx);
Shannon Nelson7f2b2912007-10-18 03:07:14 -0700852 if (cookie < 0) {
Dan Williamsbc3c7022009-07-28 14:33:42 -0700853 dev_err(dev, "Self-test setup failed, disabling\n");
Shannon Nelson7f2b2912007-10-18 03:07:14 -0700854 err = -ENODEV;
855 goto free_resources;
856 }
Dan Williamsbc3c7022009-07-28 14:33:42 -0700857 dma->device_issue_pending(dma_chan);
Dan Williams532d3b12008-12-03 17:16:55 -0700858
Dan Williams0c33e1c2009-03-02 13:31:35 -0700859 tmo = wait_for_completion_timeout(&cmp, msecs_to_jiffies(3000));
Chris Leech0bbd5f42006-05-23 17:35:34 -0700860
Dan Williams0c33e1c2009-03-02 13:31:35 -0700861 if (tmo == 0 ||
Linus Walleij07934482010-03-26 16:50:49 -0700862 dma->device_tx_status(dma_chan, cookie, NULL)
Shannon Nelson7bb67c12007-11-14 16:59:51 -0800863 != DMA_SUCCESS) {
Dan Williamsbc3c7022009-07-28 14:33:42 -0700864 dev_err(dev, "Self-test copy timed out, disabling\n");
Chris Leech0bbd5f42006-05-23 17:35:34 -0700865 err = -ENODEV;
866 goto free_resources;
867 }
868 if (memcmp(src, dest, IOAT_TEST_SIZE)) {
Dan Williamsbc3c7022009-07-28 14:33:42 -0700869 dev_err(dev, "Self-test copy failed compare, disabling\n");
Chris Leech0bbd5f42006-05-23 17:35:34 -0700870 err = -ENODEV;
871 goto free_resources;
872 }
873
874free_resources:
Dan Williamsbc3c7022009-07-28 14:33:42 -0700875 dma->device_free_chan_resources(dma_chan);
Chris Leech0bbd5f42006-05-23 17:35:34 -0700876out:
877 kfree(src);
878 kfree(dest);
879 return err;
880}
881
Shannon Nelson3e037452007-10-16 01:27:40 -0700882static char ioat_interrupt_style[32] = "msix";
883module_param_string(ioat_interrupt_style, ioat_interrupt_style,
884 sizeof(ioat_interrupt_style), 0644);
885MODULE_PARM_DESC(ioat_interrupt_style,
886 "set ioat interrupt style: msix (default), "
887 "msix-single-vector, msi, intx)");
888
889/**
890 * ioat_dma_setup_interrupts - setup interrupt handler
891 * @device: ioat device
892 */
893static int ioat_dma_setup_interrupts(struct ioatdma_device *device)
894{
Dan Williamsdcbc8532009-07-28 14:44:50 -0700895 struct ioat_chan_common *chan;
Dan Williamse6c0b692009-09-08 17:29:44 -0700896 struct pci_dev *pdev = device->pdev;
897 struct device *dev = &pdev->dev;
898 struct msix_entry *msix;
899 int i, j, msixcnt;
900 int err = -EINVAL;
Shannon Nelson3e037452007-10-16 01:27:40 -0700901 u8 intrctrl = 0;
902
903 if (!strcmp(ioat_interrupt_style, "msix"))
904 goto msix;
905 if (!strcmp(ioat_interrupt_style, "msix-single-vector"))
906 goto msix_single_vector;
907 if (!strcmp(ioat_interrupt_style, "msi"))
908 goto msi;
909 if (!strcmp(ioat_interrupt_style, "intx"))
910 goto intx;
Dan Williamse6c0b692009-09-08 17:29:44 -0700911 dev_err(dev, "invalid ioat_interrupt_style %s\n", ioat_interrupt_style);
Shannon Nelson5149fd02007-10-18 03:07:13 -0700912 goto err_no_irq;
Shannon Nelson3e037452007-10-16 01:27:40 -0700913
914msix:
915 /* The number of MSI-X vectors should equal the number of channels */
916 msixcnt = device->common.chancnt;
917 for (i = 0; i < msixcnt; i++)
918 device->msix_entries[i].entry = i;
919
Dan Williamse6c0b692009-09-08 17:29:44 -0700920 err = pci_enable_msix(pdev, device->msix_entries, msixcnt);
Shannon Nelson3e037452007-10-16 01:27:40 -0700921 if (err < 0)
922 goto msi;
923 if (err > 0)
924 goto msix_single_vector;
925
926 for (i = 0; i < msixcnt; i++) {
Dan Williamse6c0b692009-09-08 17:29:44 -0700927 msix = &device->msix_entries[i];
Dan Williamsdcbc8532009-07-28 14:44:50 -0700928 chan = ioat_chan_by_index(device, i);
Dan Williamse6c0b692009-09-08 17:29:44 -0700929 err = devm_request_irq(dev, msix->vector,
930 ioat_dma_do_interrupt_msix, 0,
Dan Williamsdcbc8532009-07-28 14:44:50 -0700931 "ioat-msix", chan);
Shannon Nelson3e037452007-10-16 01:27:40 -0700932 if (err) {
933 for (j = 0; j < i; j++) {
Dan Williamse6c0b692009-09-08 17:29:44 -0700934 msix = &device->msix_entries[j];
Dan Williamsdcbc8532009-07-28 14:44:50 -0700935 chan = ioat_chan_by_index(device, j);
936 devm_free_irq(dev, msix->vector, chan);
Shannon Nelson3e037452007-10-16 01:27:40 -0700937 }
938 goto msix_single_vector;
939 }
940 }
941 intrctrl |= IOAT_INTRCTRL_MSIX_VECTOR_CONTROL;
Shannon Nelson3e037452007-10-16 01:27:40 -0700942 goto done;
943
944msix_single_vector:
Dan Williamse6c0b692009-09-08 17:29:44 -0700945 msix = &device->msix_entries[0];
946 msix->entry = 0;
947 err = pci_enable_msix(pdev, device->msix_entries, 1);
Shannon Nelson3e037452007-10-16 01:27:40 -0700948 if (err)
949 goto msi;
950
Dan Williamse6c0b692009-09-08 17:29:44 -0700951 err = devm_request_irq(dev, msix->vector, ioat_dma_do_interrupt, 0,
952 "ioat-msix", device);
Shannon Nelson3e037452007-10-16 01:27:40 -0700953 if (err) {
Dan Williamse6c0b692009-09-08 17:29:44 -0700954 pci_disable_msix(pdev);
Shannon Nelson3e037452007-10-16 01:27:40 -0700955 goto msi;
956 }
Shannon Nelson3e037452007-10-16 01:27:40 -0700957 goto done;
958
959msi:
Dan Williamse6c0b692009-09-08 17:29:44 -0700960 err = pci_enable_msi(pdev);
Shannon Nelson3e037452007-10-16 01:27:40 -0700961 if (err)
962 goto intx;
963
Dan Williamse6c0b692009-09-08 17:29:44 -0700964 err = devm_request_irq(dev, pdev->irq, ioat_dma_do_interrupt, 0,
965 "ioat-msi", device);
Shannon Nelson3e037452007-10-16 01:27:40 -0700966 if (err) {
Dan Williamse6c0b692009-09-08 17:29:44 -0700967 pci_disable_msi(pdev);
Shannon Nelson3e037452007-10-16 01:27:40 -0700968 goto intx;
969 }
Shannon Nelson3e037452007-10-16 01:27:40 -0700970 goto done;
971
972intx:
Dan Williamse6c0b692009-09-08 17:29:44 -0700973 err = devm_request_irq(dev, pdev->irq, ioat_dma_do_interrupt,
974 IRQF_SHARED, "ioat-intx", device);
Shannon Nelson3e037452007-10-16 01:27:40 -0700975 if (err)
976 goto err_no_irq;
Shannon Nelson3e037452007-10-16 01:27:40 -0700977
978done:
Dan Williamsf2427e22009-07-28 14:42:38 -0700979 if (device->intr_quirk)
980 device->intr_quirk(device);
Shannon Nelson3e037452007-10-16 01:27:40 -0700981 intrctrl |= IOAT_INTRCTRL_MASTER_INT_EN;
982 writeb(intrctrl, device->reg_base + IOAT_INTRCTRL_OFFSET);
983 return 0;
984
985err_no_irq:
986 /* Disable all interrupt generation */
987 writeb(0, device->reg_base + IOAT_INTRCTRL_OFFSET);
Dan Williamse6c0b692009-09-08 17:29:44 -0700988 dev_err(dev, "no usable interrupts\n");
989 return err;
Shannon Nelson3e037452007-10-16 01:27:40 -0700990}
991
Dan Williamse6c0b692009-09-08 17:29:44 -0700992static void ioat_disable_interrupts(struct ioatdma_device *device)
Shannon Nelson3e037452007-10-16 01:27:40 -0700993{
Shannon Nelson3e037452007-10-16 01:27:40 -0700994 /* Disable all interrupt generation */
995 writeb(0, device->reg_base + IOAT_INTRCTRL_OFFSET);
Shannon Nelson3e037452007-10-16 01:27:40 -0700996}
997
Dan Williams345d8522009-09-08 12:01:30 -0700998int __devinit ioat_probe(struct ioatdma_device *device)
Chris Leech0bbd5f42006-05-23 17:35:34 -0700999{
Dan Williamsf2427e22009-07-28 14:42:38 -07001000 int err = -ENODEV;
1001 struct dma_device *dma = &device->common;
1002 struct pci_dev *pdev = device->pdev;
Dan Williamse6c0b692009-09-08 17:29:44 -07001003 struct device *dev = &pdev->dev;
Chris Leech0bbd5f42006-05-23 17:35:34 -07001004
1005 /* DMA coherent memory pool for DMA descriptor allocations */
1006 device->dma_pool = pci_pool_create("dma_desc_pool", pdev,
Shannon Nelson8ab89562007-10-16 01:27:39 -07001007 sizeof(struct ioat_dma_descriptor),
1008 64, 0);
Chris Leech0bbd5f42006-05-23 17:35:34 -07001009 if (!device->dma_pool) {
1010 err = -ENOMEM;
1011 goto err_dma_pool;
1012 }
1013
Shannon Nelson43d6e362007-10-16 01:27:39 -07001014 device->completion_pool = pci_pool_create("completion_pool", pdev,
1015 sizeof(u64), SMP_CACHE_BYTES,
1016 SMP_CACHE_BYTES);
Dan Williams5cbafa62009-08-26 13:01:44 -07001017
Chris Leech0bbd5f42006-05-23 17:35:34 -07001018 if (!device->completion_pool) {
1019 err = -ENOMEM;
1020 goto err_completion_pool;
1021 }
1022
Dan Williams5cbafa62009-08-26 13:01:44 -07001023 device->enumerate_channels(device);
Chris Leech0bbd5f42006-05-23 17:35:34 -07001024
Dan Williamsf2427e22009-07-28 14:42:38 -07001025 dma_cap_set(DMA_MEMCPY, dma->cap_mask);
Dan Williamsf2427e22009-07-28 14:42:38 -07001026 dma->dev = &pdev->dev;
Shannon Nelson7bb67c12007-11-14 16:59:51 -08001027
Dan Williamsbc3c7022009-07-28 14:33:42 -07001028 if (!dma->chancnt) {
Dan Williamsa6d52d72009-12-19 15:36:02 -07001029 dev_err(dev, "channel enumeration error\n");
Maciej Sosnowski8b794b12009-02-26 11:04:54 +01001030 goto err_setup_interrupts;
1031 }
1032
Shannon Nelson3e037452007-10-16 01:27:40 -07001033 err = ioat_dma_setup_interrupts(device);
Shannon Nelson8ab89562007-10-16 01:27:39 -07001034 if (err)
Shannon Nelson3e037452007-10-16 01:27:40 -07001035 goto err_setup_interrupts;
Shannon Nelson8ab89562007-10-16 01:27:39 -07001036
Dan Williams9de6fc72009-09-08 17:42:58 -07001037 err = device->self_test(device);
Chris Leech0bbd5f42006-05-23 17:35:34 -07001038 if (err)
1039 goto err_self_test;
1040
Dan Williamsf2427e22009-07-28 14:42:38 -07001041 return 0;
Chris Leech0bbd5f42006-05-23 17:35:34 -07001042
1043err_self_test:
Dan Williamse6c0b692009-09-08 17:29:44 -07001044 ioat_disable_interrupts(device);
Shannon Nelson3e037452007-10-16 01:27:40 -07001045err_setup_interrupts:
Chris Leech0bbd5f42006-05-23 17:35:34 -07001046 pci_pool_destroy(device->completion_pool);
1047err_completion_pool:
1048 pci_pool_destroy(device->dma_pool);
1049err_dma_pool:
Dan Williamsf2427e22009-07-28 14:42:38 -07001050 return err;
1051}
1052
Dan Williams345d8522009-09-08 12:01:30 -07001053int __devinit ioat_register(struct ioatdma_device *device)
Dan Williamsf2427e22009-07-28 14:42:38 -07001054{
1055 int err = dma_async_device_register(&device->common);
1056
1057 if (err) {
1058 ioat_disable_interrupts(device);
1059 pci_pool_destroy(device->completion_pool);
1060 pci_pool_destroy(device->dma_pool);
1061 }
1062
1063 return err;
1064}
1065
1066/* ioat1_intr_quirk - fix up dma ctrl register to enable / disable msi */
1067static void ioat1_intr_quirk(struct ioatdma_device *device)
1068{
1069 struct pci_dev *pdev = device->pdev;
1070 u32 dmactrl;
1071
1072 pci_read_config_dword(pdev, IOAT_PCI_DMACTRL_OFFSET, &dmactrl);
1073 if (pdev->msi_enabled)
1074 dmactrl |= IOAT_PCI_DMACTRL_MSI_EN;
1075 else
1076 dmactrl &= ~IOAT_PCI_DMACTRL_MSI_EN;
1077 pci_write_config_dword(pdev, IOAT_PCI_DMACTRL_OFFSET, dmactrl);
1078}
1079
Dan Williams5669e312009-09-08 17:42:56 -07001080static ssize_t ring_size_show(struct dma_chan *c, char *page)
1081{
1082 struct ioat_dma_chan *ioat = to_ioat_chan(c);
1083
1084 return sprintf(page, "%d\n", ioat->desccount);
1085}
1086static struct ioat_sysfs_entry ring_size_attr = __ATTR_RO(ring_size);
1087
1088static ssize_t ring_active_show(struct dma_chan *c, char *page)
1089{
1090 struct ioat_dma_chan *ioat = to_ioat_chan(c);
1091
1092 return sprintf(page, "%d\n", ioat->active);
1093}
1094static struct ioat_sysfs_entry ring_active_attr = __ATTR_RO(ring_active);
1095
1096static ssize_t cap_show(struct dma_chan *c, char *page)
1097{
1098 struct dma_device *dma = c->device;
1099
1100 return sprintf(page, "copy%s%s%s%s%s%s\n",
1101 dma_has_cap(DMA_PQ, dma->cap_mask) ? " pq" : "",
1102 dma_has_cap(DMA_PQ_VAL, dma->cap_mask) ? " pq_val" : "",
1103 dma_has_cap(DMA_XOR, dma->cap_mask) ? " xor" : "",
1104 dma_has_cap(DMA_XOR_VAL, dma->cap_mask) ? " xor_val" : "",
1105 dma_has_cap(DMA_MEMSET, dma->cap_mask) ? " fill" : "",
1106 dma_has_cap(DMA_INTERRUPT, dma->cap_mask) ? " intr" : "");
1107
1108}
1109struct ioat_sysfs_entry ioat_cap_attr = __ATTR_RO(cap);
1110
1111static ssize_t version_show(struct dma_chan *c, char *page)
1112{
1113 struct dma_device *dma = c->device;
1114 struct ioatdma_device *device = to_ioatdma_device(dma);
1115
1116 return sprintf(page, "%d.%d\n",
1117 device->version >> 4, device->version & 0xf);
1118}
1119struct ioat_sysfs_entry ioat_version_attr = __ATTR_RO(version);
1120
1121static struct attribute *ioat1_attrs[] = {
1122 &ring_size_attr.attr,
1123 &ring_active_attr.attr,
1124 &ioat_cap_attr.attr,
1125 &ioat_version_attr.attr,
1126 NULL,
1127};
1128
1129static ssize_t
1130ioat_attr_show(struct kobject *kobj, struct attribute *attr, char *page)
1131{
1132 struct ioat_sysfs_entry *entry;
1133 struct ioat_chan_common *chan;
1134
1135 entry = container_of(attr, struct ioat_sysfs_entry, attr);
1136 chan = container_of(kobj, struct ioat_chan_common, kobj);
1137
1138 if (!entry->show)
1139 return -EIO;
1140 return entry->show(&chan->common, page);
1141}
1142
Emese Revfy52cf25d2010-01-19 02:58:23 +01001143const struct sysfs_ops ioat_sysfs_ops = {
Dan Williams5669e312009-09-08 17:42:56 -07001144 .show = ioat_attr_show,
1145};
1146
1147static struct kobj_type ioat1_ktype = {
1148 .sysfs_ops = &ioat_sysfs_ops,
1149 .default_attrs = ioat1_attrs,
1150};
1151
1152void ioat_kobject_add(struct ioatdma_device *device, struct kobj_type *type)
1153{
1154 struct dma_device *dma = &device->common;
1155 struct dma_chan *c;
1156
1157 list_for_each_entry(c, &dma->channels, device_node) {
1158 struct ioat_chan_common *chan = to_chan_common(c);
1159 struct kobject *parent = &c->dev->device.kobj;
1160 int err;
1161
1162 err = kobject_init_and_add(&chan->kobj, type, parent, "quickdata");
1163 if (err) {
1164 dev_warn(to_dev(chan),
1165 "sysfs init error (%d), continuing...\n", err);
1166 kobject_put(&chan->kobj);
1167 set_bit(IOAT_KOBJ_INIT_FAIL, &chan->state);
1168 }
1169 }
1170}
1171
1172void ioat_kobject_del(struct ioatdma_device *device)
1173{
1174 struct dma_device *dma = &device->common;
1175 struct dma_chan *c;
1176
1177 list_for_each_entry(c, &dma->channels, device_node) {
1178 struct ioat_chan_common *chan = to_chan_common(c);
1179
1180 if (!test_bit(IOAT_KOBJ_INIT_FAIL, &chan->state)) {
1181 kobject_del(&chan->kobj);
1182 kobject_put(&chan->kobj);
1183 }
1184 }
1185}
1186
Dan Williams345d8522009-09-08 12:01:30 -07001187int __devinit ioat1_dma_probe(struct ioatdma_device *device, int dca)
Dan Williamsf2427e22009-07-28 14:42:38 -07001188{
1189 struct pci_dev *pdev = device->pdev;
1190 struct dma_device *dma;
1191 int err;
1192
1193 device->intr_quirk = ioat1_intr_quirk;
Dan Williams5cbafa62009-08-26 13:01:44 -07001194 device->enumerate_channels = ioat1_enumerate_channels;
Dan Williams9de6fc72009-09-08 17:42:58 -07001195 device->self_test = ioat_dma_self_test;
Dan Williamsaa4d72a2010-03-03 21:21:13 -07001196 device->timer_fn = ioat1_timer_event;
1197 device->cleanup_fn = ioat1_cleanup_event;
Dan Williamsf2427e22009-07-28 14:42:38 -07001198 dma = &device->common;
1199 dma->device_prep_dma_memcpy = ioat1_dma_prep_memcpy;
1200 dma->device_issue_pending = ioat1_dma_memcpy_issue_pending;
Dan Williams5cbafa62009-08-26 13:01:44 -07001201 dma->device_alloc_chan_resources = ioat1_dma_alloc_chan_resources;
1202 dma->device_free_chan_resources = ioat1_dma_free_chan_resources;
Linus Walleij07934482010-03-26 16:50:49 -07001203 dma->device_tx_status = ioat_dma_tx_status;
Dan Williamsf2427e22009-07-28 14:42:38 -07001204
1205 err = ioat_probe(device);
1206 if (err)
1207 return err;
1208 ioat_set_tcp_copy_break(4096);
1209 err = ioat_register(device);
1210 if (err)
1211 return err;
Dan Williams5669e312009-09-08 17:42:56 -07001212 ioat_kobject_add(device, &ioat1_ktype);
1213
Dan Williamsf2427e22009-07-28 14:42:38 -07001214 if (dca)
1215 device->dca = ioat_dca_init(pdev, device->reg_base);
1216
Dan Williamsf2427e22009-07-28 14:42:38 -07001217 return err;
1218}
1219
Dan Williams345d8522009-09-08 12:01:30 -07001220void __devexit ioat_dma_remove(struct ioatdma_device *device)
Dan Aloni428ed602007-03-08 09:57:36 -08001221{
Dan Williamsbc3c7022009-07-28 14:33:42 -07001222 struct dma_device *dma = &device->common;
Chris Leech0bbd5f42006-05-23 17:35:34 -07001223
Dan Williamse6c0b692009-09-08 17:29:44 -07001224 ioat_disable_interrupts(device);
Shannon Nelson8ab89562007-10-16 01:27:39 -07001225
Dan Williams5669e312009-09-08 17:42:56 -07001226 ioat_kobject_del(device);
1227
Dan Williamsbc3c7022009-07-28 14:33:42 -07001228 dma_async_device_unregister(dma);
Shannon Nelsondfe22992007-10-18 03:07:13 -07001229
Chris Leech0bbd5f42006-05-23 17:35:34 -07001230 pci_pool_destroy(device->dma_pool);
1231 pci_pool_destroy(device->completion_pool);
Shannon Nelson8ab89562007-10-16 01:27:39 -07001232
Dan Williamsdcbc8532009-07-28 14:44:50 -07001233 INIT_LIST_HEAD(&dma->channels);
Chris Leech0bbd5f42006-05-23 17:35:34 -07001234}