blob: 656a1f04ad6e273223c6dac20af2a86e63702ea5 [file] [log] [blame]
Michael Buesche4d6b792007-09-18 15:39:42 -04001/*
2
3 Broadcom B43 wireless driver
4
5 Copyright (c) 2005 Martin Langer <martin-langer@gmx.de>
Stefano Brivio1f21ad22007-11-06 22:49:20 +01006 Copyright (c) 2005 Stefano Brivio <stefano.brivio@polimi.it>
Michael Buesche4d6b792007-09-18 15:39:42 -04007 Copyright (c) 2005, 2006 Michael Buesch <mb@bu3sch.de>
8 Copyright (c) 2005 Danny van Dyk <kugelfang@gentoo.org>
9 Copyright (c) 2005 Andreas Jaggi <andreas.jaggi@waterwave.ch>
10
11 Some parts of the code in this file are derived from the ipw2200
12 driver Copyright(c) 2003 - 2004 Intel Corporation.
13
14 This program is free software; you can redistribute it and/or modify
15 it under the terms of the GNU General Public License as published by
16 the Free Software Foundation; either version 2 of the License, or
17 (at your option) any later version.
18
19 This program is distributed in the hope that it will be useful,
20 but WITHOUT ANY WARRANTY; without even the implied warranty of
21 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
22 GNU General Public License for more details.
23
24 You should have received a copy of the GNU General Public License
25 along with this program; see the file COPYING. If not, write to
26 the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
27 Boston, MA 02110-1301, USA.
28
29*/
30
31#include <linux/delay.h>
32#include <linux/init.h>
33#include <linux/moduleparam.h>
34#include <linux/if_arp.h>
35#include <linux/etherdevice.h>
36#include <linux/version.h>
37#include <linux/firmware.h>
38#include <linux/wireless.h>
39#include <linux/workqueue.h>
40#include <linux/skbuff.h>
Andrew Morton96cf49a2008-02-04 22:27:19 -080041#include <linux/io.h>
Michael Buesche4d6b792007-09-18 15:39:42 -040042#include <linux/dma-mapping.h>
43#include <asm/unaligned.h>
44
45#include "b43.h"
46#include "main.h"
47#include "debugfs.h"
48#include "phy.h"
Michael Buesch7b584162008-04-03 18:01:12 +020049#include "nphy.h"
Michael Buesche4d6b792007-09-18 15:39:42 -040050#include "dma.h"
Michael Buesch5100d5a2008-03-29 21:01:16 +010051#include "pio.h"
Michael Buesche4d6b792007-09-18 15:39:42 -040052#include "sysfs.h"
53#include "xmit.h"
Michael Buesche4d6b792007-09-18 15:39:42 -040054#include "lo.h"
55#include "pcmcia.h"
56
57MODULE_DESCRIPTION("Broadcom B43 wireless driver");
58MODULE_AUTHOR("Martin Langer");
59MODULE_AUTHOR("Stefano Brivio");
60MODULE_AUTHOR("Michael Buesch");
61MODULE_LICENSE("GPL");
62
Michael Buesch9c7d99d2008-02-09 10:23:49 +010063MODULE_FIRMWARE(B43_SUPPORTED_FIRMWARE_ID);
64
Michael Buesche4d6b792007-09-18 15:39:42 -040065
66static int modparam_bad_frames_preempt;
67module_param_named(bad_frames_preempt, modparam_bad_frames_preempt, int, 0444);
68MODULE_PARM_DESC(bad_frames_preempt,
69 "enable(1) / disable(0) Bad Frames Preemption");
70
Michael Buesche4d6b792007-09-18 15:39:42 -040071static char modparam_fwpostfix[16];
72module_param_string(fwpostfix, modparam_fwpostfix, 16, 0444);
73MODULE_PARM_DESC(fwpostfix, "Postfix for the .fw files to load.");
74
Michael Buesche4d6b792007-09-18 15:39:42 -040075static int modparam_hwpctl;
76module_param_named(hwpctl, modparam_hwpctl, int, 0444);
77MODULE_PARM_DESC(hwpctl, "Enable hardware-side power control (default off)");
78
79static int modparam_nohwcrypt;
80module_param_named(nohwcrypt, modparam_nohwcrypt, int, 0444);
81MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
82
Michael Buesche6f5b932008-03-05 21:18:49 +010083int b43_modparam_qos = 1;
84module_param_named(qos, b43_modparam_qos, int, 0444);
85MODULE_PARM_DESC(qos, "Enable QOS support (default on)");
86
Michael Buesch1855ba72008-04-18 20:51:41 +020087static int modparam_btcoex = 1;
88module_param_named(btcoex, modparam_btcoex, int, 0444);
89MODULE_PARM_DESC(btcoex, "Enable Bluetooth coexistance (default on)");
90
Michael Buesche6f5b932008-03-05 21:18:49 +010091
Michael Buesche4d6b792007-09-18 15:39:42 -040092static const struct ssb_device_id b43_ssb_tbl[] = {
93 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 5),
94 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 6),
95 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 7),
96 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 9),
97 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 10),
Michael Bueschd5c71e42008-01-04 17:06:29 +010098 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 11),
Larry Finger013978b2007-11-26 10:29:47 -060099 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 13),
Michael Buesche4d6b792007-09-18 15:39:42 -0400100 SSB_DEVTABLE_END
101};
102
103MODULE_DEVICE_TABLE(ssb, b43_ssb_tbl);
104
105/* Channel and ratetables are shared for all devices.
106 * They can't be const, because ieee80211 puts some precalculated
107 * data in there. This data is the same for all devices, so we don't
108 * get concurrency issues */
109#define RATETAB_ENT(_rateid, _flags) \
Johannes Berg8318d782008-01-24 19:38:38 +0100110 { \
111 .bitrate = B43_RATE_TO_BASE100KBPS(_rateid), \
112 .hw_value = (_rateid), \
113 .flags = (_flags), \
Michael Buesche4d6b792007-09-18 15:39:42 -0400114 }
Johannes Berg8318d782008-01-24 19:38:38 +0100115
116/*
117 * NOTE: When changing this, sync with xmit.c's
118 * b43_plcp_get_bitrate_idx_* functions!
119 */
Michael Buesche4d6b792007-09-18 15:39:42 -0400120static struct ieee80211_rate __b43_ratetable[] = {
Johannes Berg8318d782008-01-24 19:38:38 +0100121 RATETAB_ENT(B43_CCK_RATE_1MB, 0),
122 RATETAB_ENT(B43_CCK_RATE_2MB, IEEE80211_RATE_SHORT_PREAMBLE),
123 RATETAB_ENT(B43_CCK_RATE_5MB, IEEE80211_RATE_SHORT_PREAMBLE),
124 RATETAB_ENT(B43_CCK_RATE_11MB, IEEE80211_RATE_SHORT_PREAMBLE),
125 RATETAB_ENT(B43_OFDM_RATE_6MB, 0),
126 RATETAB_ENT(B43_OFDM_RATE_9MB, 0),
127 RATETAB_ENT(B43_OFDM_RATE_12MB, 0),
128 RATETAB_ENT(B43_OFDM_RATE_18MB, 0),
129 RATETAB_ENT(B43_OFDM_RATE_24MB, 0),
130 RATETAB_ENT(B43_OFDM_RATE_36MB, 0),
131 RATETAB_ENT(B43_OFDM_RATE_48MB, 0),
132 RATETAB_ENT(B43_OFDM_RATE_54MB, 0),
Michael Buesche4d6b792007-09-18 15:39:42 -0400133};
134
135#define b43_a_ratetable (__b43_ratetable + 4)
136#define b43_a_ratetable_size 8
137#define b43_b_ratetable (__b43_ratetable + 0)
138#define b43_b_ratetable_size 4
139#define b43_g_ratetable (__b43_ratetable + 0)
140#define b43_g_ratetable_size 12
141
Michael Bueschbb1eeff2008-02-09 12:08:58 +0100142#define CHAN4G(_channel, _freq, _flags) { \
143 .band = IEEE80211_BAND_2GHZ, \
144 .center_freq = (_freq), \
145 .hw_value = (_channel), \
146 .flags = (_flags), \
147 .max_antenna_gain = 0, \
148 .max_power = 30, \
149}
Michael Buesch96c755a2008-01-06 00:09:46 +0100150static struct ieee80211_channel b43_2ghz_chantable[] = {
Michael Bueschbb1eeff2008-02-09 12:08:58 +0100151 CHAN4G(1, 2412, 0),
152 CHAN4G(2, 2417, 0),
153 CHAN4G(3, 2422, 0),
154 CHAN4G(4, 2427, 0),
155 CHAN4G(5, 2432, 0),
156 CHAN4G(6, 2437, 0),
157 CHAN4G(7, 2442, 0),
158 CHAN4G(8, 2447, 0),
159 CHAN4G(9, 2452, 0),
160 CHAN4G(10, 2457, 0),
161 CHAN4G(11, 2462, 0),
162 CHAN4G(12, 2467, 0),
163 CHAN4G(13, 2472, 0),
164 CHAN4G(14, 2484, 0),
165};
166#undef CHAN4G
167
168#define CHAN5G(_channel, _flags) { \
169 .band = IEEE80211_BAND_5GHZ, \
170 .center_freq = 5000 + (5 * (_channel)), \
171 .hw_value = (_channel), \
172 .flags = (_flags), \
173 .max_antenna_gain = 0, \
174 .max_power = 30, \
175}
176static struct ieee80211_channel b43_5ghz_nphy_chantable[] = {
177 CHAN5G(32, 0), CHAN5G(34, 0),
178 CHAN5G(36, 0), CHAN5G(38, 0),
179 CHAN5G(40, 0), CHAN5G(42, 0),
180 CHAN5G(44, 0), CHAN5G(46, 0),
181 CHAN5G(48, 0), CHAN5G(50, 0),
182 CHAN5G(52, 0), CHAN5G(54, 0),
183 CHAN5G(56, 0), CHAN5G(58, 0),
184 CHAN5G(60, 0), CHAN5G(62, 0),
185 CHAN5G(64, 0), CHAN5G(66, 0),
186 CHAN5G(68, 0), CHAN5G(70, 0),
187 CHAN5G(72, 0), CHAN5G(74, 0),
188 CHAN5G(76, 0), CHAN5G(78, 0),
189 CHAN5G(80, 0), CHAN5G(82, 0),
190 CHAN5G(84, 0), CHAN5G(86, 0),
191 CHAN5G(88, 0), CHAN5G(90, 0),
192 CHAN5G(92, 0), CHAN5G(94, 0),
193 CHAN5G(96, 0), CHAN5G(98, 0),
194 CHAN5G(100, 0), CHAN5G(102, 0),
195 CHAN5G(104, 0), CHAN5G(106, 0),
196 CHAN5G(108, 0), CHAN5G(110, 0),
197 CHAN5G(112, 0), CHAN5G(114, 0),
198 CHAN5G(116, 0), CHAN5G(118, 0),
199 CHAN5G(120, 0), CHAN5G(122, 0),
200 CHAN5G(124, 0), CHAN5G(126, 0),
201 CHAN5G(128, 0), CHAN5G(130, 0),
202 CHAN5G(132, 0), CHAN5G(134, 0),
203 CHAN5G(136, 0), CHAN5G(138, 0),
204 CHAN5G(140, 0), CHAN5G(142, 0),
205 CHAN5G(144, 0), CHAN5G(145, 0),
206 CHAN5G(146, 0), CHAN5G(147, 0),
207 CHAN5G(148, 0), CHAN5G(149, 0),
208 CHAN5G(150, 0), CHAN5G(151, 0),
209 CHAN5G(152, 0), CHAN5G(153, 0),
210 CHAN5G(154, 0), CHAN5G(155, 0),
211 CHAN5G(156, 0), CHAN5G(157, 0),
212 CHAN5G(158, 0), CHAN5G(159, 0),
213 CHAN5G(160, 0), CHAN5G(161, 0),
214 CHAN5G(162, 0), CHAN5G(163, 0),
215 CHAN5G(164, 0), CHAN5G(165, 0),
216 CHAN5G(166, 0), CHAN5G(168, 0),
217 CHAN5G(170, 0), CHAN5G(172, 0),
218 CHAN5G(174, 0), CHAN5G(176, 0),
219 CHAN5G(178, 0), CHAN5G(180, 0),
220 CHAN5G(182, 0), CHAN5G(184, 0),
221 CHAN5G(186, 0), CHAN5G(188, 0),
222 CHAN5G(190, 0), CHAN5G(192, 0),
223 CHAN5G(194, 0), CHAN5G(196, 0),
224 CHAN5G(198, 0), CHAN5G(200, 0),
225 CHAN5G(202, 0), CHAN5G(204, 0),
226 CHAN5G(206, 0), CHAN5G(208, 0),
227 CHAN5G(210, 0), CHAN5G(212, 0),
228 CHAN5G(214, 0), CHAN5G(216, 0),
229 CHAN5G(218, 0), CHAN5G(220, 0),
230 CHAN5G(222, 0), CHAN5G(224, 0),
231 CHAN5G(226, 0), CHAN5G(228, 0),
Michael Buesche4d6b792007-09-18 15:39:42 -0400232};
233
Michael Bueschbb1eeff2008-02-09 12:08:58 +0100234static struct ieee80211_channel b43_5ghz_aphy_chantable[] = {
235 CHAN5G(34, 0), CHAN5G(36, 0),
236 CHAN5G(38, 0), CHAN5G(40, 0),
237 CHAN5G(42, 0), CHAN5G(44, 0),
238 CHAN5G(46, 0), CHAN5G(48, 0),
239 CHAN5G(52, 0), CHAN5G(56, 0),
240 CHAN5G(60, 0), CHAN5G(64, 0),
241 CHAN5G(100, 0), CHAN5G(104, 0),
242 CHAN5G(108, 0), CHAN5G(112, 0),
243 CHAN5G(116, 0), CHAN5G(120, 0),
244 CHAN5G(124, 0), CHAN5G(128, 0),
245 CHAN5G(132, 0), CHAN5G(136, 0),
246 CHAN5G(140, 0), CHAN5G(149, 0),
247 CHAN5G(153, 0), CHAN5G(157, 0),
248 CHAN5G(161, 0), CHAN5G(165, 0),
249 CHAN5G(184, 0), CHAN5G(188, 0),
250 CHAN5G(192, 0), CHAN5G(196, 0),
251 CHAN5G(200, 0), CHAN5G(204, 0),
252 CHAN5G(208, 0), CHAN5G(212, 0),
253 CHAN5G(216, 0),
254};
255#undef CHAN5G
256
257static struct ieee80211_supported_band b43_band_5GHz_nphy = {
258 .band = IEEE80211_BAND_5GHZ,
259 .channels = b43_5ghz_nphy_chantable,
260 .n_channels = ARRAY_SIZE(b43_5ghz_nphy_chantable),
261 .bitrates = b43_a_ratetable,
262 .n_bitrates = b43_a_ratetable_size,
Michael Buesche4d6b792007-09-18 15:39:42 -0400263};
Johannes Berg8318d782008-01-24 19:38:38 +0100264
Michael Bueschbb1eeff2008-02-09 12:08:58 +0100265static struct ieee80211_supported_band b43_band_5GHz_aphy = {
266 .band = IEEE80211_BAND_5GHZ,
267 .channels = b43_5ghz_aphy_chantable,
268 .n_channels = ARRAY_SIZE(b43_5ghz_aphy_chantable),
269 .bitrates = b43_a_ratetable,
270 .n_bitrates = b43_a_ratetable_size,
Johannes Berg8318d782008-01-24 19:38:38 +0100271};
Michael Buesche4d6b792007-09-18 15:39:42 -0400272
Johannes Berg8318d782008-01-24 19:38:38 +0100273static struct ieee80211_supported_band b43_band_2GHz = {
Michael Bueschbb1eeff2008-02-09 12:08:58 +0100274 .band = IEEE80211_BAND_2GHZ,
275 .channels = b43_2ghz_chantable,
276 .n_channels = ARRAY_SIZE(b43_2ghz_chantable),
277 .bitrates = b43_g_ratetable,
278 .n_bitrates = b43_g_ratetable_size,
Johannes Berg8318d782008-01-24 19:38:38 +0100279};
280
Michael Buesche4d6b792007-09-18 15:39:42 -0400281static void b43_wireless_core_exit(struct b43_wldev *dev);
282static int b43_wireless_core_init(struct b43_wldev *dev);
283static void b43_wireless_core_stop(struct b43_wldev *dev);
284static int b43_wireless_core_start(struct b43_wldev *dev);
285
286static int b43_ratelimit(struct b43_wl *wl)
287{
288 if (!wl || !wl->current_dev)
289 return 1;
290 if (b43_status(wl->current_dev) < B43_STAT_STARTED)
291 return 1;
292 /* We are up and running.
293 * Ratelimit the messages to avoid DoS over the net. */
294 return net_ratelimit();
295}
296
297void b43info(struct b43_wl *wl, const char *fmt, ...)
298{
299 va_list args;
300
301 if (!b43_ratelimit(wl))
302 return;
303 va_start(args, fmt);
304 printk(KERN_INFO "b43-%s: ",
305 (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
306 vprintk(fmt, args);
307 va_end(args);
308}
309
310void b43err(struct b43_wl *wl, const char *fmt, ...)
311{
312 va_list args;
313
314 if (!b43_ratelimit(wl))
315 return;
316 va_start(args, fmt);
317 printk(KERN_ERR "b43-%s ERROR: ",
318 (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
319 vprintk(fmt, args);
320 va_end(args);
321}
322
323void b43warn(struct b43_wl *wl, const char *fmt, ...)
324{
325 va_list args;
326
327 if (!b43_ratelimit(wl))
328 return;
329 va_start(args, fmt);
330 printk(KERN_WARNING "b43-%s warning: ",
331 (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
332 vprintk(fmt, args);
333 va_end(args);
334}
335
336#if B43_DEBUG
337void b43dbg(struct b43_wl *wl, const char *fmt, ...)
338{
339 va_list args;
340
341 va_start(args, fmt);
342 printk(KERN_DEBUG "b43-%s debug: ",
343 (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
344 vprintk(fmt, args);
345 va_end(args);
346}
347#endif /* DEBUG */
348
349static void b43_ram_write(struct b43_wldev *dev, u16 offset, u32 val)
350{
351 u32 macctl;
352
353 B43_WARN_ON(offset % 4 != 0);
354
355 macctl = b43_read32(dev, B43_MMIO_MACCTL);
356 if (macctl & B43_MACCTL_BE)
357 val = swab32(val);
358
359 b43_write32(dev, B43_MMIO_RAM_CONTROL, offset);
360 mmiowb();
361 b43_write32(dev, B43_MMIO_RAM_DATA, val);
362}
363
Michael Buesch280d0e12007-12-26 18:26:17 +0100364static inline void b43_shm_control_word(struct b43_wldev *dev,
365 u16 routing, u16 offset)
Michael Buesche4d6b792007-09-18 15:39:42 -0400366{
367 u32 control;
368
369 /* "offset" is the WORD offset. */
Michael Buesche4d6b792007-09-18 15:39:42 -0400370 control = routing;
371 control <<= 16;
372 control |= offset;
373 b43_write32(dev, B43_MMIO_SHM_CONTROL, control);
374}
375
376u32 b43_shm_read32(struct b43_wldev *dev, u16 routing, u16 offset)
377{
Michael Buesch280d0e12007-12-26 18:26:17 +0100378 struct b43_wl *wl = dev->wl;
379 unsigned long flags;
Michael Buesche4d6b792007-09-18 15:39:42 -0400380 u32 ret;
381
Michael Buesch280d0e12007-12-26 18:26:17 +0100382 spin_lock_irqsave(&wl->shm_lock, flags);
Michael Buesche4d6b792007-09-18 15:39:42 -0400383 if (routing == B43_SHM_SHARED) {
384 B43_WARN_ON(offset & 0x0001);
385 if (offset & 0x0003) {
386 /* Unaligned access */
387 b43_shm_control_word(dev, routing, offset >> 2);
388 ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
389 ret <<= 16;
390 b43_shm_control_word(dev, routing, (offset >> 2) + 1);
391 ret |= b43_read16(dev, B43_MMIO_SHM_DATA);
392
Michael Buesch280d0e12007-12-26 18:26:17 +0100393 goto out;
Michael Buesche4d6b792007-09-18 15:39:42 -0400394 }
395 offset >>= 2;
396 }
397 b43_shm_control_word(dev, routing, offset);
398 ret = b43_read32(dev, B43_MMIO_SHM_DATA);
Michael Buesch280d0e12007-12-26 18:26:17 +0100399out:
400 spin_unlock_irqrestore(&wl->shm_lock, flags);
Michael Buesche4d6b792007-09-18 15:39:42 -0400401
402 return ret;
403}
404
405u16 b43_shm_read16(struct b43_wldev * dev, u16 routing, u16 offset)
406{
Michael Buesch280d0e12007-12-26 18:26:17 +0100407 struct b43_wl *wl = dev->wl;
408 unsigned long flags;
Michael Buesche4d6b792007-09-18 15:39:42 -0400409 u16 ret;
410
Michael Buesch280d0e12007-12-26 18:26:17 +0100411 spin_lock_irqsave(&wl->shm_lock, flags);
Michael Buesche4d6b792007-09-18 15:39:42 -0400412 if (routing == B43_SHM_SHARED) {
413 B43_WARN_ON(offset & 0x0001);
414 if (offset & 0x0003) {
415 /* Unaligned access */
416 b43_shm_control_word(dev, routing, offset >> 2);
417 ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
418
Michael Buesch280d0e12007-12-26 18:26:17 +0100419 goto out;
Michael Buesche4d6b792007-09-18 15:39:42 -0400420 }
421 offset >>= 2;
422 }
423 b43_shm_control_word(dev, routing, offset);
424 ret = b43_read16(dev, B43_MMIO_SHM_DATA);
Michael Buesch280d0e12007-12-26 18:26:17 +0100425out:
426 spin_unlock_irqrestore(&wl->shm_lock, flags);
Michael Buesche4d6b792007-09-18 15:39:42 -0400427
428 return ret;
429}
430
431void b43_shm_write32(struct b43_wldev *dev, u16 routing, u16 offset, u32 value)
432{
Michael Buesch280d0e12007-12-26 18:26:17 +0100433 struct b43_wl *wl = dev->wl;
434 unsigned long flags;
435
436 spin_lock_irqsave(&wl->shm_lock, flags);
Michael Buesche4d6b792007-09-18 15:39:42 -0400437 if (routing == B43_SHM_SHARED) {
438 B43_WARN_ON(offset & 0x0001);
439 if (offset & 0x0003) {
440 /* Unaligned access */
441 b43_shm_control_word(dev, routing, offset >> 2);
Michael Buesche4d6b792007-09-18 15:39:42 -0400442 b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED,
443 (value >> 16) & 0xffff);
Michael Buesche4d6b792007-09-18 15:39:42 -0400444 b43_shm_control_word(dev, routing, (offset >> 2) + 1);
Michael Buesche4d6b792007-09-18 15:39:42 -0400445 b43_write16(dev, B43_MMIO_SHM_DATA, value & 0xffff);
Michael Buesch280d0e12007-12-26 18:26:17 +0100446 goto out;
Michael Buesche4d6b792007-09-18 15:39:42 -0400447 }
448 offset >>= 2;
449 }
450 b43_shm_control_word(dev, routing, offset);
Michael Buesche4d6b792007-09-18 15:39:42 -0400451 b43_write32(dev, B43_MMIO_SHM_DATA, value);
Michael Buesch280d0e12007-12-26 18:26:17 +0100452out:
453 spin_unlock_irqrestore(&wl->shm_lock, flags);
Michael Buesche4d6b792007-09-18 15:39:42 -0400454}
455
456void b43_shm_write16(struct b43_wldev *dev, u16 routing, u16 offset, u16 value)
457{
Michael Buesch280d0e12007-12-26 18:26:17 +0100458 struct b43_wl *wl = dev->wl;
459 unsigned long flags;
460
461 spin_lock_irqsave(&wl->shm_lock, flags);
Michael Buesche4d6b792007-09-18 15:39:42 -0400462 if (routing == B43_SHM_SHARED) {
463 B43_WARN_ON(offset & 0x0001);
464 if (offset & 0x0003) {
465 /* Unaligned access */
466 b43_shm_control_word(dev, routing, offset >> 2);
Michael Buesche4d6b792007-09-18 15:39:42 -0400467 b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED, value);
Michael Buesch280d0e12007-12-26 18:26:17 +0100468 goto out;
Michael Buesche4d6b792007-09-18 15:39:42 -0400469 }
470 offset >>= 2;
471 }
472 b43_shm_control_word(dev, routing, offset);
Michael Buesche4d6b792007-09-18 15:39:42 -0400473 b43_write16(dev, B43_MMIO_SHM_DATA, value);
Michael Buesch280d0e12007-12-26 18:26:17 +0100474out:
475 spin_unlock_irqrestore(&wl->shm_lock, flags);
Michael Buesche4d6b792007-09-18 15:39:42 -0400476}
477
478/* Read HostFlags */
Michael Buesch35f0d352008-02-13 14:31:08 +0100479u64 b43_hf_read(struct b43_wldev * dev)
Michael Buesche4d6b792007-09-18 15:39:42 -0400480{
Michael Buesch35f0d352008-02-13 14:31:08 +0100481 u64 ret;
Michael Buesche4d6b792007-09-18 15:39:42 -0400482
483 ret = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFHI);
484 ret <<= 16;
Michael Buesch35f0d352008-02-13 14:31:08 +0100485 ret |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFMI);
486 ret <<= 16;
Michael Buesche4d6b792007-09-18 15:39:42 -0400487 ret |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFLO);
488
489 return ret;
490}
491
492/* Write HostFlags */
Michael Buesch35f0d352008-02-13 14:31:08 +0100493void b43_hf_write(struct b43_wldev *dev, u64 value)
Michael Buesche4d6b792007-09-18 15:39:42 -0400494{
Michael Buesch35f0d352008-02-13 14:31:08 +0100495 u16 lo, mi, hi;
496
497 lo = (value & 0x00000000FFFFULL);
498 mi = (value & 0x0000FFFF0000ULL) >> 16;
499 hi = (value & 0xFFFF00000000ULL) >> 32;
500 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFLO, lo);
501 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFMI, mi);
502 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFHI, hi);
Michael Buesche4d6b792007-09-18 15:39:42 -0400503}
504
505void b43_tsf_read(struct b43_wldev *dev, u64 * tsf)
506{
507 /* We need to be careful. As we read the TSF from multiple
508 * registers, we should take care of register overflows.
509 * In theory, the whole tsf read process should be atomic.
510 * We try to be atomic here, by restaring the read process,
511 * if any of the high registers changed (overflew).
512 */
513 if (dev->dev->id.revision >= 3) {
514 u32 low, high, high2;
515
516 do {
517 high = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_HIGH);
518 low = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_LOW);
519 high2 = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_HIGH);
520 } while (unlikely(high != high2));
521
522 *tsf = high;
523 *tsf <<= 32;
524 *tsf |= low;
525 } else {
526 u64 tmp;
527 u16 v0, v1, v2, v3;
528 u16 test1, test2, test3;
529
530 do {
531 v3 = b43_read16(dev, B43_MMIO_TSF_3);
532 v2 = b43_read16(dev, B43_MMIO_TSF_2);
533 v1 = b43_read16(dev, B43_MMIO_TSF_1);
534 v0 = b43_read16(dev, B43_MMIO_TSF_0);
535
536 test3 = b43_read16(dev, B43_MMIO_TSF_3);
537 test2 = b43_read16(dev, B43_MMIO_TSF_2);
538 test1 = b43_read16(dev, B43_MMIO_TSF_1);
539 } while (v3 != test3 || v2 != test2 || v1 != test1);
540
541 *tsf = v3;
542 *tsf <<= 48;
543 tmp = v2;
544 tmp <<= 32;
545 *tsf |= tmp;
546 tmp = v1;
547 tmp <<= 16;
548 *tsf |= tmp;
549 *tsf |= v0;
550 }
551}
552
553static void b43_time_lock(struct b43_wldev *dev)
554{
555 u32 macctl;
556
557 macctl = b43_read32(dev, B43_MMIO_MACCTL);
558 macctl |= B43_MACCTL_TBTTHOLD;
559 b43_write32(dev, B43_MMIO_MACCTL, macctl);
560 /* Commit the write */
561 b43_read32(dev, B43_MMIO_MACCTL);
562}
563
564static void b43_time_unlock(struct b43_wldev *dev)
565{
566 u32 macctl;
567
568 macctl = b43_read32(dev, B43_MMIO_MACCTL);
569 macctl &= ~B43_MACCTL_TBTTHOLD;
570 b43_write32(dev, B43_MMIO_MACCTL, macctl);
571 /* Commit the write */
572 b43_read32(dev, B43_MMIO_MACCTL);
573}
574
575static void b43_tsf_write_locked(struct b43_wldev *dev, u64 tsf)
576{
577 /* Be careful with the in-progress timer.
578 * First zero out the low register, so we have a full
579 * register-overflow duration to complete the operation.
580 */
581 if (dev->dev->id.revision >= 3) {
582 u32 lo = (tsf & 0x00000000FFFFFFFFULL);
583 u32 hi = (tsf & 0xFFFFFFFF00000000ULL) >> 32;
584
585 b43_write32(dev, B43_MMIO_REV3PLUS_TSF_LOW, 0);
586 mmiowb();
587 b43_write32(dev, B43_MMIO_REV3PLUS_TSF_HIGH, hi);
588 mmiowb();
589 b43_write32(dev, B43_MMIO_REV3PLUS_TSF_LOW, lo);
590 } else {
591 u16 v0 = (tsf & 0x000000000000FFFFULL);
592 u16 v1 = (tsf & 0x00000000FFFF0000ULL) >> 16;
593 u16 v2 = (tsf & 0x0000FFFF00000000ULL) >> 32;
594 u16 v3 = (tsf & 0xFFFF000000000000ULL) >> 48;
595
596 b43_write16(dev, B43_MMIO_TSF_0, 0);
597 mmiowb();
598 b43_write16(dev, B43_MMIO_TSF_3, v3);
599 mmiowb();
600 b43_write16(dev, B43_MMIO_TSF_2, v2);
601 mmiowb();
602 b43_write16(dev, B43_MMIO_TSF_1, v1);
603 mmiowb();
604 b43_write16(dev, B43_MMIO_TSF_0, v0);
605 }
606}
607
608void b43_tsf_write(struct b43_wldev *dev, u64 tsf)
609{
610 b43_time_lock(dev);
611 b43_tsf_write_locked(dev, tsf);
612 b43_time_unlock(dev);
613}
614
615static
616void b43_macfilter_set(struct b43_wldev *dev, u16 offset, const u8 * mac)
617{
618 static const u8 zero_addr[ETH_ALEN] = { 0 };
619 u16 data;
620
621 if (!mac)
622 mac = zero_addr;
623
624 offset |= 0x0020;
625 b43_write16(dev, B43_MMIO_MACFILTER_CONTROL, offset);
626
627 data = mac[0];
628 data |= mac[1] << 8;
629 b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
630 data = mac[2];
631 data |= mac[3] << 8;
632 b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
633 data = mac[4];
634 data |= mac[5] << 8;
635 b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
636}
637
638static void b43_write_mac_bssid_templates(struct b43_wldev *dev)
639{
640 const u8 *mac;
641 const u8 *bssid;
642 u8 mac_bssid[ETH_ALEN * 2];
643 int i;
644 u32 tmp;
645
646 bssid = dev->wl->bssid;
647 mac = dev->wl->mac_addr;
648
649 b43_macfilter_set(dev, B43_MACFILTER_BSSID, bssid);
650
651 memcpy(mac_bssid, mac, ETH_ALEN);
652 memcpy(mac_bssid + ETH_ALEN, bssid, ETH_ALEN);
653
654 /* Write our MAC address and BSSID to template ram */
655 for (i = 0; i < ARRAY_SIZE(mac_bssid); i += sizeof(u32)) {
656 tmp = (u32) (mac_bssid[i + 0]);
657 tmp |= (u32) (mac_bssid[i + 1]) << 8;
658 tmp |= (u32) (mac_bssid[i + 2]) << 16;
659 tmp |= (u32) (mac_bssid[i + 3]) << 24;
660 b43_ram_write(dev, 0x20 + i, tmp);
661 }
662}
663
Johannes Berg4150c572007-09-17 01:29:23 -0400664static void b43_upload_card_macaddress(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -0400665{
Michael Buesche4d6b792007-09-18 15:39:42 -0400666 b43_write_mac_bssid_templates(dev);
Johannes Berg4150c572007-09-17 01:29:23 -0400667 b43_macfilter_set(dev, B43_MACFILTER_SELF, dev->wl->mac_addr);
Michael Buesche4d6b792007-09-18 15:39:42 -0400668}
669
670static void b43_set_slot_time(struct b43_wldev *dev, u16 slot_time)
671{
672 /* slot_time is in usec. */
673 if (dev->phy.type != B43_PHYTYPE_G)
674 return;
675 b43_write16(dev, 0x684, 510 + slot_time);
676 b43_shm_write16(dev, B43_SHM_SHARED, 0x0010, slot_time);
677}
678
679static void b43_short_slot_timing_enable(struct b43_wldev *dev)
680{
681 b43_set_slot_time(dev, 9);
682 dev->short_slot = 1;
683}
684
685static void b43_short_slot_timing_disable(struct b43_wldev *dev)
686{
687 b43_set_slot_time(dev, 20);
688 dev->short_slot = 0;
689}
690
691/* Enable a Generic IRQ. "mask" is the mask of which IRQs to enable.
692 * Returns the _previously_ enabled IRQ mask.
693 */
694static inline u32 b43_interrupt_enable(struct b43_wldev *dev, u32 mask)
695{
696 u32 old_mask;
697
698 old_mask = b43_read32(dev, B43_MMIO_GEN_IRQ_MASK);
699 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, old_mask | mask);
700
701 return old_mask;
702}
703
704/* Disable a Generic IRQ. "mask" is the mask of which IRQs to disable.
705 * Returns the _previously_ enabled IRQ mask.
706 */
707static inline u32 b43_interrupt_disable(struct b43_wldev *dev, u32 mask)
708{
709 u32 old_mask;
710
711 old_mask = b43_read32(dev, B43_MMIO_GEN_IRQ_MASK);
712 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, old_mask & ~mask);
713
714 return old_mask;
715}
716
717/* Synchronize IRQ top- and bottom-half.
718 * IRQs must be masked before calling this.
719 * This must not be called with the irq_lock held.
720 */
721static void b43_synchronize_irq(struct b43_wldev *dev)
722{
723 synchronize_irq(dev->dev->irq);
724 tasklet_kill(&dev->isr_tasklet);
725}
726
727/* DummyTransmission function, as documented on
728 * http://bcm-specs.sipsolutions.net/DummyTransmission
729 */
730void b43_dummy_transmission(struct b43_wldev *dev)
731{
Michael Buesch21a75d72008-04-25 19:29:08 +0200732 struct b43_wl *wl = dev->wl;
Michael Buesche4d6b792007-09-18 15:39:42 -0400733 struct b43_phy *phy = &dev->phy;
734 unsigned int i, max_loop;
735 u16 value;
736 u32 buffer[5] = {
737 0x00000000,
738 0x00D40000,
739 0x00000000,
740 0x01000000,
741 0x00000000,
742 };
743
744 switch (phy->type) {
745 case B43_PHYTYPE_A:
746 max_loop = 0x1E;
747 buffer[0] = 0x000201CC;
748 break;
749 case B43_PHYTYPE_B:
750 case B43_PHYTYPE_G:
751 max_loop = 0xFA;
752 buffer[0] = 0x000B846E;
753 break;
754 default:
755 B43_WARN_ON(1);
756 return;
757 }
758
Michael Buesch21a75d72008-04-25 19:29:08 +0200759 spin_lock_irq(&wl->irq_lock);
760 write_lock(&wl->tx_lock);
761
Michael Buesche4d6b792007-09-18 15:39:42 -0400762 for (i = 0; i < 5; i++)
763 b43_ram_write(dev, i * 4, buffer[i]);
764
765 /* Commit writes */
766 b43_read32(dev, B43_MMIO_MACCTL);
767
768 b43_write16(dev, 0x0568, 0x0000);
769 b43_write16(dev, 0x07C0, 0x0000);
770 value = ((phy->type == B43_PHYTYPE_A) ? 1 : 0);
771 b43_write16(dev, 0x050C, value);
772 b43_write16(dev, 0x0508, 0x0000);
773 b43_write16(dev, 0x050A, 0x0000);
774 b43_write16(dev, 0x054C, 0x0000);
775 b43_write16(dev, 0x056A, 0x0014);
776 b43_write16(dev, 0x0568, 0x0826);
777 b43_write16(dev, 0x0500, 0x0000);
778 b43_write16(dev, 0x0502, 0x0030);
779
780 if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
781 b43_radio_write16(dev, 0x0051, 0x0017);
782 for (i = 0x00; i < max_loop; i++) {
783 value = b43_read16(dev, 0x050E);
784 if (value & 0x0080)
785 break;
786 udelay(10);
787 }
788 for (i = 0x00; i < 0x0A; i++) {
789 value = b43_read16(dev, 0x050E);
790 if (value & 0x0400)
791 break;
792 udelay(10);
793 }
794 for (i = 0x00; i < 0x0A; i++) {
795 value = b43_read16(dev, 0x0690);
796 if (!(value & 0x0100))
797 break;
798 udelay(10);
799 }
800 if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
801 b43_radio_write16(dev, 0x0051, 0x0037);
Michael Buesch21a75d72008-04-25 19:29:08 +0200802
803 write_unlock(&wl->tx_lock);
804 spin_unlock_irq(&wl->irq_lock);
Michael Buesche4d6b792007-09-18 15:39:42 -0400805}
806
807static void key_write(struct b43_wldev *dev,
808 u8 index, u8 algorithm, const u8 * key)
809{
810 unsigned int i;
811 u32 offset;
812 u16 value;
813 u16 kidx;
814
815 /* Key index/algo block */
816 kidx = b43_kidx_to_fw(dev, index);
817 value = ((kidx << 4) | algorithm);
818 b43_shm_write16(dev, B43_SHM_SHARED,
819 B43_SHM_SH_KEYIDXBLOCK + (kidx * 2), value);
820
821 /* Write the key to the Key Table Pointer offset */
822 offset = dev->ktp + (index * B43_SEC_KEYSIZE);
823 for (i = 0; i < B43_SEC_KEYSIZE; i += 2) {
824 value = key[i];
825 value |= (u16) (key[i + 1]) << 8;
826 b43_shm_write16(dev, B43_SHM_SHARED, offset + i, value);
827 }
828}
829
830static void keymac_write(struct b43_wldev *dev, u8 index, const u8 * addr)
831{
832 u32 addrtmp[2] = { 0, 0, };
833 u8 per_sta_keys_start = 8;
834
835 if (b43_new_kidx_api(dev))
836 per_sta_keys_start = 4;
837
838 B43_WARN_ON(index < per_sta_keys_start);
839 /* We have two default TX keys and possibly two default RX keys.
840 * Physical mac 0 is mapped to physical key 4 or 8, depending
841 * on the firmware version.
842 * So we must adjust the index here.
843 */
844 index -= per_sta_keys_start;
845
846 if (addr) {
847 addrtmp[0] = addr[0];
848 addrtmp[0] |= ((u32) (addr[1]) << 8);
849 addrtmp[0] |= ((u32) (addr[2]) << 16);
850 addrtmp[0] |= ((u32) (addr[3]) << 24);
851 addrtmp[1] = addr[4];
852 addrtmp[1] |= ((u32) (addr[5]) << 8);
853 }
854
855 if (dev->dev->id.revision >= 5) {
856 /* Receive match transmitter address mechanism */
857 b43_shm_write32(dev, B43_SHM_RCMTA,
858 (index * 2) + 0, addrtmp[0]);
859 b43_shm_write16(dev, B43_SHM_RCMTA,
860 (index * 2) + 1, addrtmp[1]);
861 } else {
862 /* RXE (Receive Engine) and
863 * PSM (Programmable State Machine) mechanism
864 */
865 if (index < 8) {
866 /* TODO write to RCM 16, 19, 22 and 25 */
867 } else {
868 b43_shm_write32(dev, B43_SHM_SHARED,
869 B43_SHM_SH_PSM + (index * 6) + 0,
870 addrtmp[0]);
871 b43_shm_write16(dev, B43_SHM_SHARED,
872 B43_SHM_SH_PSM + (index * 6) + 4,
873 addrtmp[1]);
874 }
875 }
876}
877
878static void do_key_write(struct b43_wldev *dev,
879 u8 index, u8 algorithm,
880 const u8 * key, size_t key_len, const u8 * mac_addr)
881{
882 u8 buf[B43_SEC_KEYSIZE] = { 0, };
883 u8 per_sta_keys_start = 8;
884
885 if (b43_new_kidx_api(dev))
886 per_sta_keys_start = 4;
887
888 B43_WARN_ON(index >= dev->max_nr_keys);
889 B43_WARN_ON(key_len > B43_SEC_KEYSIZE);
890
891 if (index >= per_sta_keys_start)
892 keymac_write(dev, index, NULL); /* First zero out mac. */
893 if (key)
894 memcpy(buf, key, key_len);
895 key_write(dev, index, algorithm, buf);
896 if (index >= per_sta_keys_start)
897 keymac_write(dev, index, mac_addr);
898
899 dev->key[index].algorithm = algorithm;
900}
901
902static int b43_key_write(struct b43_wldev *dev,
903 int index, u8 algorithm,
904 const u8 * key, size_t key_len,
905 const u8 * mac_addr,
906 struct ieee80211_key_conf *keyconf)
907{
908 int i;
909 int sta_keys_start;
910
911 if (key_len > B43_SEC_KEYSIZE)
912 return -EINVAL;
913 for (i = 0; i < dev->max_nr_keys; i++) {
914 /* Check that we don't already have this key. */
915 B43_WARN_ON(dev->key[i].keyconf == keyconf);
916 }
917 if (index < 0) {
918 /* Either pairwise key or address is 00:00:00:00:00:00
919 * for transmit-only keys. Search the index. */
920 if (b43_new_kidx_api(dev))
921 sta_keys_start = 4;
922 else
923 sta_keys_start = 8;
924 for (i = sta_keys_start; i < dev->max_nr_keys; i++) {
925 if (!dev->key[i].keyconf) {
926 /* found empty */
927 index = i;
928 break;
929 }
930 }
931 if (index < 0) {
932 b43err(dev->wl, "Out of hardware key memory\n");
933 return -ENOSPC;
934 }
935 } else
936 B43_WARN_ON(index > 3);
937
938 do_key_write(dev, index, algorithm, key, key_len, mac_addr);
939 if ((index <= 3) && !b43_new_kidx_api(dev)) {
940 /* Default RX key */
941 B43_WARN_ON(mac_addr);
942 do_key_write(dev, index + 4, algorithm, key, key_len, NULL);
943 }
944 keyconf->hw_key_idx = index;
945 dev->key[index].keyconf = keyconf;
946
947 return 0;
948}
949
950static int b43_key_clear(struct b43_wldev *dev, int index)
951{
952 if (B43_WARN_ON((index < 0) || (index >= dev->max_nr_keys)))
953 return -EINVAL;
954 do_key_write(dev, index, B43_SEC_ALGO_NONE,
955 NULL, B43_SEC_KEYSIZE, NULL);
956 if ((index <= 3) && !b43_new_kidx_api(dev)) {
957 do_key_write(dev, index + 4, B43_SEC_ALGO_NONE,
958 NULL, B43_SEC_KEYSIZE, NULL);
959 }
960 dev->key[index].keyconf = NULL;
961
962 return 0;
963}
964
965static void b43_clear_keys(struct b43_wldev *dev)
966{
967 int i;
968
969 for (i = 0; i < dev->max_nr_keys; i++)
970 b43_key_clear(dev, i);
971}
972
973void b43_power_saving_ctl_bits(struct b43_wldev *dev, unsigned int ps_flags)
974{
975 u32 macctl;
976 u16 ucstat;
977 bool hwps;
978 bool awake;
979 int i;
980
981 B43_WARN_ON((ps_flags & B43_PS_ENABLED) &&
982 (ps_flags & B43_PS_DISABLED));
983 B43_WARN_ON((ps_flags & B43_PS_AWAKE) && (ps_flags & B43_PS_ASLEEP));
984
985 if (ps_flags & B43_PS_ENABLED) {
986 hwps = 1;
987 } else if (ps_flags & B43_PS_DISABLED) {
988 hwps = 0;
989 } else {
990 //TODO: If powersave is not off and FIXME is not set and we are not in adhoc
991 // and thus is not an AP and we are associated, set bit 25
992 }
993 if (ps_flags & B43_PS_AWAKE) {
994 awake = 1;
995 } else if (ps_flags & B43_PS_ASLEEP) {
996 awake = 0;
997 } else {
998 //TODO: If the device is awake or this is an AP, or we are scanning, or FIXME,
999 // or we are associated, or FIXME, or the latest PS-Poll packet sent was
1000 // successful, set bit26
1001 }
1002
1003/* FIXME: For now we force awake-on and hwps-off */
1004 hwps = 0;
1005 awake = 1;
1006
1007 macctl = b43_read32(dev, B43_MMIO_MACCTL);
1008 if (hwps)
1009 macctl |= B43_MACCTL_HWPS;
1010 else
1011 macctl &= ~B43_MACCTL_HWPS;
1012 if (awake)
1013 macctl |= B43_MACCTL_AWAKE;
1014 else
1015 macctl &= ~B43_MACCTL_AWAKE;
1016 b43_write32(dev, B43_MMIO_MACCTL, macctl);
1017 /* Commit write */
1018 b43_read32(dev, B43_MMIO_MACCTL);
1019 if (awake && dev->dev->id.revision >= 5) {
1020 /* Wait for the microcode to wake up. */
1021 for (i = 0; i < 100; i++) {
1022 ucstat = b43_shm_read16(dev, B43_SHM_SHARED,
1023 B43_SHM_SH_UCODESTAT);
1024 if (ucstat != B43_SHM_SH_UCODESTAT_SLEEP)
1025 break;
1026 udelay(10);
1027 }
1028 }
1029}
1030
1031/* Turn the Analog ON/OFF */
1032static void b43_switch_analog(struct b43_wldev *dev, int on)
1033{
Michael Buesch7b584162008-04-03 18:01:12 +02001034 switch (dev->phy.type) {
1035 case B43_PHYTYPE_A:
1036 case B43_PHYTYPE_G:
1037 b43_write16(dev, B43_MMIO_PHY0, on ? 0 : 0xF4);
1038 break;
1039 case B43_PHYTYPE_N:
1040 b43_phy_write(dev, B43_NPHY_AFECTL_OVER,
1041 on ? 0 : 0x7FFF);
1042 break;
1043 default:
1044 B43_WARN_ON(1);
1045 }
Michael Buesche4d6b792007-09-18 15:39:42 -04001046}
1047
1048void b43_wireless_core_reset(struct b43_wldev *dev, u32 flags)
1049{
1050 u32 tmslow;
1051 u32 macctl;
1052
1053 flags |= B43_TMSLOW_PHYCLKEN;
1054 flags |= B43_TMSLOW_PHYRESET;
1055 ssb_device_enable(dev->dev, flags);
1056 msleep(2); /* Wait for the PLL to turn on. */
1057
1058 /* Now take the PHY out of Reset again */
1059 tmslow = ssb_read32(dev->dev, SSB_TMSLOW);
1060 tmslow |= SSB_TMSLOW_FGC;
1061 tmslow &= ~B43_TMSLOW_PHYRESET;
1062 ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
1063 ssb_read32(dev->dev, SSB_TMSLOW); /* flush */
1064 msleep(1);
1065 tmslow &= ~SSB_TMSLOW_FGC;
1066 ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
1067 ssb_read32(dev->dev, SSB_TMSLOW); /* flush */
1068 msleep(1);
1069
1070 /* Turn Analog ON */
1071 b43_switch_analog(dev, 1);
1072
1073 macctl = b43_read32(dev, B43_MMIO_MACCTL);
1074 macctl &= ~B43_MACCTL_GMODE;
1075 if (flags & B43_TMSLOW_GMODE)
1076 macctl |= B43_MACCTL_GMODE;
1077 macctl |= B43_MACCTL_IHR_ENABLED;
1078 b43_write32(dev, B43_MMIO_MACCTL, macctl);
1079}
1080
1081static void handle_irq_transmit_status(struct b43_wldev *dev)
1082{
1083 u32 v0, v1;
1084 u16 tmp;
1085 struct b43_txstatus stat;
1086
1087 while (1) {
1088 v0 = b43_read32(dev, B43_MMIO_XMITSTAT_0);
1089 if (!(v0 & 0x00000001))
1090 break;
1091 v1 = b43_read32(dev, B43_MMIO_XMITSTAT_1);
1092
1093 stat.cookie = (v0 >> 16);
1094 stat.seq = (v1 & 0x0000FFFF);
1095 stat.phy_stat = ((v1 & 0x00FF0000) >> 16);
1096 tmp = (v0 & 0x0000FFFF);
1097 stat.frame_count = ((tmp & 0xF000) >> 12);
1098 stat.rts_count = ((tmp & 0x0F00) >> 8);
1099 stat.supp_reason = ((tmp & 0x001C) >> 2);
1100 stat.pm_indicated = !!(tmp & 0x0080);
1101 stat.intermediate = !!(tmp & 0x0040);
1102 stat.for_ampdu = !!(tmp & 0x0020);
1103 stat.acked = !!(tmp & 0x0002);
1104
1105 b43_handle_txstatus(dev, &stat);
1106 }
1107}
1108
1109static void drain_txstatus_queue(struct b43_wldev *dev)
1110{
1111 u32 dummy;
1112
1113 if (dev->dev->id.revision < 5)
1114 return;
1115 /* Read all entries from the microcode TXstatus FIFO
1116 * and throw them away.
1117 */
1118 while (1) {
1119 dummy = b43_read32(dev, B43_MMIO_XMITSTAT_0);
1120 if (!(dummy & 0x00000001))
1121 break;
1122 dummy = b43_read32(dev, B43_MMIO_XMITSTAT_1);
1123 }
1124}
1125
1126static u32 b43_jssi_read(struct b43_wldev *dev)
1127{
1128 u32 val = 0;
1129
1130 val = b43_shm_read16(dev, B43_SHM_SHARED, 0x08A);
1131 val <<= 16;
1132 val |= b43_shm_read16(dev, B43_SHM_SHARED, 0x088);
1133
1134 return val;
1135}
1136
1137static void b43_jssi_write(struct b43_wldev *dev, u32 jssi)
1138{
1139 b43_shm_write16(dev, B43_SHM_SHARED, 0x088, (jssi & 0x0000FFFF));
1140 b43_shm_write16(dev, B43_SHM_SHARED, 0x08A, (jssi & 0xFFFF0000) >> 16);
1141}
1142
1143static void b43_generate_noise_sample(struct b43_wldev *dev)
1144{
1145 b43_jssi_write(dev, 0x7F7F7F7F);
Michael Bueschaa6c7ae2007-12-26 16:26:36 +01001146 b43_write32(dev, B43_MMIO_MACCMD,
1147 b43_read32(dev, B43_MMIO_MACCMD) | B43_MACCMD_BGNOISE);
Michael Buesche4d6b792007-09-18 15:39:42 -04001148 B43_WARN_ON(dev->noisecalc.channel_at_start != dev->phy.channel);
1149}
1150
1151static void b43_calculate_link_quality(struct b43_wldev *dev)
1152{
1153 /* Top half of Link Quality calculation. */
1154
1155 if (dev->noisecalc.calculation_running)
1156 return;
1157 dev->noisecalc.channel_at_start = dev->phy.channel;
1158 dev->noisecalc.calculation_running = 1;
1159 dev->noisecalc.nr_samples = 0;
1160
1161 b43_generate_noise_sample(dev);
1162}
1163
1164static void handle_irq_noise(struct b43_wldev *dev)
1165{
1166 struct b43_phy *phy = &dev->phy;
1167 u16 tmp;
1168 u8 noise[4];
1169 u8 i, j;
1170 s32 average;
1171
1172 /* Bottom half of Link Quality calculation. */
1173
1174 B43_WARN_ON(!dev->noisecalc.calculation_running);
1175 if (dev->noisecalc.channel_at_start != phy->channel)
1176 goto drop_calculation;
Michael Buesch1a094042007-09-20 11:13:40 -07001177 *((__le32 *)noise) = cpu_to_le32(b43_jssi_read(dev));
Michael Buesche4d6b792007-09-18 15:39:42 -04001178 if (noise[0] == 0x7F || noise[1] == 0x7F ||
1179 noise[2] == 0x7F || noise[3] == 0x7F)
1180 goto generate_new;
1181
1182 /* Get the noise samples. */
1183 B43_WARN_ON(dev->noisecalc.nr_samples >= 8);
1184 i = dev->noisecalc.nr_samples;
Harvey Harrisoncdbf0842008-05-02 13:47:48 -07001185 noise[0] = clamp_val(noise[0], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
1186 noise[1] = clamp_val(noise[1], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
1187 noise[2] = clamp_val(noise[2], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
1188 noise[3] = clamp_val(noise[3], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04001189 dev->noisecalc.samples[i][0] = phy->nrssi_lt[noise[0]];
1190 dev->noisecalc.samples[i][1] = phy->nrssi_lt[noise[1]];
1191 dev->noisecalc.samples[i][2] = phy->nrssi_lt[noise[2]];
1192 dev->noisecalc.samples[i][3] = phy->nrssi_lt[noise[3]];
1193 dev->noisecalc.nr_samples++;
1194 if (dev->noisecalc.nr_samples == 8) {
1195 /* Calculate the Link Quality by the noise samples. */
1196 average = 0;
1197 for (i = 0; i < 8; i++) {
1198 for (j = 0; j < 4; j++)
1199 average += dev->noisecalc.samples[i][j];
1200 }
1201 average /= (8 * 4);
1202 average *= 125;
1203 average += 64;
1204 average /= 128;
1205 tmp = b43_shm_read16(dev, B43_SHM_SHARED, 0x40C);
1206 tmp = (tmp / 128) & 0x1F;
1207 if (tmp >= 8)
1208 average += 2;
1209 else
1210 average -= 25;
1211 if (tmp == 8)
1212 average -= 72;
1213 else
1214 average -= 48;
1215
1216 dev->stats.link_noise = average;
1217 drop_calculation:
1218 dev->noisecalc.calculation_running = 0;
1219 return;
1220 }
1221 generate_new:
1222 b43_generate_noise_sample(dev);
1223}
1224
1225static void handle_irq_tbtt_indication(struct b43_wldev *dev)
1226{
1227 if (b43_is_mode(dev->wl, IEEE80211_IF_TYPE_AP)) {
1228 ///TODO: PS TBTT
1229 } else {
1230 if (1 /*FIXME: the last PSpoll frame was sent successfully */ )
1231 b43_power_saving_ctl_bits(dev, 0);
1232 }
Michael Buesche4d6b792007-09-18 15:39:42 -04001233 if (b43_is_mode(dev->wl, IEEE80211_IF_TYPE_IBSS))
Michael Bueschaa6c7ae2007-12-26 16:26:36 +01001234 dev->dfq_valid = 1;
Michael Buesche4d6b792007-09-18 15:39:42 -04001235}
1236
1237static void handle_irq_atim_end(struct b43_wldev *dev)
1238{
Michael Bueschaa6c7ae2007-12-26 16:26:36 +01001239 if (dev->dfq_valid) {
1240 b43_write32(dev, B43_MMIO_MACCMD,
1241 b43_read32(dev, B43_MMIO_MACCMD)
1242 | B43_MACCMD_DFQ_VALID);
1243 dev->dfq_valid = 0;
1244 }
Michael Buesche4d6b792007-09-18 15:39:42 -04001245}
1246
1247static void handle_irq_pmq(struct b43_wldev *dev)
1248{
1249 u32 tmp;
1250
1251 //TODO: AP mode.
1252
1253 while (1) {
1254 tmp = b43_read32(dev, B43_MMIO_PS_STATUS);
1255 if (!(tmp & 0x00000008))
1256 break;
1257 }
1258 /* 16bit write is odd, but correct. */
1259 b43_write16(dev, B43_MMIO_PS_STATUS, 0x0002);
1260}
1261
1262static void b43_write_template_common(struct b43_wldev *dev,
1263 const u8 * data, u16 size,
1264 u16 ram_offset,
1265 u16 shm_size_offset, u8 rate)
1266{
1267 u32 i, tmp;
1268 struct b43_plcp_hdr4 plcp;
1269
1270 plcp.data = 0;
1271 b43_generate_plcp_hdr(&plcp, size + FCS_LEN, rate);
1272 b43_ram_write(dev, ram_offset, le32_to_cpu(plcp.data));
1273 ram_offset += sizeof(u32);
1274 /* The PLCP is 6 bytes long, but we only wrote 4 bytes, yet.
1275 * So leave the first two bytes of the next write blank.
1276 */
1277 tmp = (u32) (data[0]) << 16;
1278 tmp |= (u32) (data[1]) << 24;
1279 b43_ram_write(dev, ram_offset, tmp);
1280 ram_offset += sizeof(u32);
1281 for (i = 2; i < size; i += sizeof(u32)) {
1282 tmp = (u32) (data[i + 0]);
1283 if (i + 1 < size)
1284 tmp |= (u32) (data[i + 1]) << 8;
1285 if (i + 2 < size)
1286 tmp |= (u32) (data[i + 2]) << 16;
1287 if (i + 3 < size)
1288 tmp |= (u32) (data[i + 3]) << 24;
1289 b43_ram_write(dev, ram_offset + i - 2, tmp);
1290 }
1291 b43_shm_write16(dev, B43_SHM_SHARED, shm_size_offset,
1292 size + sizeof(struct b43_plcp_hdr6));
1293}
1294
Michael Buesch5042c502008-04-05 15:05:00 +02001295/* Check if the use of the antenna that ieee80211 told us to
1296 * use is possible. This will fall back to DEFAULT.
1297 * "antenna_nr" is the antenna identifier we got from ieee80211. */
1298u8 b43_ieee80211_antenna_sanitize(struct b43_wldev *dev,
1299 u8 antenna_nr)
1300{
1301 u8 antenna_mask;
1302
1303 if (antenna_nr == 0) {
1304 /* Zero means "use default antenna". That's always OK. */
1305 return 0;
1306 }
1307
1308 /* Get the mask of available antennas. */
1309 if (dev->phy.gmode)
1310 antenna_mask = dev->dev->bus->sprom.ant_available_bg;
1311 else
1312 antenna_mask = dev->dev->bus->sprom.ant_available_a;
1313
1314 if (!(antenna_mask & (1 << (antenna_nr - 1)))) {
1315 /* This antenna is not available. Fall back to default. */
1316 return 0;
1317 }
1318
1319 return antenna_nr;
1320}
1321
1322static int b43_antenna_from_ieee80211(struct b43_wldev *dev, u8 antenna)
1323{
1324 antenna = b43_ieee80211_antenna_sanitize(dev, antenna);
1325 switch (antenna) {
1326 case 0: /* default/diversity */
1327 return B43_ANTENNA_DEFAULT;
1328 case 1: /* Antenna 0 */
1329 return B43_ANTENNA0;
1330 case 2: /* Antenna 1 */
1331 return B43_ANTENNA1;
1332 case 3: /* Antenna 2 */
1333 return B43_ANTENNA2;
1334 case 4: /* Antenna 3 */
1335 return B43_ANTENNA3;
1336 default:
1337 return B43_ANTENNA_DEFAULT;
1338 }
1339}
1340
1341/* Convert a b43 antenna number value to the PHY TX control value. */
1342static u16 b43_antenna_to_phyctl(int antenna)
1343{
1344 switch (antenna) {
1345 case B43_ANTENNA0:
1346 return B43_TXH_PHY_ANT0;
1347 case B43_ANTENNA1:
1348 return B43_TXH_PHY_ANT1;
1349 case B43_ANTENNA2:
1350 return B43_TXH_PHY_ANT2;
1351 case B43_ANTENNA3:
1352 return B43_TXH_PHY_ANT3;
1353 case B43_ANTENNA_AUTO:
1354 return B43_TXH_PHY_ANT01AUTO;
1355 }
1356 B43_WARN_ON(1);
1357 return 0;
1358}
1359
Michael Buesche4d6b792007-09-18 15:39:42 -04001360static void b43_write_beacon_template(struct b43_wldev *dev,
1361 u16 ram_offset,
Michael Buesch5042c502008-04-05 15:05:00 +02001362 u16 shm_size_offset)
Michael Buesche4d6b792007-09-18 15:39:42 -04001363{
Michael Buesch47f76ca2007-12-27 22:15:11 +01001364 unsigned int i, len, variable_len;
Michael Buesche66fee62007-12-26 17:47:10 +01001365 const struct ieee80211_mgmt *bcn;
1366 const u8 *ie;
1367 bool tim_found = 0;
Michael Buesch5042c502008-04-05 15:05:00 +02001368 unsigned int rate;
1369 u16 ctl;
1370 int antenna;
Johannes Berge039fa42008-05-15 12:55:29 +02001371 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(dev->wl->current_beacon);
Michael Buesche4d6b792007-09-18 15:39:42 -04001372
Michael Buesche66fee62007-12-26 17:47:10 +01001373 bcn = (const struct ieee80211_mgmt *)(dev->wl->current_beacon->data);
1374 len = min((size_t) dev->wl->current_beacon->len,
Michael Buesche4d6b792007-09-18 15:39:42 -04001375 0x200 - sizeof(struct b43_plcp_hdr6));
Johannes Berge039fa42008-05-15 12:55:29 +02001376 rate = ieee80211_get_tx_rate(dev->wl->hw, info)->hw_value;
Michael Buesche66fee62007-12-26 17:47:10 +01001377
1378 b43_write_template_common(dev, (const u8 *)bcn,
Michael Buesche4d6b792007-09-18 15:39:42 -04001379 len, ram_offset, shm_size_offset, rate);
Michael Buesche66fee62007-12-26 17:47:10 +01001380
Michael Buesch5042c502008-04-05 15:05:00 +02001381 /* Write the PHY TX control parameters. */
Johannes Berge039fa42008-05-15 12:55:29 +02001382 antenna = b43_antenna_from_ieee80211(dev, info->antenna_sel_tx);
Michael Buesch5042c502008-04-05 15:05:00 +02001383 antenna = b43_antenna_to_phyctl(antenna);
1384 ctl = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL);
1385 /* We can't send beacons with short preamble. Would get PHY errors. */
1386 ctl &= ~B43_TXH_PHY_SHORTPRMBL;
1387 ctl &= ~B43_TXH_PHY_ANT;
1388 ctl &= ~B43_TXH_PHY_ENC;
1389 ctl |= antenna;
1390 if (b43_is_cck_rate(rate))
1391 ctl |= B43_TXH_PHY_ENC_CCK;
1392 else
1393 ctl |= B43_TXH_PHY_ENC_OFDM;
1394 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL, ctl);
1395
Michael Buesche66fee62007-12-26 17:47:10 +01001396 /* Find the position of the TIM and the DTIM_period value
1397 * and write them to SHM. */
1398 ie = bcn->u.beacon.variable;
Michael Buesch47f76ca2007-12-27 22:15:11 +01001399 variable_len = len - offsetof(struct ieee80211_mgmt, u.beacon.variable);
1400 for (i = 0; i < variable_len - 2; ) {
Michael Buesche66fee62007-12-26 17:47:10 +01001401 uint8_t ie_id, ie_len;
1402
1403 ie_id = ie[i];
1404 ie_len = ie[i + 1];
1405 if (ie_id == 5) {
1406 u16 tim_position;
1407 u16 dtim_period;
1408 /* This is the TIM Information Element */
1409
1410 /* Check whether the ie_len is in the beacon data range. */
Michael Buesch47f76ca2007-12-27 22:15:11 +01001411 if (variable_len < ie_len + 2 + i)
Michael Buesche66fee62007-12-26 17:47:10 +01001412 break;
1413 /* A valid TIM is at least 4 bytes long. */
1414 if (ie_len < 4)
1415 break;
1416 tim_found = 1;
1417
1418 tim_position = sizeof(struct b43_plcp_hdr6);
1419 tim_position += offsetof(struct ieee80211_mgmt, u.beacon.variable);
1420 tim_position += i;
1421
1422 dtim_period = ie[i + 3];
1423
1424 b43_shm_write16(dev, B43_SHM_SHARED,
1425 B43_SHM_SH_TIMBPOS, tim_position);
1426 b43_shm_write16(dev, B43_SHM_SHARED,
1427 B43_SHM_SH_DTIMPER, dtim_period);
1428 break;
1429 }
1430 i += ie_len + 2;
1431 }
1432 if (!tim_found) {
1433 b43warn(dev->wl, "Did not find a valid TIM IE in "
1434 "the beacon template packet. AP or IBSS operation "
1435 "may be broken.\n");
Michael Buescha82d9922008-04-04 21:40:06 +02001436 } else
1437 b43dbg(dev->wl, "Updated beacon template\n");
Michael Buesche4d6b792007-09-18 15:39:42 -04001438}
1439
1440static void b43_write_probe_resp_plcp(struct b43_wldev *dev,
Johannes Berg8318d782008-01-24 19:38:38 +01001441 u16 shm_offset, u16 size,
1442 struct ieee80211_rate *rate)
Michael Buesche4d6b792007-09-18 15:39:42 -04001443{
1444 struct b43_plcp_hdr4 plcp;
1445 u32 tmp;
1446 __le16 dur;
1447
1448 plcp.data = 0;
Johannes Berg8318d782008-01-24 19:38:38 +01001449 b43_generate_plcp_hdr(&plcp, size + FCS_LEN, rate->hw_value);
Michael Buesche4d6b792007-09-18 15:39:42 -04001450 dur = ieee80211_generic_frame_duration(dev->wl->hw,
Johannes Berg32bfd352007-12-19 01:31:26 +01001451 dev->wl->vif, size,
Johannes Berg8318d782008-01-24 19:38:38 +01001452 rate);
Michael Buesche4d6b792007-09-18 15:39:42 -04001453 /* Write PLCP in two parts and timing for packet transfer */
1454 tmp = le32_to_cpu(plcp.data);
1455 b43_shm_write16(dev, B43_SHM_SHARED, shm_offset, tmp & 0xFFFF);
1456 b43_shm_write16(dev, B43_SHM_SHARED, shm_offset + 2, tmp >> 16);
1457 b43_shm_write16(dev, B43_SHM_SHARED, shm_offset + 6, le16_to_cpu(dur));
1458}
1459
1460/* Instead of using custom probe response template, this function
1461 * just patches custom beacon template by:
1462 * 1) Changing packet type
1463 * 2) Patching duration field
1464 * 3) Stripping TIM
1465 */
Michael Buesche66fee62007-12-26 17:47:10 +01001466static const u8 * b43_generate_probe_resp(struct b43_wldev *dev,
Johannes Berg8318d782008-01-24 19:38:38 +01001467 u16 *dest_size,
1468 struct ieee80211_rate *rate)
Michael Buesche4d6b792007-09-18 15:39:42 -04001469{
1470 const u8 *src_data;
1471 u8 *dest_data;
1472 u16 src_size, elem_size, src_pos, dest_pos;
1473 __le16 dur;
1474 struct ieee80211_hdr *hdr;
Michael Buesche66fee62007-12-26 17:47:10 +01001475 size_t ie_start;
Michael Buesche4d6b792007-09-18 15:39:42 -04001476
Michael Buesche66fee62007-12-26 17:47:10 +01001477 src_size = dev->wl->current_beacon->len;
1478 src_data = (const u8 *)dev->wl->current_beacon->data;
Michael Buesche4d6b792007-09-18 15:39:42 -04001479
Michael Buesche66fee62007-12-26 17:47:10 +01001480 /* Get the start offset of the variable IEs in the packet. */
1481 ie_start = offsetof(struct ieee80211_mgmt, u.probe_resp.variable);
1482 B43_WARN_ON(ie_start != offsetof(struct ieee80211_mgmt, u.beacon.variable));
1483
1484 if (B43_WARN_ON(src_size < ie_start))
Michael Buesche4d6b792007-09-18 15:39:42 -04001485 return NULL;
Michael Buesche4d6b792007-09-18 15:39:42 -04001486
1487 dest_data = kmalloc(src_size, GFP_ATOMIC);
1488 if (unlikely(!dest_data))
1489 return NULL;
1490
Michael Buesche66fee62007-12-26 17:47:10 +01001491 /* Copy the static data and all Information Elements, except the TIM. */
1492 memcpy(dest_data, src_data, ie_start);
1493 src_pos = ie_start;
1494 dest_pos = ie_start;
1495 for ( ; src_pos < src_size - 2; src_pos += elem_size) {
Michael Buesche4d6b792007-09-18 15:39:42 -04001496 elem_size = src_data[src_pos + 1] + 2;
Michael Buesche66fee62007-12-26 17:47:10 +01001497 if (src_data[src_pos] == 5) {
1498 /* This is the TIM. */
1499 continue;
Michael Buesche4d6b792007-09-18 15:39:42 -04001500 }
Michael Buesche66fee62007-12-26 17:47:10 +01001501 memcpy(dest_data + dest_pos, src_data + src_pos,
1502 elem_size);
1503 dest_pos += elem_size;
Michael Buesche4d6b792007-09-18 15:39:42 -04001504 }
1505 *dest_size = dest_pos;
1506 hdr = (struct ieee80211_hdr *)dest_data;
1507
1508 /* Set the frame control. */
1509 hdr->frame_control = cpu_to_le16(IEEE80211_FTYPE_MGMT |
1510 IEEE80211_STYPE_PROBE_RESP);
1511 dur = ieee80211_generic_frame_duration(dev->wl->hw,
Johannes Berg32bfd352007-12-19 01:31:26 +01001512 dev->wl->vif, *dest_size,
Johannes Berg8318d782008-01-24 19:38:38 +01001513 rate);
Michael Buesche4d6b792007-09-18 15:39:42 -04001514 hdr->duration_id = dur;
1515
1516 return dest_data;
1517}
1518
1519static void b43_write_probe_resp_template(struct b43_wldev *dev,
1520 u16 ram_offset,
Johannes Berg8318d782008-01-24 19:38:38 +01001521 u16 shm_size_offset,
1522 struct ieee80211_rate *rate)
Michael Buesche4d6b792007-09-18 15:39:42 -04001523{
Michael Buesche66fee62007-12-26 17:47:10 +01001524 const u8 *probe_resp_data;
Michael Buesche4d6b792007-09-18 15:39:42 -04001525 u16 size;
1526
Michael Buesche66fee62007-12-26 17:47:10 +01001527 size = dev->wl->current_beacon->len;
Michael Buesche4d6b792007-09-18 15:39:42 -04001528 probe_resp_data = b43_generate_probe_resp(dev, &size, rate);
1529 if (unlikely(!probe_resp_data))
1530 return;
1531
1532 /* Looks like PLCP headers plus packet timings are stored for
1533 * all possible basic rates
1534 */
Johannes Berg8318d782008-01-24 19:38:38 +01001535 b43_write_probe_resp_plcp(dev, 0x31A, size, &b43_b_ratetable[0]);
1536 b43_write_probe_resp_plcp(dev, 0x32C, size, &b43_b_ratetable[1]);
1537 b43_write_probe_resp_plcp(dev, 0x33E, size, &b43_b_ratetable[2]);
1538 b43_write_probe_resp_plcp(dev, 0x350, size, &b43_b_ratetable[3]);
Michael Buesche4d6b792007-09-18 15:39:42 -04001539
1540 size = min((size_t) size, 0x200 - sizeof(struct b43_plcp_hdr6));
1541 b43_write_template_common(dev, probe_resp_data,
Johannes Berg8318d782008-01-24 19:38:38 +01001542 size, ram_offset, shm_size_offset,
1543 rate->hw_value);
Michael Buesche4d6b792007-09-18 15:39:42 -04001544 kfree(probe_resp_data);
1545}
1546
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001547static void handle_irq_beacon(struct b43_wldev *dev)
1548{
1549 struct b43_wl *wl = dev->wl;
1550 u32 cmd, beacon0_valid, beacon1_valid;
1551
1552 if (!b43_is_mode(wl, IEEE80211_IF_TYPE_AP))
1553 return;
1554
1555 /* This is the bottom half of the asynchronous beacon update. */
1556
1557 /* Ignore interrupt in the future. */
1558 dev->irq_savedstate &= ~B43_IRQ_BEACON;
1559
1560 cmd = b43_read32(dev, B43_MMIO_MACCMD);
1561 beacon0_valid = (cmd & B43_MACCMD_BEACON0_VALID);
1562 beacon1_valid = (cmd & B43_MACCMD_BEACON1_VALID);
1563
1564 /* Schedule interrupt manually, if busy. */
1565 if (beacon0_valid && beacon1_valid) {
1566 b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, B43_IRQ_BEACON);
1567 dev->irq_savedstate |= B43_IRQ_BEACON;
1568 return;
1569 }
1570
1571 if (!beacon0_valid) {
1572 if (!wl->beacon0_uploaded) {
Michael Buesch5042c502008-04-05 15:05:00 +02001573 b43_write_beacon_template(dev, 0x68, 0x18);
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001574 b43_write_probe_resp_template(dev, 0x268, 0x4A,
1575 &__b43_ratetable[3]);
1576 wl->beacon0_uploaded = 1;
1577 }
1578 cmd = b43_read32(dev, B43_MMIO_MACCMD);
1579 cmd |= B43_MACCMD_BEACON0_VALID;
1580 b43_write32(dev, B43_MMIO_MACCMD, cmd);
1581 } else if (!beacon1_valid) {
1582 if (!wl->beacon1_uploaded) {
Michael Buesch5042c502008-04-05 15:05:00 +02001583 b43_write_beacon_template(dev, 0x468, 0x1A);
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001584 wl->beacon1_uploaded = 1;
1585 }
1586 cmd = b43_read32(dev, B43_MMIO_MACCMD);
1587 cmd |= B43_MACCMD_BEACON1_VALID;
1588 b43_write32(dev, B43_MMIO_MACCMD, cmd);
1589 }
1590}
1591
Michael Buescha82d9922008-04-04 21:40:06 +02001592static void b43_beacon_update_trigger_work(struct work_struct *work)
1593{
1594 struct b43_wl *wl = container_of(work, struct b43_wl,
1595 beacon_update_trigger);
1596 struct b43_wldev *dev;
1597
1598 mutex_lock(&wl->mutex);
1599 dev = wl->current_dev;
1600 if (likely(dev && (b43_status(dev) >= B43_STAT_INITIALIZED))) {
Michael Buescha82d9922008-04-04 21:40:06 +02001601 spin_lock_irq(&wl->irq_lock);
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001602 /* update beacon right away or defer to irq */
1603 dev->irq_savedstate = b43_read32(dev, B43_MMIO_GEN_IRQ_MASK);
1604 handle_irq_beacon(dev);
1605 /* The handler might have updated the IRQ mask. */
1606 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK,
1607 dev->irq_savedstate);
1608 mmiowb();
Michael Buescha82d9922008-04-04 21:40:06 +02001609 spin_unlock_irq(&wl->irq_lock);
1610 }
1611 mutex_unlock(&wl->mutex);
1612}
1613
Michael Bueschd4df6f12007-12-26 18:04:14 +01001614/* Asynchronously update the packet templates in template RAM.
1615 * Locking: Requires wl->irq_lock to be locked. */
Johannes Berge039fa42008-05-15 12:55:29 +02001616static void b43_update_templates(struct b43_wl *wl, struct sk_buff *beacon)
Michael Buesche4d6b792007-09-18 15:39:42 -04001617{
Michael Buesche66fee62007-12-26 17:47:10 +01001618 /* This is the top half of the ansynchronous beacon update.
1619 * The bottom half is the beacon IRQ.
1620 * Beacon update must be asynchronous to avoid sending an
1621 * invalid beacon. This can happen for example, if the firmware
1622 * transmits a beacon while we are updating it. */
Michael Buesche4d6b792007-09-18 15:39:42 -04001623
Michael Buesche66fee62007-12-26 17:47:10 +01001624 if (wl->current_beacon)
1625 dev_kfree_skb_any(wl->current_beacon);
1626 wl->current_beacon = beacon;
1627 wl->beacon0_uploaded = 0;
1628 wl->beacon1_uploaded = 0;
Michael Buescha82d9922008-04-04 21:40:06 +02001629 queue_work(wl->hw->workqueue, &wl->beacon_update_trigger);
Michael Buesche4d6b792007-09-18 15:39:42 -04001630}
1631
1632static void b43_set_ssid(struct b43_wldev *dev, const u8 * ssid, u8 ssid_len)
1633{
1634 u32 tmp;
1635 u16 i, len;
1636
1637 len = min((u16) ssid_len, (u16) 0x100);
1638 for (i = 0; i < len; i += sizeof(u32)) {
1639 tmp = (u32) (ssid[i + 0]);
1640 if (i + 1 < len)
1641 tmp |= (u32) (ssid[i + 1]) << 8;
1642 if (i + 2 < len)
1643 tmp |= (u32) (ssid[i + 2]) << 16;
1644 if (i + 3 < len)
1645 tmp |= (u32) (ssid[i + 3]) << 24;
1646 b43_shm_write32(dev, B43_SHM_SHARED, 0x380 + i, tmp);
1647 }
1648 b43_shm_write16(dev, B43_SHM_SHARED, 0x48, len);
1649}
1650
1651static void b43_set_beacon_int(struct b43_wldev *dev, u16 beacon_int)
1652{
1653 b43_time_lock(dev);
1654 if (dev->dev->id.revision >= 3) {
Michael Buescha82d9922008-04-04 21:40:06 +02001655 b43_write32(dev, B43_MMIO_TSF_CFP_REP, (beacon_int << 16));
1656 b43_write32(dev, B43_MMIO_TSF_CFP_START, (beacon_int << 10));
Michael Buesche4d6b792007-09-18 15:39:42 -04001657 } else {
1658 b43_write16(dev, 0x606, (beacon_int >> 6));
1659 b43_write16(dev, 0x610, beacon_int);
1660 }
1661 b43_time_unlock(dev);
Michael Buescha82d9922008-04-04 21:40:06 +02001662 b43dbg(dev->wl, "Set beacon interval to %u\n", beacon_int);
Michael Buesche4d6b792007-09-18 15:39:42 -04001663}
1664
Michael Buesche4d6b792007-09-18 15:39:42 -04001665static void handle_irq_ucode_debug(struct b43_wldev *dev)
1666{
Michael Buesche48b0ee2008-05-17 22:44:35 +02001667 unsigned int i, cnt;
1668 u16 reason;
1669 __le16 *buf;
1670
1671 /* The proprietary firmware doesn't have this IRQ. */
1672 if (!dev->fw.opensource)
1673 return;
1674
1675 /* Microcode register 63 contains the debug-IRQ reason. */
1676 reason = b43_shm_read16(dev, B43_SHM_SCRATCH, 63);
1677 switch (reason) {
1678 case B43_DEBUGIRQ_PANIC:
1679 /* The reason for the panic is in register 3. */
1680 reason = b43_shm_read16(dev, B43_SHM_SCRATCH, 3);
1681 b43err(dev->wl, "Whoopsy, the microcode panic'ed! Reason: %u\n",
1682 reason);
1683 b43_controller_restart(dev, "Microcode panic");
1684 break;
1685 case B43_DEBUGIRQ_DUMP_SHM:
1686 if (!B43_DEBUG)
1687 break; /* Only with driver debugging enabled. */
1688 buf = kmalloc(4096, GFP_ATOMIC);
1689 if (!buf) {
1690 b43dbg(dev->wl, "SHM-dump: Failed to allocate memory\n");
1691 goto out;
1692 }
1693 for (i = 0; i < 4096; i += 2) {
1694 u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, i);
1695 buf[i / 2] = cpu_to_le16(tmp);
1696 }
1697 b43info(dev->wl, "Shared memory dump:\n");
1698 print_hex_dump(KERN_INFO, "", DUMP_PREFIX_OFFSET,
1699 16, 2, buf, 4096, 1);
1700 kfree(buf);
1701 break;
1702 case B43_DEBUGIRQ_DUMP_REGS:
1703 if (!B43_DEBUG)
1704 break; /* Only with driver debugging enabled. */
1705 b43info(dev->wl, "Microcode register dump:\n");
1706 for (i = 0, cnt = 0; i < 64; i++) {
1707 u16 tmp = b43_shm_read16(dev, B43_SHM_SCRATCH, i);
1708 if (cnt == 0)
1709 printk(KERN_INFO);
1710 printk("r%02u: 0x%04X ", i, tmp);
1711 cnt++;
1712 if (cnt == 6) {
1713 printk("\n");
1714 cnt = 0;
1715 }
1716 }
1717 printk("\n");
1718 break;
1719 default:
1720 b43dbg(dev->wl, "Debug-IRQ triggered for unknown reason: %u\n",
1721 reason);
1722 }
1723out:
1724 b43_shm_write16(dev, B43_SHM_SCRATCH, 63, B43_DEBUGIRQ_ACK);
Michael Buesche4d6b792007-09-18 15:39:42 -04001725}
1726
1727/* Interrupt handler bottom-half */
1728static void b43_interrupt_tasklet(struct b43_wldev *dev)
1729{
1730 u32 reason;
1731 u32 dma_reason[ARRAY_SIZE(dev->dma_reason)];
1732 u32 merged_dma_reason = 0;
Michael Buesch21954c32007-09-27 15:31:40 +02001733 int i;
Michael Buesche4d6b792007-09-18 15:39:42 -04001734 unsigned long flags;
1735
1736 spin_lock_irqsave(&dev->wl->irq_lock, flags);
1737
1738 B43_WARN_ON(b43_status(dev) != B43_STAT_STARTED);
1739
1740 reason = dev->irq_reason;
1741 for (i = 0; i < ARRAY_SIZE(dma_reason); i++) {
1742 dma_reason[i] = dev->dma_reason[i];
1743 merged_dma_reason |= dma_reason[i];
1744 }
1745
1746 if (unlikely(reason & B43_IRQ_MAC_TXERR))
1747 b43err(dev->wl, "MAC transmission error\n");
1748
Stefano Brivio00e0b8c2007-11-25 11:10:33 +01001749 if (unlikely(reason & B43_IRQ_PHY_TXERR)) {
Michael Buesche4d6b792007-09-18 15:39:42 -04001750 b43err(dev->wl, "PHY transmission error\n");
Stefano Brivio00e0b8c2007-11-25 11:10:33 +01001751 rmb();
1752 if (unlikely(atomic_dec_and_test(&dev->phy.txerr_cnt))) {
1753 atomic_set(&dev->phy.txerr_cnt,
1754 B43_PHY_TX_BADNESS_LIMIT);
1755 b43err(dev->wl, "Too many PHY TX errors, "
1756 "restarting the controller\n");
1757 b43_controller_restart(dev, "PHY TX errors");
1758 }
1759 }
Michael Buesche4d6b792007-09-18 15:39:42 -04001760
1761 if (unlikely(merged_dma_reason & (B43_DMAIRQ_FATALMASK |
1762 B43_DMAIRQ_NONFATALMASK))) {
1763 if (merged_dma_reason & B43_DMAIRQ_FATALMASK) {
1764 b43err(dev->wl, "Fatal DMA error: "
1765 "0x%08X, 0x%08X, 0x%08X, "
1766 "0x%08X, 0x%08X, 0x%08X\n",
1767 dma_reason[0], dma_reason[1],
1768 dma_reason[2], dma_reason[3],
1769 dma_reason[4], dma_reason[5]);
1770 b43_controller_restart(dev, "DMA error");
1771 mmiowb();
1772 spin_unlock_irqrestore(&dev->wl->irq_lock, flags);
1773 return;
1774 }
1775 if (merged_dma_reason & B43_DMAIRQ_NONFATALMASK) {
1776 b43err(dev->wl, "DMA error: "
1777 "0x%08X, 0x%08X, 0x%08X, "
1778 "0x%08X, 0x%08X, 0x%08X\n",
1779 dma_reason[0], dma_reason[1],
1780 dma_reason[2], dma_reason[3],
1781 dma_reason[4], dma_reason[5]);
1782 }
1783 }
1784
1785 if (unlikely(reason & B43_IRQ_UCODE_DEBUG))
1786 handle_irq_ucode_debug(dev);
1787 if (reason & B43_IRQ_TBTT_INDI)
1788 handle_irq_tbtt_indication(dev);
1789 if (reason & B43_IRQ_ATIM_END)
1790 handle_irq_atim_end(dev);
1791 if (reason & B43_IRQ_BEACON)
1792 handle_irq_beacon(dev);
1793 if (reason & B43_IRQ_PMQ)
1794 handle_irq_pmq(dev);
Michael Buesch21954c32007-09-27 15:31:40 +02001795 if (reason & B43_IRQ_TXFIFO_FLUSH_OK)
1796 ;/* TODO */
1797 if (reason & B43_IRQ_NOISESAMPLE_OK)
Michael Buesche4d6b792007-09-18 15:39:42 -04001798 handle_irq_noise(dev);
1799
1800 /* Check the DMA reason registers for received data. */
Michael Buesch5100d5a2008-03-29 21:01:16 +01001801 if (dma_reason[0] & B43_DMAIRQ_RX_DONE) {
1802 if (b43_using_pio_transfers(dev))
1803 b43_pio_rx(dev->pio.rx_queue);
1804 else
1805 b43_dma_rx(dev->dma.rx_ring);
1806 }
Michael Buesche4d6b792007-09-18 15:39:42 -04001807 B43_WARN_ON(dma_reason[1] & B43_DMAIRQ_RX_DONE);
1808 B43_WARN_ON(dma_reason[2] & B43_DMAIRQ_RX_DONE);
Michael Bueschb27faf82008-03-06 16:32:46 +01001809 B43_WARN_ON(dma_reason[3] & B43_DMAIRQ_RX_DONE);
Michael Buesche4d6b792007-09-18 15:39:42 -04001810 B43_WARN_ON(dma_reason[4] & B43_DMAIRQ_RX_DONE);
1811 B43_WARN_ON(dma_reason[5] & B43_DMAIRQ_RX_DONE);
1812
Michael Buesch21954c32007-09-27 15:31:40 +02001813 if (reason & B43_IRQ_TX_OK)
Michael Buesche4d6b792007-09-18 15:39:42 -04001814 handle_irq_transmit_status(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04001815
Michael Buesche4d6b792007-09-18 15:39:42 -04001816 b43_interrupt_enable(dev, dev->irq_savedstate);
1817 mmiowb();
1818 spin_unlock_irqrestore(&dev->wl->irq_lock, flags);
1819}
1820
Michael Buesche4d6b792007-09-18 15:39:42 -04001821static void b43_interrupt_ack(struct b43_wldev *dev, u32 reason)
1822{
Michael Buesche4d6b792007-09-18 15:39:42 -04001823 b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, reason);
1824
1825 b43_write32(dev, B43_MMIO_DMA0_REASON, dev->dma_reason[0]);
1826 b43_write32(dev, B43_MMIO_DMA1_REASON, dev->dma_reason[1]);
1827 b43_write32(dev, B43_MMIO_DMA2_REASON, dev->dma_reason[2]);
1828 b43_write32(dev, B43_MMIO_DMA3_REASON, dev->dma_reason[3]);
1829 b43_write32(dev, B43_MMIO_DMA4_REASON, dev->dma_reason[4]);
1830 b43_write32(dev, B43_MMIO_DMA5_REASON, dev->dma_reason[5]);
1831}
1832
1833/* Interrupt handler top-half */
1834static irqreturn_t b43_interrupt_handler(int irq, void *dev_id)
1835{
1836 irqreturn_t ret = IRQ_NONE;
1837 struct b43_wldev *dev = dev_id;
1838 u32 reason;
1839
1840 if (!dev)
1841 return IRQ_NONE;
1842
1843 spin_lock(&dev->wl->irq_lock);
1844
1845 if (b43_status(dev) < B43_STAT_STARTED)
1846 goto out;
1847 reason = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
1848 if (reason == 0xffffffff) /* shared IRQ */
1849 goto out;
1850 ret = IRQ_HANDLED;
1851 reason &= b43_read32(dev, B43_MMIO_GEN_IRQ_MASK);
1852 if (!reason)
1853 goto out;
1854
1855 dev->dma_reason[0] = b43_read32(dev, B43_MMIO_DMA0_REASON)
1856 & 0x0001DC00;
1857 dev->dma_reason[1] = b43_read32(dev, B43_MMIO_DMA1_REASON)
1858 & 0x0000DC00;
1859 dev->dma_reason[2] = b43_read32(dev, B43_MMIO_DMA2_REASON)
1860 & 0x0000DC00;
1861 dev->dma_reason[3] = b43_read32(dev, B43_MMIO_DMA3_REASON)
1862 & 0x0001DC00;
1863 dev->dma_reason[4] = b43_read32(dev, B43_MMIO_DMA4_REASON)
1864 & 0x0000DC00;
1865 dev->dma_reason[5] = b43_read32(dev, B43_MMIO_DMA5_REASON)
1866 & 0x0000DC00;
1867
1868 b43_interrupt_ack(dev, reason);
1869 /* disable all IRQs. They are enabled again in the bottom half. */
1870 dev->irq_savedstate = b43_interrupt_disable(dev, B43_IRQ_ALL);
1871 /* save the reason code and call our bottom half. */
1872 dev->irq_reason = reason;
1873 tasklet_schedule(&dev->isr_tasklet);
1874 out:
1875 mmiowb();
1876 spin_unlock(&dev->wl->irq_lock);
1877
1878 return ret;
1879}
1880
Michael Buesch61cb5dd2008-01-21 19:55:09 +01001881static void do_release_fw(struct b43_firmware_file *fw)
1882{
1883 release_firmware(fw->data);
1884 fw->data = NULL;
1885 fw->filename = NULL;
1886}
1887
Michael Buesche4d6b792007-09-18 15:39:42 -04001888static void b43_release_firmware(struct b43_wldev *dev)
1889{
Michael Buesch61cb5dd2008-01-21 19:55:09 +01001890 do_release_fw(&dev->fw.ucode);
1891 do_release_fw(&dev->fw.pcm);
1892 do_release_fw(&dev->fw.initvals);
1893 do_release_fw(&dev->fw.initvals_band);
Michael Buesche4d6b792007-09-18 15:39:42 -04001894}
1895
Michael Buescheb189d8b2008-01-28 14:47:41 -08001896static void b43_print_fw_helptext(struct b43_wl *wl, bool error)
Michael Buesche4d6b792007-09-18 15:39:42 -04001897{
Michael Buescheb189d8b2008-01-28 14:47:41 -08001898 const char *text;
1899
1900 text = "You must go to "
Stefano Brivio354807e2007-11-19 20:21:31 +01001901 "http://linuxwireless.org/en/users/Drivers/b43#devicefirmware "
Michael Buescheb189d8b2008-01-28 14:47:41 -08001902 "and download the latest firmware (version 4).\n";
1903 if (error)
1904 b43err(wl, text);
1905 else
1906 b43warn(wl, text);
Michael Buesche4d6b792007-09-18 15:39:42 -04001907}
1908
1909static int do_request_fw(struct b43_wldev *dev,
1910 const char *name,
Michael Buesch61cb5dd2008-01-21 19:55:09 +01001911 struct b43_firmware_file *fw)
Michael Buesche4d6b792007-09-18 15:39:42 -04001912{
Michael Buesch1a094042007-09-20 11:13:40 -07001913 char path[sizeof(modparam_fwpostfix) + 32];
Michael Buesch61cb5dd2008-01-21 19:55:09 +01001914 const struct firmware *blob;
Michael Buesche4d6b792007-09-18 15:39:42 -04001915 struct b43_fw_header *hdr;
1916 u32 size;
1917 int err;
1918
Michael Buesch61cb5dd2008-01-21 19:55:09 +01001919 if (!name) {
1920 /* Don't fetch anything. Free possibly cached firmware. */
1921 do_release_fw(fw);
Michael Buesche4d6b792007-09-18 15:39:42 -04001922 return 0;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01001923 }
1924 if (fw->filename) {
1925 if (strcmp(fw->filename, name) == 0)
1926 return 0; /* Already have this fw. */
1927 /* Free the cached firmware first. */
1928 do_release_fw(fw);
1929 }
Michael Buesche4d6b792007-09-18 15:39:42 -04001930
1931 snprintf(path, ARRAY_SIZE(path),
1932 "b43%s/%s.fw",
1933 modparam_fwpostfix, name);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01001934 err = request_firmware(&blob, path, dev->dev->dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04001935 if (err) {
1936 b43err(dev->wl, "Firmware file \"%s\" not found "
1937 "or load failed.\n", path);
1938 return err;
1939 }
Michael Buesch61cb5dd2008-01-21 19:55:09 +01001940 if (blob->size < sizeof(struct b43_fw_header))
Michael Buesche4d6b792007-09-18 15:39:42 -04001941 goto err_format;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01001942 hdr = (struct b43_fw_header *)(blob->data);
Michael Buesche4d6b792007-09-18 15:39:42 -04001943 switch (hdr->type) {
1944 case B43_FW_TYPE_UCODE:
1945 case B43_FW_TYPE_PCM:
1946 size = be32_to_cpu(hdr->size);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01001947 if (size != blob->size - sizeof(struct b43_fw_header))
Michael Buesche4d6b792007-09-18 15:39:42 -04001948 goto err_format;
1949 /* fallthrough */
1950 case B43_FW_TYPE_IV:
1951 if (hdr->ver != 1)
1952 goto err_format;
1953 break;
1954 default:
1955 goto err_format;
1956 }
1957
Michael Buesch61cb5dd2008-01-21 19:55:09 +01001958 fw->data = blob;
1959 fw->filename = name;
1960
1961 return 0;
Michael Buesche4d6b792007-09-18 15:39:42 -04001962
1963err_format:
1964 b43err(dev->wl, "Firmware file \"%s\" format error.\n", path);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01001965 release_firmware(blob);
1966
Michael Buesche4d6b792007-09-18 15:39:42 -04001967 return -EPROTO;
1968}
1969
1970static int b43_request_firmware(struct b43_wldev *dev)
1971{
1972 struct b43_firmware *fw = &dev->fw;
1973 const u8 rev = dev->dev->id.revision;
1974 const char *filename;
1975 u32 tmshigh;
1976 int err;
1977
Michael Buesch61cb5dd2008-01-21 19:55:09 +01001978 /* Get microcode */
Michael Buesche4d6b792007-09-18 15:39:42 -04001979 tmshigh = ssb_read32(dev->dev, SSB_TMSHIGH);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01001980 if ((rev >= 5) && (rev <= 10))
1981 filename = "ucode5";
1982 else if ((rev >= 11) && (rev <= 12))
1983 filename = "ucode11";
1984 else if (rev >= 13)
1985 filename = "ucode13";
1986 else
1987 goto err_no_ucode;
1988 err = do_request_fw(dev, filename, &fw->ucode);
1989 if (err)
1990 goto err_load;
1991
1992 /* Get PCM code */
1993 if ((rev >= 5) && (rev <= 10))
1994 filename = "pcm5";
1995 else if (rev >= 11)
1996 filename = NULL;
1997 else
1998 goto err_no_pcm;
1999 err = do_request_fw(dev, filename, &fw->pcm);
2000 if (err)
2001 goto err_load;
2002
2003 /* Get initvals */
2004 switch (dev->phy.type) {
2005 case B43_PHYTYPE_A:
2006 if ((rev >= 5) && (rev <= 10)) {
2007 if (tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY)
2008 filename = "a0g1initvals5";
2009 else
2010 filename = "a0g0initvals5";
2011 } else
2012 goto err_no_initvals;
2013 break;
2014 case B43_PHYTYPE_G:
Michael Buesche4d6b792007-09-18 15:39:42 -04002015 if ((rev >= 5) && (rev <= 10))
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002016 filename = "b0g0initvals5";
Michael Buesche4d6b792007-09-18 15:39:42 -04002017 else if (rev >= 13)
Larry.Finger@lwfinger.nete9304882008-05-15 14:07:36 -05002018 filename = "b0g0initvals13";
Michael Buesche4d6b792007-09-18 15:39:42 -04002019 else
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002020 goto err_no_initvals;
2021 break;
2022 case B43_PHYTYPE_N:
2023 if ((rev >= 11) && (rev <= 12))
2024 filename = "n0initvals11";
2025 else
2026 goto err_no_initvals;
2027 break;
2028 default:
2029 goto err_no_initvals;
Michael Buesche4d6b792007-09-18 15:39:42 -04002030 }
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002031 err = do_request_fw(dev, filename, &fw->initvals);
2032 if (err)
2033 goto err_load;
2034
2035 /* Get bandswitch initvals */
2036 switch (dev->phy.type) {
2037 case B43_PHYTYPE_A:
2038 if ((rev >= 5) && (rev <= 10)) {
2039 if (tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY)
2040 filename = "a0g1bsinitvals5";
2041 else
2042 filename = "a0g0bsinitvals5";
2043 } else if (rev >= 11)
2044 filename = NULL;
2045 else
2046 goto err_no_initvals;
2047 break;
2048 case B43_PHYTYPE_G:
Michael Buesche4d6b792007-09-18 15:39:42 -04002049 if ((rev >= 5) && (rev <= 10))
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002050 filename = "b0g0bsinitvals5";
Michael Buesche4d6b792007-09-18 15:39:42 -04002051 else if (rev >= 11)
2052 filename = NULL;
2053 else
Michael Buesche4d6b792007-09-18 15:39:42 -04002054 goto err_no_initvals;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002055 break;
2056 case B43_PHYTYPE_N:
2057 if ((rev >= 11) && (rev <= 12))
2058 filename = "n0bsinitvals11";
2059 else
Michael Buesche4d6b792007-09-18 15:39:42 -04002060 goto err_no_initvals;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002061 break;
2062 default:
2063 goto err_no_initvals;
Michael Buesche4d6b792007-09-18 15:39:42 -04002064 }
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002065 err = do_request_fw(dev, filename, &fw->initvals_band);
2066 if (err)
2067 goto err_load;
Michael Buesche4d6b792007-09-18 15:39:42 -04002068
2069 return 0;
2070
2071err_load:
Michael Buescheb189d8b2008-01-28 14:47:41 -08002072 b43_print_fw_helptext(dev->wl, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04002073 goto error;
2074
2075err_no_ucode:
2076 err = -ENODEV;
2077 b43err(dev->wl, "No microcode available for core rev %u\n", rev);
2078 goto error;
2079
2080err_no_pcm:
2081 err = -ENODEV;
2082 b43err(dev->wl, "No PCM available for core rev %u\n", rev);
2083 goto error;
2084
2085err_no_initvals:
2086 err = -ENODEV;
2087 b43err(dev->wl, "No Initial Values firmware file for PHY %u, "
2088 "core rev %u\n", dev->phy.type, rev);
2089 goto error;
2090
2091error:
2092 b43_release_firmware(dev);
2093 return err;
2094}
2095
2096static int b43_upload_microcode(struct b43_wldev *dev)
2097{
2098 const size_t hdr_len = sizeof(struct b43_fw_header);
2099 const __be32 *data;
2100 unsigned int i, len;
2101 u16 fwrev, fwpatch, fwdate, fwtime;
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002102 u32 tmp, macctl;
Michael Buesche4d6b792007-09-18 15:39:42 -04002103 int err = 0;
2104
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002105 /* Jump the microcode PSM to offset 0 */
2106 macctl = b43_read32(dev, B43_MMIO_MACCTL);
2107 B43_WARN_ON(macctl & B43_MACCTL_PSM_RUN);
2108 macctl |= B43_MACCTL_PSM_JMP0;
2109 b43_write32(dev, B43_MMIO_MACCTL, macctl);
2110 /* Zero out all microcode PSM registers and shared memory. */
2111 for (i = 0; i < 64; i++)
2112 b43_shm_write16(dev, B43_SHM_SCRATCH, i, 0);
2113 for (i = 0; i < 4096; i += 2)
2114 b43_shm_write16(dev, B43_SHM_SHARED, i, 0);
2115
Michael Buesche4d6b792007-09-18 15:39:42 -04002116 /* Upload Microcode. */
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002117 data = (__be32 *) (dev->fw.ucode.data->data + hdr_len);
2118 len = (dev->fw.ucode.data->size - hdr_len) / sizeof(__be32);
Michael Buesche4d6b792007-09-18 15:39:42 -04002119 b43_shm_control_word(dev, B43_SHM_UCODE | B43_SHM_AUTOINC_W, 0x0000);
2120 for (i = 0; i < len; i++) {
2121 b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
2122 udelay(10);
2123 }
2124
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002125 if (dev->fw.pcm.data) {
Michael Buesche4d6b792007-09-18 15:39:42 -04002126 /* Upload PCM data. */
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002127 data = (__be32 *) (dev->fw.pcm.data->data + hdr_len);
2128 len = (dev->fw.pcm.data->size - hdr_len) / sizeof(__be32);
Michael Buesche4d6b792007-09-18 15:39:42 -04002129 b43_shm_control_word(dev, B43_SHM_HW, 0x01EA);
2130 b43_write32(dev, B43_MMIO_SHM_DATA, 0x00004000);
2131 /* No need for autoinc bit in SHM_HW */
2132 b43_shm_control_word(dev, B43_SHM_HW, 0x01EB);
2133 for (i = 0; i < len; i++) {
2134 b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
2135 udelay(10);
2136 }
2137 }
2138
2139 b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, B43_IRQ_ALL);
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002140
2141 /* Start the microcode PSM */
2142 macctl = b43_read32(dev, B43_MMIO_MACCTL);
2143 macctl &= ~B43_MACCTL_PSM_JMP0;
2144 macctl |= B43_MACCTL_PSM_RUN;
2145 b43_write32(dev, B43_MMIO_MACCTL, macctl);
Michael Buesche4d6b792007-09-18 15:39:42 -04002146
2147 /* Wait for the microcode to load and respond */
2148 i = 0;
2149 while (1) {
2150 tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
2151 if (tmp == B43_IRQ_MAC_SUSPENDED)
2152 break;
2153 i++;
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002154 if (i >= 20) {
Michael Buesche4d6b792007-09-18 15:39:42 -04002155 b43err(dev->wl, "Microcode not responding\n");
Michael Buescheb189d8b2008-01-28 14:47:41 -08002156 b43_print_fw_helptext(dev->wl, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04002157 err = -ENODEV;
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002158 goto error;
Michael Buesche4d6b792007-09-18 15:39:42 -04002159 }
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002160 msleep_interruptible(50);
2161 if (signal_pending(current)) {
2162 err = -EINTR;
2163 goto error;
2164 }
Michael Buesche4d6b792007-09-18 15:39:42 -04002165 }
2166 b43_read32(dev, B43_MMIO_GEN_IRQ_REASON); /* dummy read */
2167
2168 /* Get and check the revisions. */
2169 fwrev = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEREV);
2170 fwpatch = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEPATCH);
2171 fwdate = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEDATE);
2172 fwtime = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODETIME);
2173
2174 if (fwrev <= 0x128) {
2175 b43err(dev->wl, "YOUR FIRMWARE IS TOO OLD. Firmware from "
2176 "binary drivers older than version 4.x is unsupported. "
2177 "You must upgrade your firmware files.\n");
Michael Buescheb189d8b2008-01-28 14:47:41 -08002178 b43_print_fw_helptext(dev->wl, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04002179 err = -EOPNOTSUPP;
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002180 goto error;
Michael Buesche4d6b792007-09-18 15:39:42 -04002181 }
Michael Buesche4d6b792007-09-18 15:39:42 -04002182 dev->fw.rev = fwrev;
2183 dev->fw.patch = fwpatch;
Michael Buesche48b0ee2008-05-17 22:44:35 +02002184 dev->fw.opensource = (fwdate == 0xFFFF);
2185
2186 if (dev->fw.opensource) {
2187 /* Patchlevel info is encoded in the "time" field. */
2188 dev->fw.patch = fwtime;
2189 b43info(dev->wl, "Loading OpenSource firmware version %u.%u\n",
2190 dev->fw.rev, dev->fw.patch);
2191 } else {
2192 b43info(dev->wl, "Loading firmware version %u.%u "
2193 "(20%.2i-%.2i-%.2i %.2i:%.2i:%.2i)\n",
2194 fwrev, fwpatch,
2195 (fwdate >> 12) & 0xF, (fwdate >> 8) & 0xF, fwdate & 0xFF,
2196 (fwtime >> 11) & 0x1F, (fwtime >> 5) & 0x3F, fwtime & 0x1F);
2197 }
Michael Buesche4d6b792007-09-18 15:39:42 -04002198
Michael Buescheb189d8b2008-01-28 14:47:41 -08002199 if (b43_is_old_txhdr_format(dev)) {
2200 b43warn(dev->wl, "You are using an old firmware image. "
2201 "Support for old firmware will be removed in July 2008.\n");
2202 b43_print_fw_helptext(dev->wl, 0);
2203 }
2204
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002205 return 0;
2206
2207error:
2208 macctl = b43_read32(dev, B43_MMIO_MACCTL);
2209 macctl &= ~B43_MACCTL_PSM_RUN;
2210 macctl |= B43_MACCTL_PSM_JMP0;
2211 b43_write32(dev, B43_MMIO_MACCTL, macctl);
2212
Michael Buesche4d6b792007-09-18 15:39:42 -04002213 return err;
2214}
2215
2216static int b43_write_initvals(struct b43_wldev *dev,
2217 const struct b43_iv *ivals,
2218 size_t count,
2219 size_t array_size)
2220{
2221 const struct b43_iv *iv;
2222 u16 offset;
2223 size_t i;
2224 bool bit32;
2225
2226 BUILD_BUG_ON(sizeof(struct b43_iv) != 6);
2227 iv = ivals;
2228 for (i = 0; i < count; i++) {
2229 if (array_size < sizeof(iv->offset_size))
2230 goto err_format;
2231 array_size -= sizeof(iv->offset_size);
2232 offset = be16_to_cpu(iv->offset_size);
2233 bit32 = !!(offset & B43_IV_32BIT);
2234 offset &= B43_IV_OFFSET_MASK;
2235 if (offset >= 0x1000)
2236 goto err_format;
2237 if (bit32) {
2238 u32 value;
2239
2240 if (array_size < sizeof(iv->data.d32))
2241 goto err_format;
2242 array_size -= sizeof(iv->data.d32);
2243
Harvey Harrison533dd1b2008-04-29 01:03:36 -07002244 value = get_unaligned_be32(&iv->data.d32);
Michael Buesche4d6b792007-09-18 15:39:42 -04002245 b43_write32(dev, offset, value);
2246
2247 iv = (const struct b43_iv *)((const uint8_t *)iv +
2248 sizeof(__be16) +
2249 sizeof(__be32));
2250 } else {
2251 u16 value;
2252
2253 if (array_size < sizeof(iv->data.d16))
2254 goto err_format;
2255 array_size -= sizeof(iv->data.d16);
2256
2257 value = be16_to_cpu(iv->data.d16);
2258 b43_write16(dev, offset, value);
2259
2260 iv = (const struct b43_iv *)((const uint8_t *)iv +
2261 sizeof(__be16) +
2262 sizeof(__be16));
2263 }
2264 }
2265 if (array_size)
2266 goto err_format;
2267
2268 return 0;
2269
2270err_format:
2271 b43err(dev->wl, "Initial Values Firmware file-format error.\n");
Michael Buescheb189d8b2008-01-28 14:47:41 -08002272 b43_print_fw_helptext(dev->wl, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04002273
2274 return -EPROTO;
2275}
2276
2277static int b43_upload_initvals(struct b43_wldev *dev)
2278{
2279 const size_t hdr_len = sizeof(struct b43_fw_header);
2280 const struct b43_fw_header *hdr;
2281 struct b43_firmware *fw = &dev->fw;
2282 const struct b43_iv *ivals;
2283 size_t count;
2284 int err;
2285
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002286 hdr = (const struct b43_fw_header *)(fw->initvals.data->data);
2287 ivals = (const struct b43_iv *)(fw->initvals.data->data + hdr_len);
Michael Buesche4d6b792007-09-18 15:39:42 -04002288 count = be32_to_cpu(hdr->size);
2289 err = b43_write_initvals(dev, ivals, count,
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002290 fw->initvals.data->size - hdr_len);
Michael Buesche4d6b792007-09-18 15:39:42 -04002291 if (err)
2292 goto out;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002293 if (fw->initvals_band.data) {
2294 hdr = (const struct b43_fw_header *)(fw->initvals_band.data->data);
2295 ivals = (const struct b43_iv *)(fw->initvals_band.data->data + hdr_len);
Michael Buesche4d6b792007-09-18 15:39:42 -04002296 count = be32_to_cpu(hdr->size);
2297 err = b43_write_initvals(dev, ivals, count,
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002298 fw->initvals_band.data->size - hdr_len);
Michael Buesche4d6b792007-09-18 15:39:42 -04002299 if (err)
2300 goto out;
2301 }
2302out:
2303
2304 return err;
2305}
2306
2307/* Initialize the GPIOs
2308 * http://bcm-specs.sipsolutions.net/GPIO
2309 */
2310static int b43_gpio_init(struct b43_wldev *dev)
2311{
2312 struct ssb_bus *bus = dev->dev->bus;
2313 struct ssb_device *gpiodev, *pcidev = NULL;
2314 u32 mask, set;
2315
2316 b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
2317 & ~B43_MACCTL_GPOUTSMSK);
2318
Michael Buesche4d6b792007-09-18 15:39:42 -04002319 b43_write16(dev, B43_MMIO_GPIO_MASK, b43_read16(dev, B43_MMIO_GPIO_MASK)
2320 | 0x000F);
2321
2322 mask = 0x0000001F;
2323 set = 0x0000000F;
2324 if (dev->dev->bus->chip_id == 0x4301) {
2325 mask |= 0x0060;
2326 set |= 0x0060;
2327 }
2328 if (0 /* FIXME: conditional unknown */ ) {
2329 b43_write16(dev, B43_MMIO_GPIO_MASK,
2330 b43_read16(dev, B43_MMIO_GPIO_MASK)
2331 | 0x0100);
2332 mask |= 0x0180;
2333 set |= 0x0180;
2334 }
Larry Finger95de2842007-11-09 16:57:18 -06002335 if (dev->dev->bus->sprom.boardflags_lo & B43_BFL_PACTRL) {
Michael Buesche4d6b792007-09-18 15:39:42 -04002336 b43_write16(dev, B43_MMIO_GPIO_MASK,
2337 b43_read16(dev, B43_MMIO_GPIO_MASK)
2338 | 0x0200);
2339 mask |= 0x0200;
2340 set |= 0x0200;
2341 }
2342 if (dev->dev->id.revision >= 2)
2343 mask |= 0x0010; /* FIXME: This is redundant. */
2344
2345#ifdef CONFIG_SSB_DRIVER_PCICORE
2346 pcidev = bus->pcicore.dev;
2347#endif
2348 gpiodev = bus->chipco.dev ? : pcidev;
2349 if (!gpiodev)
2350 return 0;
2351 ssb_write32(gpiodev, B43_GPIO_CONTROL,
2352 (ssb_read32(gpiodev, B43_GPIO_CONTROL)
2353 & mask) | set);
2354
2355 return 0;
2356}
2357
2358/* Turn off all GPIO stuff. Call this on module unload, for example. */
2359static void b43_gpio_cleanup(struct b43_wldev *dev)
2360{
2361 struct ssb_bus *bus = dev->dev->bus;
2362 struct ssb_device *gpiodev, *pcidev = NULL;
2363
2364#ifdef CONFIG_SSB_DRIVER_PCICORE
2365 pcidev = bus->pcicore.dev;
2366#endif
2367 gpiodev = bus->chipco.dev ? : pcidev;
2368 if (!gpiodev)
2369 return;
2370 ssb_write32(gpiodev, B43_GPIO_CONTROL, 0);
2371}
2372
2373/* http://bcm-specs.sipsolutions.net/EnableMac */
Michael Bueschf5eda472008-04-20 16:03:32 +02002374void b43_mac_enable(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -04002375{
2376 dev->mac_suspended--;
2377 B43_WARN_ON(dev->mac_suspended < 0);
2378 if (dev->mac_suspended == 0) {
2379 b43_write32(dev, B43_MMIO_MACCTL,
2380 b43_read32(dev, B43_MMIO_MACCTL)
2381 | B43_MACCTL_ENABLED);
2382 b43_write32(dev, B43_MMIO_GEN_IRQ_REASON,
2383 B43_IRQ_MAC_SUSPENDED);
2384 /* Commit writes */
2385 b43_read32(dev, B43_MMIO_MACCTL);
2386 b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
2387 b43_power_saving_ctl_bits(dev, 0);
2388 }
2389}
2390
2391/* http://bcm-specs.sipsolutions.net/SuspendMAC */
Michael Bueschf5eda472008-04-20 16:03:32 +02002392void b43_mac_suspend(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -04002393{
2394 int i;
2395 u32 tmp;
2396
Michael Buesch05b64b32007-09-28 16:19:03 +02002397 might_sleep();
Michael Buesche4d6b792007-09-18 15:39:42 -04002398 B43_WARN_ON(dev->mac_suspended < 0);
Michael Buesch05b64b32007-09-28 16:19:03 +02002399
Michael Buesche4d6b792007-09-18 15:39:42 -04002400 if (dev->mac_suspended == 0) {
2401 b43_power_saving_ctl_bits(dev, B43_PS_AWAKE);
2402 b43_write32(dev, B43_MMIO_MACCTL,
2403 b43_read32(dev, B43_MMIO_MACCTL)
2404 & ~B43_MACCTL_ENABLED);
2405 /* force pci to flush the write */
2406 b43_read32(dev, B43_MMIO_MACCTL);
Michael Bueschba380012008-04-15 21:13:36 +02002407 for (i = 35; i; i--) {
2408 tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
2409 if (tmp & B43_IRQ_MAC_SUSPENDED)
2410 goto out;
2411 udelay(10);
2412 }
2413 /* Hm, it seems this will take some time. Use msleep(). */
Michael Buesch05b64b32007-09-28 16:19:03 +02002414 for (i = 40; i; i--) {
Michael Buesche4d6b792007-09-18 15:39:42 -04002415 tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
2416 if (tmp & B43_IRQ_MAC_SUSPENDED)
2417 goto out;
Michael Buesch05b64b32007-09-28 16:19:03 +02002418 msleep(1);
Michael Buesche4d6b792007-09-18 15:39:42 -04002419 }
2420 b43err(dev->wl, "MAC suspend failed\n");
2421 }
Michael Buesch05b64b32007-09-28 16:19:03 +02002422out:
Michael Buesche4d6b792007-09-18 15:39:42 -04002423 dev->mac_suspended++;
2424}
2425
2426static void b43_adjust_opmode(struct b43_wldev *dev)
2427{
2428 struct b43_wl *wl = dev->wl;
2429 u32 ctl;
2430 u16 cfp_pretbtt;
2431
2432 ctl = b43_read32(dev, B43_MMIO_MACCTL);
2433 /* Reset status to STA infrastructure mode. */
2434 ctl &= ~B43_MACCTL_AP;
2435 ctl &= ~B43_MACCTL_KEEP_CTL;
2436 ctl &= ~B43_MACCTL_KEEP_BADPLCP;
2437 ctl &= ~B43_MACCTL_KEEP_BAD;
2438 ctl &= ~B43_MACCTL_PROMISC;
Johannes Berg4150c572007-09-17 01:29:23 -04002439 ctl &= ~B43_MACCTL_BEACPROMISC;
Michael Buesche4d6b792007-09-18 15:39:42 -04002440 ctl |= B43_MACCTL_INFRA;
2441
Johannes Berg4150c572007-09-17 01:29:23 -04002442 if (b43_is_mode(wl, IEEE80211_IF_TYPE_AP))
2443 ctl |= B43_MACCTL_AP;
2444 else if (b43_is_mode(wl, IEEE80211_IF_TYPE_IBSS))
2445 ctl &= ~B43_MACCTL_INFRA;
2446
2447 if (wl->filter_flags & FIF_CONTROL)
Michael Buesche4d6b792007-09-18 15:39:42 -04002448 ctl |= B43_MACCTL_KEEP_CTL;
Johannes Berg4150c572007-09-17 01:29:23 -04002449 if (wl->filter_flags & FIF_FCSFAIL)
2450 ctl |= B43_MACCTL_KEEP_BAD;
2451 if (wl->filter_flags & FIF_PLCPFAIL)
2452 ctl |= B43_MACCTL_KEEP_BADPLCP;
2453 if (wl->filter_flags & FIF_PROMISC_IN_BSS)
Michael Buesche4d6b792007-09-18 15:39:42 -04002454 ctl |= B43_MACCTL_PROMISC;
Johannes Berg4150c572007-09-17 01:29:23 -04002455 if (wl->filter_flags & FIF_BCN_PRBRESP_PROMISC)
2456 ctl |= B43_MACCTL_BEACPROMISC;
2457
Michael Buesche4d6b792007-09-18 15:39:42 -04002458 /* Workaround: On old hardware the HW-MAC-address-filter
2459 * doesn't work properly, so always run promisc in filter
2460 * it in software. */
2461 if (dev->dev->id.revision <= 4)
2462 ctl |= B43_MACCTL_PROMISC;
2463
2464 b43_write32(dev, B43_MMIO_MACCTL, ctl);
2465
2466 cfp_pretbtt = 2;
2467 if ((ctl & B43_MACCTL_INFRA) && !(ctl & B43_MACCTL_AP)) {
2468 if (dev->dev->bus->chip_id == 0x4306 &&
2469 dev->dev->bus->chip_rev == 3)
2470 cfp_pretbtt = 100;
2471 else
2472 cfp_pretbtt = 50;
2473 }
2474 b43_write16(dev, 0x612, cfp_pretbtt);
2475}
2476
2477static void b43_rate_memory_write(struct b43_wldev *dev, u16 rate, int is_ofdm)
2478{
2479 u16 offset;
2480
2481 if (is_ofdm) {
2482 offset = 0x480;
2483 offset += (b43_plcp_get_ratecode_ofdm(rate) & 0x000F) * 2;
2484 } else {
2485 offset = 0x4C0;
2486 offset += (b43_plcp_get_ratecode_cck(rate) & 0x000F) * 2;
2487 }
2488 b43_shm_write16(dev, B43_SHM_SHARED, offset + 0x20,
2489 b43_shm_read16(dev, B43_SHM_SHARED, offset));
2490}
2491
2492static void b43_rate_memory_init(struct b43_wldev *dev)
2493{
2494 switch (dev->phy.type) {
2495 case B43_PHYTYPE_A:
2496 case B43_PHYTYPE_G:
Michael Buesch53a6e232008-01-13 21:23:44 +01002497 case B43_PHYTYPE_N:
Michael Buesche4d6b792007-09-18 15:39:42 -04002498 b43_rate_memory_write(dev, B43_OFDM_RATE_6MB, 1);
2499 b43_rate_memory_write(dev, B43_OFDM_RATE_12MB, 1);
2500 b43_rate_memory_write(dev, B43_OFDM_RATE_18MB, 1);
2501 b43_rate_memory_write(dev, B43_OFDM_RATE_24MB, 1);
2502 b43_rate_memory_write(dev, B43_OFDM_RATE_36MB, 1);
2503 b43_rate_memory_write(dev, B43_OFDM_RATE_48MB, 1);
2504 b43_rate_memory_write(dev, B43_OFDM_RATE_54MB, 1);
2505 if (dev->phy.type == B43_PHYTYPE_A)
2506 break;
2507 /* fallthrough */
2508 case B43_PHYTYPE_B:
2509 b43_rate_memory_write(dev, B43_CCK_RATE_1MB, 0);
2510 b43_rate_memory_write(dev, B43_CCK_RATE_2MB, 0);
2511 b43_rate_memory_write(dev, B43_CCK_RATE_5MB, 0);
2512 b43_rate_memory_write(dev, B43_CCK_RATE_11MB, 0);
2513 break;
2514 default:
2515 B43_WARN_ON(1);
2516 }
2517}
2518
Michael Buesch5042c502008-04-05 15:05:00 +02002519/* Set the default values for the PHY TX Control Words. */
2520static void b43_set_phytxctl_defaults(struct b43_wldev *dev)
2521{
2522 u16 ctl = 0;
2523
2524 ctl |= B43_TXH_PHY_ENC_CCK;
2525 ctl |= B43_TXH_PHY_ANT01AUTO;
2526 ctl |= B43_TXH_PHY_TXPWR;
2527
2528 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL, ctl);
2529 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL, ctl);
2530 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL, ctl);
2531}
2532
Michael Buesche4d6b792007-09-18 15:39:42 -04002533/* Set the TX-Antenna for management frames sent by firmware. */
2534static void b43_mgmtframe_txantenna(struct b43_wldev *dev, int antenna)
2535{
Michael Buesch5042c502008-04-05 15:05:00 +02002536 u16 ant;
Michael Buesche4d6b792007-09-18 15:39:42 -04002537 u16 tmp;
2538
Michael Buesch5042c502008-04-05 15:05:00 +02002539 ant = b43_antenna_to_phyctl(antenna);
Michael Buesche4d6b792007-09-18 15:39:42 -04002540
Michael Buesche4d6b792007-09-18 15:39:42 -04002541 /* For ACK/CTS */
2542 tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL);
Michael Buescheb189d8b2008-01-28 14:47:41 -08002543 tmp = (tmp & ~B43_TXH_PHY_ANT) | ant;
Michael Buesche4d6b792007-09-18 15:39:42 -04002544 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL, tmp);
2545 /* For Probe Resposes */
2546 tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL);
Michael Buescheb189d8b2008-01-28 14:47:41 -08002547 tmp = (tmp & ~B43_TXH_PHY_ANT) | ant;
Michael Buesche4d6b792007-09-18 15:39:42 -04002548 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL, tmp);
2549}
2550
2551/* This is the opposite of b43_chip_init() */
2552static void b43_chip_exit(struct b43_wldev *dev)
2553{
Michael Buesch8e9f7522007-09-27 21:35:34 +02002554 b43_radio_turn_off(dev, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04002555 b43_gpio_cleanup(dev);
Michael Bueschf5eda472008-04-20 16:03:32 +02002556 b43_lo_g_cleanup(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04002557 /* firmware is released later */
2558}
2559
2560/* Initialize the chip
2561 * http://bcm-specs.sipsolutions.net/ChipInit
2562 */
2563static int b43_chip_init(struct b43_wldev *dev)
2564{
2565 struct b43_phy *phy = &dev->phy;
2566 int err, tmp;
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002567 u32 value32, macctl;
Michael Buesche4d6b792007-09-18 15:39:42 -04002568 u16 value16;
2569
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002570 /* Initialize the MAC control */
2571 macctl = B43_MACCTL_IHR_ENABLED | B43_MACCTL_SHM_ENABLED;
2572 if (dev->phy.gmode)
2573 macctl |= B43_MACCTL_GMODE;
2574 macctl |= B43_MACCTL_INFRA;
2575 b43_write32(dev, B43_MMIO_MACCTL, macctl);
Michael Buesche4d6b792007-09-18 15:39:42 -04002576
2577 err = b43_request_firmware(dev);
2578 if (err)
2579 goto out;
2580 err = b43_upload_microcode(dev);
2581 if (err)
2582 goto out; /* firmware is released later */
2583
2584 err = b43_gpio_init(dev);
2585 if (err)
2586 goto out; /* firmware is released later */
Michael Buesch21954c32007-09-27 15:31:40 +02002587
Michael Buesche4d6b792007-09-18 15:39:42 -04002588 err = b43_upload_initvals(dev);
2589 if (err)
Larry Finger1a8d1222007-12-14 13:59:11 +01002590 goto err_gpio_clean;
Michael Buesche4d6b792007-09-18 15:39:42 -04002591 b43_radio_turn_on(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04002592
2593 b43_write16(dev, 0x03E6, 0x0000);
2594 err = b43_phy_init(dev);
2595 if (err)
2596 goto err_radio_off;
2597
2598 /* Select initial Interference Mitigation. */
2599 tmp = phy->interfmode;
2600 phy->interfmode = B43_INTERFMODE_NONE;
2601 b43_radio_set_interference_mitigation(dev, tmp);
2602
2603 b43_set_rx_antenna(dev, B43_ANTENNA_DEFAULT);
2604 b43_mgmtframe_txantenna(dev, B43_ANTENNA_DEFAULT);
2605
2606 if (phy->type == B43_PHYTYPE_B) {
2607 value16 = b43_read16(dev, 0x005E);
2608 value16 |= 0x0004;
2609 b43_write16(dev, 0x005E, value16);
2610 }
2611 b43_write32(dev, 0x0100, 0x01000000);
2612 if (dev->dev->id.revision < 5)
2613 b43_write32(dev, 0x010C, 0x01000000);
2614
2615 b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
2616 & ~B43_MACCTL_INFRA);
2617 b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
2618 | B43_MACCTL_INFRA);
Michael Buesche4d6b792007-09-18 15:39:42 -04002619
Michael Buesche4d6b792007-09-18 15:39:42 -04002620 /* Probe Response Timeout value */
2621 /* FIXME: Default to 0, has to be set by ioctl probably... :-/ */
2622 b43_shm_write16(dev, B43_SHM_SHARED, 0x0074, 0x0000);
2623
2624 /* Initially set the wireless operation mode. */
2625 b43_adjust_opmode(dev);
2626
2627 if (dev->dev->id.revision < 3) {
2628 b43_write16(dev, 0x060E, 0x0000);
2629 b43_write16(dev, 0x0610, 0x8000);
2630 b43_write16(dev, 0x0604, 0x0000);
2631 b43_write16(dev, 0x0606, 0x0200);
2632 } else {
2633 b43_write32(dev, 0x0188, 0x80000000);
2634 b43_write32(dev, 0x018C, 0x02000000);
2635 }
2636 b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, 0x00004000);
2637 b43_write32(dev, B43_MMIO_DMA0_IRQ_MASK, 0x0001DC00);
2638 b43_write32(dev, B43_MMIO_DMA1_IRQ_MASK, 0x0000DC00);
2639 b43_write32(dev, B43_MMIO_DMA2_IRQ_MASK, 0x0000DC00);
2640 b43_write32(dev, B43_MMIO_DMA3_IRQ_MASK, 0x0001DC00);
2641 b43_write32(dev, B43_MMIO_DMA4_IRQ_MASK, 0x0000DC00);
2642 b43_write32(dev, B43_MMIO_DMA5_IRQ_MASK, 0x0000DC00);
2643
2644 value32 = ssb_read32(dev->dev, SSB_TMSLOW);
2645 value32 |= 0x00100000;
2646 ssb_write32(dev->dev, SSB_TMSLOW, value32);
2647
2648 b43_write16(dev, B43_MMIO_POWERUP_DELAY,
2649 dev->dev->bus->chipco.fast_pwrup_delay);
2650
2651 err = 0;
2652 b43dbg(dev->wl, "Chip initialized\n");
Michael Buesch21954c32007-09-27 15:31:40 +02002653out:
Michael Buesche4d6b792007-09-18 15:39:42 -04002654 return err;
2655
Michael Buesch21954c32007-09-27 15:31:40 +02002656err_radio_off:
Michael Buesch8e9f7522007-09-27 21:35:34 +02002657 b43_radio_turn_off(dev, 1);
Larry Finger1a8d1222007-12-14 13:59:11 +01002658err_gpio_clean:
Michael Buesche4d6b792007-09-18 15:39:42 -04002659 b43_gpio_cleanup(dev);
Michael Buesch21954c32007-09-27 15:31:40 +02002660 return err;
Michael Buesche4d6b792007-09-18 15:39:42 -04002661}
2662
Michael Buesche4d6b792007-09-18 15:39:42 -04002663static void b43_periodic_every60sec(struct b43_wldev *dev)
2664{
2665 struct b43_phy *phy = &dev->phy;
2666
Michael Buesch53a6e232008-01-13 21:23:44 +01002667 if (phy->type != B43_PHYTYPE_G)
2668 return;
Larry Finger95de2842007-11-09 16:57:18 -06002669 if (dev->dev->bus->sprom.boardflags_lo & B43_BFL_RSSI) {
Michael Buesche4d6b792007-09-18 15:39:42 -04002670 b43_mac_suspend(dev);
2671 b43_calc_nrssi_slope(dev);
2672 if ((phy->radio_ver == 0x2050) && (phy->radio_rev == 8)) {
2673 u8 old_chan = phy->channel;
2674
2675 /* VCO Calibration */
2676 if (old_chan >= 8)
2677 b43_radio_selectchannel(dev, 1, 0);
2678 else
2679 b43_radio_selectchannel(dev, 13, 0);
2680 b43_radio_selectchannel(dev, old_chan, 0);
2681 }
2682 b43_mac_enable(dev);
2683 }
2684}
2685
2686static void b43_periodic_every30sec(struct b43_wldev *dev)
2687{
2688 /* Update device statistics. */
2689 b43_calculate_link_quality(dev);
2690}
2691
2692static void b43_periodic_every15sec(struct b43_wldev *dev)
2693{
2694 struct b43_phy *phy = &dev->phy;
2695
2696 if (phy->type == B43_PHYTYPE_G) {
2697 //TODO: update_aci_moving_average
2698 if (phy->aci_enable && phy->aci_wlan_automatic) {
2699 b43_mac_suspend(dev);
2700 if (!phy->aci_enable && 1 /*TODO: not scanning? */ ) {
2701 if (0 /*TODO: bunch of conditions */ ) {
2702 b43_radio_set_interference_mitigation
2703 (dev, B43_INTERFMODE_MANUALWLAN);
2704 }
2705 } else if (1 /*TODO*/) {
2706 /*
2707 if ((aci_average > 1000) && !(b43_radio_aci_scan(dev))) {
2708 b43_radio_set_interference_mitigation(dev,
2709 B43_INTERFMODE_NONE);
2710 }
2711 */
2712 }
2713 b43_mac_enable(dev);
2714 } else if (phy->interfmode == B43_INTERFMODE_NONWLAN &&
2715 phy->rev == 1) {
2716 //TODO: implement rev1 workaround
2717 }
2718 }
2719 b43_phy_xmitpower(dev); //FIXME: unless scanning?
Michael Bueschf5eda472008-04-20 16:03:32 +02002720 b43_lo_g_maintanance_work(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04002721 //TODO for APHY (temperature?)
Stefano Brivio00e0b8c2007-11-25 11:10:33 +01002722
2723 atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
2724 wmb();
Michael Buesche4d6b792007-09-18 15:39:42 -04002725}
2726
Michael Buesche4d6b792007-09-18 15:39:42 -04002727static void do_periodic_work(struct b43_wldev *dev)
2728{
2729 unsigned int state;
2730
2731 state = dev->periodic_state;
Michael Buesch42bb4cd2007-09-28 14:22:33 +02002732 if (state % 4 == 0)
Michael Buesche4d6b792007-09-18 15:39:42 -04002733 b43_periodic_every60sec(dev);
Michael Buesch42bb4cd2007-09-28 14:22:33 +02002734 if (state % 2 == 0)
Michael Buesche4d6b792007-09-18 15:39:42 -04002735 b43_periodic_every30sec(dev);
Michael Buesch42bb4cd2007-09-28 14:22:33 +02002736 b43_periodic_every15sec(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04002737}
2738
Michael Buesch05b64b32007-09-28 16:19:03 +02002739/* Periodic work locking policy:
2740 * The whole periodic work handler is protected by
2741 * wl->mutex. If another lock is needed somewhere in the
2742 * pwork callchain, it's aquired in-place, where it's needed.
Michael Buesche4d6b792007-09-18 15:39:42 -04002743 */
Michael Buesche4d6b792007-09-18 15:39:42 -04002744static void b43_periodic_work_handler(struct work_struct *work)
2745{
Michael Buesch05b64b32007-09-28 16:19:03 +02002746 struct b43_wldev *dev = container_of(work, struct b43_wldev,
2747 periodic_work.work);
2748 struct b43_wl *wl = dev->wl;
2749 unsigned long delay;
Michael Buesche4d6b792007-09-18 15:39:42 -04002750
Michael Buesch05b64b32007-09-28 16:19:03 +02002751 mutex_lock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04002752
2753 if (unlikely(b43_status(dev) != B43_STAT_STARTED))
2754 goto out;
2755 if (b43_debug(dev, B43_DBG_PWORK_STOP))
2756 goto out_requeue;
2757
Michael Buesch05b64b32007-09-28 16:19:03 +02002758 do_periodic_work(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04002759
Michael Buesche4d6b792007-09-18 15:39:42 -04002760 dev->periodic_state++;
Michael Buesch42bb4cd2007-09-28 14:22:33 +02002761out_requeue:
Michael Buesche4d6b792007-09-18 15:39:42 -04002762 if (b43_debug(dev, B43_DBG_PWORK_FAST))
2763 delay = msecs_to_jiffies(50);
2764 else
Anton Blanchard82cd6822007-10-15 00:42:23 -05002765 delay = round_jiffies_relative(HZ * 15);
Michael Buesch05b64b32007-09-28 16:19:03 +02002766 queue_delayed_work(wl->hw->workqueue, &dev->periodic_work, delay);
Michael Buesch42bb4cd2007-09-28 14:22:33 +02002767out:
Michael Buesch05b64b32007-09-28 16:19:03 +02002768 mutex_unlock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04002769}
2770
2771static void b43_periodic_tasks_setup(struct b43_wldev *dev)
2772{
2773 struct delayed_work *work = &dev->periodic_work;
2774
2775 dev->periodic_state = 0;
2776 INIT_DELAYED_WORK(work, b43_periodic_work_handler);
2777 queue_delayed_work(dev->wl->hw->workqueue, work, 0);
2778}
2779
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01002780/* Check if communication with the device works correctly. */
Michael Buesche4d6b792007-09-18 15:39:42 -04002781static int b43_validate_chipaccess(struct b43_wldev *dev)
2782{
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01002783 u32 v, backup;
Michael Buesche4d6b792007-09-18 15:39:42 -04002784
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01002785 backup = b43_shm_read32(dev, B43_SHM_SHARED, 0);
2786
2787 /* Check for read/write and endianness problems. */
Michael Buesche4d6b792007-09-18 15:39:42 -04002788 b43_shm_write32(dev, B43_SHM_SHARED, 0, 0x55AAAA55);
2789 if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0x55AAAA55)
2790 goto error;
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01002791 b43_shm_write32(dev, B43_SHM_SHARED, 0, 0xAA5555AA);
2792 if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0xAA5555AA)
Michael Buesche4d6b792007-09-18 15:39:42 -04002793 goto error;
2794
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01002795 b43_shm_write32(dev, B43_SHM_SHARED, 0, backup);
2796
2797 if ((dev->dev->id.revision >= 3) && (dev->dev->id.revision <= 10)) {
2798 /* The 32bit register shadows the two 16bit registers
2799 * with update sideeffects. Validate this. */
2800 b43_write16(dev, B43_MMIO_TSF_CFP_START, 0xAAAA);
2801 b43_write32(dev, B43_MMIO_TSF_CFP_START, 0xCCCCBBBB);
2802 if (b43_read16(dev, B43_MMIO_TSF_CFP_START_LOW) != 0xBBBB)
2803 goto error;
2804 if (b43_read16(dev, B43_MMIO_TSF_CFP_START_HIGH) != 0xCCCC)
2805 goto error;
2806 }
2807 b43_write32(dev, B43_MMIO_TSF_CFP_START, 0);
2808
2809 v = b43_read32(dev, B43_MMIO_MACCTL);
2810 v |= B43_MACCTL_GMODE;
2811 if (v != (B43_MACCTL_GMODE | B43_MACCTL_IHR_ENABLED))
Michael Buesche4d6b792007-09-18 15:39:42 -04002812 goto error;
2813
2814 return 0;
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01002815error:
Michael Buesche4d6b792007-09-18 15:39:42 -04002816 b43err(dev->wl, "Failed to validate the chipaccess\n");
2817 return -ENODEV;
2818}
2819
2820static void b43_security_init(struct b43_wldev *dev)
2821{
2822 dev->max_nr_keys = (dev->dev->id.revision >= 5) ? 58 : 20;
2823 B43_WARN_ON(dev->max_nr_keys > ARRAY_SIZE(dev->key));
2824 dev->ktp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_KTP);
2825 /* KTP is a word address, but we address SHM bytewise.
2826 * So multiply by two.
2827 */
2828 dev->ktp *= 2;
2829 if (dev->dev->id.revision >= 5) {
2830 /* Number of RCMTA address slots */
2831 b43_write16(dev, B43_MMIO_RCMTA_COUNT, dev->max_nr_keys - 8);
2832 }
2833 b43_clear_keys(dev);
2834}
2835
2836static int b43_rng_read(struct hwrng *rng, u32 * data)
2837{
2838 struct b43_wl *wl = (struct b43_wl *)rng->priv;
2839 unsigned long flags;
2840
2841 /* Don't take wl->mutex here, as it could deadlock with
2842 * hwrng internal locking. It's not needed to take
2843 * wl->mutex here, anyway. */
2844
2845 spin_lock_irqsave(&wl->irq_lock, flags);
2846 *data = b43_read16(wl->current_dev, B43_MMIO_RNG);
2847 spin_unlock_irqrestore(&wl->irq_lock, flags);
2848
2849 return (sizeof(u16));
2850}
2851
Rafael J. Wysockib844eba2008-03-23 20:28:24 +01002852static void b43_rng_exit(struct b43_wl *wl)
Michael Buesche4d6b792007-09-18 15:39:42 -04002853{
2854 if (wl->rng_initialized)
Rafael J. Wysockib844eba2008-03-23 20:28:24 +01002855 hwrng_unregister(&wl->rng);
Michael Buesche4d6b792007-09-18 15:39:42 -04002856}
2857
2858static int b43_rng_init(struct b43_wl *wl)
2859{
2860 int err;
2861
2862 snprintf(wl->rng_name, ARRAY_SIZE(wl->rng_name),
2863 "%s_%s", KBUILD_MODNAME, wiphy_name(wl->hw->wiphy));
2864 wl->rng.name = wl->rng_name;
2865 wl->rng.data_read = b43_rng_read;
2866 wl->rng.priv = (unsigned long)wl;
2867 wl->rng_initialized = 1;
2868 err = hwrng_register(&wl->rng);
2869 if (err) {
2870 wl->rng_initialized = 0;
2871 b43err(wl, "Failed to register the random "
2872 "number generator (%d)\n", err);
2873 }
2874
2875 return err;
2876}
2877
Michael Buesch40faacc2007-10-28 16:29:32 +01002878static int b43_op_tx(struct ieee80211_hw *hw,
Johannes Berge039fa42008-05-15 12:55:29 +02002879 struct sk_buff *skb)
Michael Buesche4d6b792007-09-18 15:39:42 -04002880{
2881 struct b43_wl *wl = hw_to_b43_wl(hw);
2882 struct b43_wldev *dev = wl->current_dev;
Michael Buesch21a75d72008-04-25 19:29:08 +02002883 unsigned long flags;
2884 int err;
Michael Buesche4d6b792007-09-18 15:39:42 -04002885
Michael Buesch5100d5a2008-03-29 21:01:16 +01002886 if (unlikely(skb->len < 2 + 2 + 6)) {
2887 /* Too short, this can't be a valid frame. */
Michael Buesch21a75d72008-04-25 19:29:08 +02002888 dev_kfree_skb_any(skb);
2889 return NETDEV_TX_OK;
Michael Buesch5100d5a2008-03-29 21:01:16 +01002890 }
2891 B43_WARN_ON(skb_shinfo(skb)->nr_frags);
Michael Buesche4d6b792007-09-18 15:39:42 -04002892 if (unlikely(!dev))
Michael Buesch21a75d72008-04-25 19:29:08 +02002893 return NETDEV_TX_BUSY;
2894
2895 /* Transmissions on seperate queues can run concurrently. */
2896 read_lock_irqsave(&wl->tx_lock, flags);
2897
2898 err = -ENODEV;
2899 if (likely(b43_status(dev) >= B43_STAT_STARTED)) {
2900 if (b43_using_pio_transfers(dev))
Johannes Berge039fa42008-05-15 12:55:29 +02002901 err = b43_pio_tx(dev, skb);
Michael Buesch21a75d72008-04-25 19:29:08 +02002902 else
Johannes Berge039fa42008-05-15 12:55:29 +02002903 err = b43_dma_tx(dev, skb);
Michael Buesch21a75d72008-04-25 19:29:08 +02002904 }
2905
2906 read_unlock_irqrestore(&wl->tx_lock, flags);
2907
Michael Buesche4d6b792007-09-18 15:39:42 -04002908 if (unlikely(err))
2909 return NETDEV_TX_BUSY;
2910 return NETDEV_TX_OK;
2911}
2912
Michael Buesche6f5b932008-03-05 21:18:49 +01002913/* Locking: wl->irq_lock */
2914static void b43_qos_params_upload(struct b43_wldev *dev,
2915 const struct ieee80211_tx_queue_params *p,
2916 u16 shm_offset)
2917{
2918 u16 params[B43_NR_QOSPARAMS];
2919 int cw_min, cw_max, aifs, bslots, tmp;
2920 unsigned int i;
2921
2922 const u16 aCWmin = 0x0001;
2923 const u16 aCWmax = 0x03FF;
2924
2925 /* Calculate the default values for the parameters, if needed. */
2926 switch (shm_offset) {
2927 case B43_QOS_VOICE:
2928 aifs = (p->aifs == -1) ? 2 : p->aifs;
2929 cw_min = (p->cw_min == 0) ? ((aCWmin + 1) / 4 - 1) : p->cw_min;
2930 cw_max = (p->cw_max == 0) ? ((aCWmin + 1) / 2 - 1) : p->cw_max;
2931 break;
2932 case B43_QOS_VIDEO:
2933 aifs = (p->aifs == -1) ? 2 : p->aifs;
2934 cw_min = (p->cw_min == 0) ? ((aCWmin + 1) / 2 - 1) : p->cw_min;
2935 cw_max = (p->cw_max == 0) ? aCWmin : p->cw_max;
2936 break;
2937 case B43_QOS_BESTEFFORT:
2938 aifs = (p->aifs == -1) ? 3 : p->aifs;
2939 cw_min = (p->cw_min == 0) ? aCWmin : p->cw_min;
2940 cw_max = (p->cw_max == 0) ? aCWmax : p->cw_max;
2941 break;
2942 case B43_QOS_BACKGROUND:
2943 aifs = (p->aifs == -1) ? 7 : p->aifs;
2944 cw_min = (p->cw_min == 0) ? aCWmin : p->cw_min;
2945 cw_max = (p->cw_max == 0) ? aCWmax : p->cw_max;
2946 break;
2947 default:
2948 B43_WARN_ON(1);
2949 return;
2950 }
2951 if (cw_min <= 0)
2952 cw_min = aCWmin;
2953 if (cw_max <= 0)
2954 cw_max = aCWmin;
2955 bslots = b43_read16(dev, B43_MMIO_RNG) % cw_min;
2956
2957 memset(&params, 0, sizeof(params));
2958
2959 params[B43_QOSPARAM_TXOP] = p->txop * 32;
2960 params[B43_QOSPARAM_CWMIN] = cw_min;
2961 params[B43_QOSPARAM_CWMAX] = cw_max;
2962 params[B43_QOSPARAM_CWCUR] = cw_min;
2963 params[B43_QOSPARAM_AIFS] = aifs;
2964 params[B43_QOSPARAM_BSLOTS] = bslots;
2965 params[B43_QOSPARAM_REGGAP] = bslots + aifs;
2966
2967 for (i = 0; i < ARRAY_SIZE(params); i++) {
2968 if (i == B43_QOSPARAM_STATUS) {
2969 tmp = b43_shm_read16(dev, B43_SHM_SHARED,
2970 shm_offset + (i * 2));
2971 /* Mark the parameters as updated. */
2972 tmp |= 0x100;
2973 b43_shm_write16(dev, B43_SHM_SHARED,
2974 shm_offset + (i * 2),
2975 tmp);
2976 } else {
2977 b43_shm_write16(dev, B43_SHM_SHARED,
2978 shm_offset + (i * 2),
2979 params[i]);
2980 }
2981 }
2982}
2983
2984/* Update the QOS parameters in hardware. */
2985static void b43_qos_update(struct b43_wldev *dev)
2986{
2987 struct b43_wl *wl = dev->wl;
2988 struct b43_qos_params *params;
2989 unsigned long flags;
2990 unsigned int i;
2991
2992 /* Mapping of mac80211 queues to b43 SHM offsets. */
2993 static const u16 qos_shm_offsets[] = {
2994 [0] = B43_QOS_VOICE,
2995 [1] = B43_QOS_VIDEO,
2996 [2] = B43_QOS_BESTEFFORT,
2997 [3] = B43_QOS_BACKGROUND,
2998 };
2999 BUILD_BUG_ON(ARRAY_SIZE(qos_shm_offsets) != ARRAY_SIZE(wl->qos_params));
3000
3001 b43_mac_suspend(dev);
3002 spin_lock_irqsave(&wl->irq_lock, flags);
3003
3004 for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++) {
3005 params = &(wl->qos_params[i]);
3006 if (params->need_hw_update) {
3007 b43_qos_params_upload(dev, &(params->p),
3008 qos_shm_offsets[i]);
3009 params->need_hw_update = 0;
3010 }
3011 }
3012
3013 spin_unlock_irqrestore(&wl->irq_lock, flags);
3014 b43_mac_enable(dev);
3015}
3016
3017static void b43_qos_clear(struct b43_wl *wl)
3018{
3019 struct b43_qos_params *params;
3020 unsigned int i;
3021
3022 for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++) {
3023 params = &(wl->qos_params[i]);
3024
3025 memset(&(params->p), 0, sizeof(params->p));
3026 params->p.aifs = -1;
3027 params->need_hw_update = 1;
3028 }
3029}
3030
3031/* Initialize the core's QOS capabilities */
3032static void b43_qos_init(struct b43_wldev *dev)
3033{
3034 struct b43_wl *wl = dev->wl;
3035 unsigned int i;
3036
3037 /* Upload the current QOS parameters. */
3038 for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++)
3039 wl->qos_params[i].need_hw_update = 1;
3040 b43_qos_update(dev);
3041
3042 /* Enable QOS support. */
3043 b43_hf_write(dev, b43_hf_read(dev) | B43_HF_EDCF);
3044 b43_write16(dev, B43_MMIO_IFSCTL,
3045 b43_read16(dev, B43_MMIO_IFSCTL)
3046 | B43_MMIO_IFSCTL_USE_EDCF);
3047}
3048
3049static void b43_qos_update_work(struct work_struct *work)
3050{
3051 struct b43_wl *wl = container_of(work, struct b43_wl, qos_update_work);
3052 struct b43_wldev *dev;
3053
3054 mutex_lock(&wl->mutex);
3055 dev = wl->current_dev;
3056 if (likely(dev && (b43_status(dev) >= B43_STAT_INITIALIZED)))
3057 b43_qos_update(dev);
3058 mutex_unlock(&wl->mutex);
3059}
3060
Johannes Berge100bb62008-04-30 18:51:21 +02003061static int b43_op_conf_tx(struct ieee80211_hw *hw, u16 _queue,
Michael Buesch40faacc2007-10-28 16:29:32 +01003062 const struct ieee80211_tx_queue_params *params)
Michael Buesche4d6b792007-09-18 15:39:42 -04003063{
Michael Buesche6f5b932008-03-05 21:18:49 +01003064 struct b43_wl *wl = hw_to_b43_wl(hw);
3065 unsigned long flags;
3066 unsigned int queue = (unsigned int)_queue;
3067 struct b43_qos_params *p;
3068
3069 if (queue >= ARRAY_SIZE(wl->qos_params)) {
3070 /* Queue not available or don't support setting
3071 * params on this queue. Return success to not
3072 * confuse mac80211. */
3073 return 0;
3074 }
3075
3076 spin_lock_irqsave(&wl->irq_lock, flags);
3077 p = &(wl->qos_params[queue]);
3078 memcpy(&(p->p), params, sizeof(p->p));
3079 p->need_hw_update = 1;
3080 spin_unlock_irqrestore(&wl->irq_lock, flags);
3081
3082 queue_work(hw->workqueue, &wl->qos_update_work);
3083
Michael Buesche4d6b792007-09-18 15:39:42 -04003084 return 0;
3085}
3086
Michael Buesch40faacc2007-10-28 16:29:32 +01003087static int b43_op_get_tx_stats(struct ieee80211_hw *hw,
3088 struct ieee80211_tx_queue_stats *stats)
Michael Buesche4d6b792007-09-18 15:39:42 -04003089{
3090 struct b43_wl *wl = hw_to_b43_wl(hw);
3091 struct b43_wldev *dev = wl->current_dev;
3092 unsigned long flags;
3093 int err = -ENODEV;
3094
3095 if (!dev)
3096 goto out;
3097 spin_lock_irqsave(&wl->irq_lock, flags);
3098 if (likely(b43_status(dev) >= B43_STAT_STARTED)) {
Michael Buesch5100d5a2008-03-29 21:01:16 +01003099 if (b43_using_pio_transfers(dev))
3100 b43_pio_get_tx_stats(dev, stats);
3101 else
3102 b43_dma_get_tx_stats(dev, stats);
Michael Buesche4d6b792007-09-18 15:39:42 -04003103 err = 0;
3104 }
3105 spin_unlock_irqrestore(&wl->irq_lock, flags);
Michael Buesch40faacc2007-10-28 16:29:32 +01003106out:
Michael Buesche4d6b792007-09-18 15:39:42 -04003107 return err;
3108}
3109
Michael Buesch40faacc2007-10-28 16:29:32 +01003110static int b43_op_get_stats(struct ieee80211_hw *hw,
3111 struct ieee80211_low_level_stats *stats)
Michael Buesche4d6b792007-09-18 15:39:42 -04003112{
3113 struct b43_wl *wl = hw_to_b43_wl(hw);
3114 unsigned long flags;
3115
3116 spin_lock_irqsave(&wl->irq_lock, flags);
3117 memcpy(stats, &wl->ieee_stats, sizeof(*stats));
3118 spin_unlock_irqrestore(&wl->irq_lock, flags);
3119
3120 return 0;
3121}
3122
Michael Buesche4d6b792007-09-18 15:39:42 -04003123static void b43_put_phy_into_reset(struct b43_wldev *dev)
3124{
3125 struct ssb_device *sdev = dev->dev;
3126 u32 tmslow;
3127
3128 tmslow = ssb_read32(sdev, SSB_TMSLOW);
3129 tmslow &= ~B43_TMSLOW_GMODE;
3130 tmslow |= B43_TMSLOW_PHYRESET;
3131 tmslow |= SSB_TMSLOW_FGC;
3132 ssb_write32(sdev, SSB_TMSLOW, tmslow);
3133 msleep(1);
3134
3135 tmslow = ssb_read32(sdev, SSB_TMSLOW);
3136 tmslow &= ~SSB_TMSLOW_FGC;
3137 tmslow |= B43_TMSLOW_PHYRESET;
3138 ssb_write32(sdev, SSB_TMSLOW, tmslow);
3139 msleep(1);
3140}
3141
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003142static const char * band_to_string(enum ieee80211_band band)
Michael Buesche4d6b792007-09-18 15:39:42 -04003143{
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003144 switch (band) {
3145 case IEEE80211_BAND_5GHZ:
3146 return "5";
3147 case IEEE80211_BAND_2GHZ:
3148 return "2.4";
3149 default:
3150 break;
3151 }
3152 B43_WARN_ON(1);
3153 return "";
3154}
3155
3156/* Expects wl->mutex locked */
3157static int b43_switch_band(struct b43_wl *wl, struct ieee80211_channel *chan)
3158{
3159 struct b43_wldev *up_dev = NULL;
Michael Buesche4d6b792007-09-18 15:39:42 -04003160 struct b43_wldev *down_dev;
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003161 struct b43_wldev *d;
Michael Buesche4d6b792007-09-18 15:39:42 -04003162 int err;
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003163 bool gmode;
Michael Buesche4d6b792007-09-18 15:39:42 -04003164 int prev_status;
3165
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003166 /* Find a device and PHY which supports the band. */
3167 list_for_each_entry(d, &wl->devlist, list) {
3168 switch (chan->band) {
3169 case IEEE80211_BAND_5GHZ:
3170 if (d->phy.supports_5ghz) {
3171 up_dev = d;
3172 gmode = 0;
3173 }
3174 break;
3175 case IEEE80211_BAND_2GHZ:
3176 if (d->phy.supports_2ghz) {
3177 up_dev = d;
3178 gmode = 1;
3179 }
3180 break;
3181 default:
3182 B43_WARN_ON(1);
3183 return -EINVAL;
3184 }
3185 if (up_dev)
3186 break;
3187 }
3188 if (!up_dev) {
3189 b43err(wl, "Could not find a device for %s-GHz band operation\n",
3190 band_to_string(chan->band));
3191 return -ENODEV;
Michael Buesche4d6b792007-09-18 15:39:42 -04003192 }
3193 if ((up_dev == wl->current_dev) &&
3194 (!!wl->current_dev->phy.gmode == !!gmode)) {
3195 /* This device is already running. */
3196 return 0;
3197 }
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003198 b43dbg(wl, "Switching to %s-GHz band\n",
3199 band_to_string(chan->band));
Michael Buesche4d6b792007-09-18 15:39:42 -04003200 down_dev = wl->current_dev;
3201
3202 prev_status = b43_status(down_dev);
3203 /* Shutdown the currently running core. */
3204 if (prev_status >= B43_STAT_STARTED)
3205 b43_wireless_core_stop(down_dev);
3206 if (prev_status >= B43_STAT_INITIALIZED)
3207 b43_wireless_core_exit(down_dev);
3208
3209 if (down_dev != up_dev) {
3210 /* We switch to a different core, so we put PHY into
3211 * RESET on the old core. */
3212 b43_put_phy_into_reset(down_dev);
3213 }
3214
3215 /* Now start the new core. */
3216 up_dev->phy.gmode = gmode;
3217 if (prev_status >= B43_STAT_INITIALIZED) {
3218 err = b43_wireless_core_init(up_dev);
3219 if (err) {
3220 b43err(wl, "Fatal: Could not initialize device for "
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003221 "selected %s-GHz band\n",
3222 band_to_string(chan->band));
Michael Buesche4d6b792007-09-18 15:39:42 -04003223 goto init_failure;
3224 }
3225 }
3226 if (prev_status >= B43_STAT_STARTED) {
3227 err = b43_wireless_core_start(up_dev);
3228 if (err) {
3229 b43err(wl, "Fatal: Coult not start device for "
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003230 "selected %s-GHz band\n",
3231 band_to_string(chan->band));
Michael Buesche4d6b792007-09-18 15:39:42 -04003232 b43_wireless_core_exit(up_dev);
3233 goto init_failure;
3234 }
3235 }
3236 B43_WARN_ON(b43_status(up_dev) != prev_status);
3237
3238 wl->current_dev = up_dev;
3239
3240 return 0;
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003241init_failure:
Michael Buesche4d6b792007-09-18 15:39:42 -04003242 /* Whoops, failed to init the new core. No core is operating now. */
3243 wl->current_dev = NULL;
3244 return err;
3245}
3246
Michael Buesch40faacc2007-10-28 16:29:32 +01003247static int b43_op_config(struct ieee80211_hw *hw, struct ieee80211_conf *conf)
Michael Buesche4d6b792007-09-18 15:39:42 -04003248{
3249 struct b43_wl *wl = hw_to_b43_wl(hw);
3250 struct b43_wldev *dev;
3251 struct b43_phy *phy;
3252 unsigned long flags;
Michael Buesch9db1f6d2007-12-22 21:54:20 +01003253 int antenna;
Michael Buesche4d6b792007-09-18 15:39:42 -04003254 int err = 0;
3255 u32 savedirqs;
3256
Michael Buesche4d6b792007-09-18 15:39:42 -04003257 mutex_lock(&wl->mutex);
3258
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003259 /* Switch the band (if necessary). This might change the active core. */
3260 err = b43_switch_band(wl, conf->channel);
Michael Buesche4d6b792007-09-18 15:39:42 -04003261 if (err)
3262 goto out_unlock_mutex;
3263 dev = wl->current_dev;
3264 phy = &dev->phy;
3265
3266 /* Disable IRQs while reconfiguring the device.
3267 * This makes it possible to drop the spinlock throughout
3268 * the reconfiguration process. */
3269 spin_lock_irqsave(&wl->irq_lock, flags);
3270 if (b43_status(dev) < B43_STAT_STARTED) {
3271 spin_unlock_irqrestore(&wl->irq_lock, flags);
3272 goto out_unlock_mutex;
3273 }
3274 savedirqs = b43_interrupt_disable(dev, B43_IRQ_ALL);
3275 spin_unlock_irqrestore(&wl->irq_lock, flags);
3276 b43_synchronize_irq(dev);
3277
3278 /* Switch to the requested channel.
3279 * The firmware takes care of races with the TX handler. */
Johannes Berg8318d782008-01-24 19:38:38 +01003280 if (conf->channel->hw_value != phy->channel)
3281 b43_radio_selectchannel(dev, conf->channel->hw_value, 0);
Michael Buesche4d6b792007-09-18 15:39:42 -04003282
3283 /* Enable/Disable ShortSlot timing. */
3284 if ((!!(conf->flags & IEEE80211_CONF_SHORT_SLOT_TIME)) !=
3285 dev->short_slot) {
3286 B43_WARN_ON(phy->type != B43_PHYTYPE_G);
3287 if (conf->flags & IEEE80211_CONF_SHORT_SLOT_TIME)
3288 b43_short_slot_timing_enable(dev);
3289 else
3290 b43_short_slot_timing_disable(dev);
3291 }
3292
Johannes Bergd42ce842007-11-23 14:50:51 +01003293 dev->wl->radiotap_enabled = !!(conf->flags & IEEE80211_CONF_RADIOTAP);
3294
Michael Buesche4d6b792007-09-18 15:39:42 -04003295 /* Adjust the desired TX power level. */
3296 if (conf->power_level != 0) {
3297 if (conf->power_level != phy->power_level) {
3298 phy->power_level = conf->power_level;
3299 b43_phy_xmitpower(dev);
3300 }
3301 }
3302
3303 /* Antennas for RX and management frame TX. */
Michael Buesch9db1f6d2007-12-22 21:54:20 +01003304 antenna = b43_antenna_from_ieee80211(dev, conf->antenna_sel_tx);
3305 b43_mgmtframe_txantenna(dev, antenna);
3306 antenna = b43_antenna_from_ieee80211(dev, conf->antenna_sel_rx);
3307 b43_set_rx_antenna(dev, antenna);
Michael Buesche4d6b792007-09-18 15:39:42 -04003308
3309 /* Update templates for AP mode. */
3310 if (b43_is_mode(wl, IEEE80211_IF_TYPE_AP))
3311 b43_set_beacon_int(dev, conf->beacon_int);
3312
Michael Bueschfda9abc2007-09-20 22:14:18 +02003313 if (!!conf->radio_enabled != phy->radio_on) {
3314 if (conf->radio_enabled) {
3315 b43_radio_turn_on(dev);
3316 b43info(dev->wl, "Radio turned on by software\n");
3317 if (!dev->radio_hw_enable) {
3318 b43info(dev->wl, "The hardware RF-kill button "
3319 "still turns the radio physically off. "
3320 "Press the button to turn it on.\n");
3321 }
3322 } else {
Michael Buesch8e9f7522007-09-27 21:35:34 +02003323 b43_radio_turn_off(dev, 0);
Michael Bueschfda9abc2007-09-20 22:14:18 +02003324 b43info(dev->wl, "Radio turned off by software\n");
3325 }
3326 }
3327
Michael Buesche4d6b792007-09-18 15:39:42 -04003328 spin_lock_irqsave(&wl->irq_lock, flags);
3329 b43_interrupt_enable(dev, savedirqs);
3330 mmiowb();
3331 spin_unlock_irqrestore(&wl->irq_lock, flags);
3332 out_unlock_mutex:
3333 mutex_unlock(&wl->mutex);
3334
3335 return err;
3336}
3337
Michael Buesch40faacc2007-10-28 16:29:32 +01003338static int b43_op_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
Johannes Berg4150c572007-09-17 01:29:23 -04003339 const u8 *local_addr, const u8 *addr,
3340 struct ieee80211_key_conf *key)
Michael Buesche4d6b792007-09-18 15:39:42 -04003341{
3342 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01003343 struct b43_wldev *dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04003344 unsigned long flags;
3345 u8 algorithm;
3346 u8 index;
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01003347 int err;
Joe Perches0795af52007-10-03 17:59:30 -07003348 DECLARE_MAC_BUF(mac);
Michael Buesche4d6b792007-09-18 15:39:42 -04003349
3350 if (modparam_nohwcrypt)
3351 return -ENOSPC; /* User disabled HW-crypto */
3352
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01003353 mutex_lock(&wl->mutex);
3354 spin_lock_irqsave(&wl->irq_lock, flags);
3355
3356 dev = wl->current_dev;
3357 err = -ENODEV;
3358 if (!dev || b43_status(dev) < B43_STAT_INITIALIZED)
3359 goto out_unlock;
3360
3361 err = -EINVAL;
Michael Buesche4d6b792007-09-18 15:39:42 -04003362 switch (key->alg) {
Michael Buesche4d6b792007-09-18 15:39:42 -04003363 case ALG_WEP:
3364 if (key->keylen == 5)
3365 algorithm = B43_SEC_ALGO_WEP40;
3366 else
3367 algorithm = B43_SEC_ALGO_WEP104;
3368 break;
3369 case ALG_TKIP:
3370 algorithm = B43_SEC_ALGO_TKIP;
3371 break;
3372 case ALG_CCMP:
3373 algorithm = B43_SEC_ALGO_AES;
3374 break;
3375 default:
3376 B43_WARN_ON(1);
Michael Buesche4d6b792007-09-18 15:39:42 -04003377 goto out_unlock;
3378 }
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01003379 index = (u8) (key->keyidx);
3380 if (index > 3)
3381 goto out_unlock;
Michael Buesche4d6b792007-09-18 15:39:42 -04003382
3383 switch (cmd) {
3384 case SET_KEY:
3385 if (algorithm == B43_SEC_ALGO_TKIP) {
3386 /* FIXME: No TKIP hardware encryption for now. */
3387 err = -EOPNOTSUPP;
3388 goto out_unlock;
3389 }
3390
3391 if (is_broadcast_ether_addr(addr)) {
3392 /* addr is FF:FF:FF:FF:FF:FF for default keys */
3393 err = b43_key_write(dev, index, algorithm,
3394 key->key, key->keylen, NULL, key);
3395 } else {
3396 /*
3397 * either pairwise key or address is 00:00:00:00:00:00
3398 * for transmit-only keys
3399 */
3400 err = b43_key_write(dev, -1, algorithm,
3401 key->key, key->keylen, addr, key);
3402 }
3403 if (err)
3404 goto out_unlock;
3405
3406 if (algorithm == B43_SEC_ALGO_WEP40 ||
3407 algorithm == B43_SEC_ALGO_WEP104) {
3408 b43_hf_write(dev, b43_hf_read(dev) | B43_HF_USEDEFKEYS);
3409 } else {
3410 b43_hf_write(dev,
3411 b43_hf_read(dev) & ~B43_HF_USEDEFKEYS);
3412 }
3413 key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
3414 break;
3415 case DISABLE_KEY: {
3416 err = b43_key_clear(dev, key->hw_key_idx);
3417 if (err)
3418 goto out_unlock;
3419 break;
3420 }
3421 default:
3422 B43_WARN_ON(1);
3423 }
3424out_unlock:
3425 spin_unlock_irqrestore(&wl->irq_lock, flags);
3426 mutex_unlock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04003427 if (!err) {
3428 b43dbg(wl, "%s hardware based encryption for keyidx: %d, "
Joe Perches0795af52007-10-03 17:59:30 -07003429 "mac: %s\n",
Michael Buesche4d6b792007-09-18 15:39:42 -04003430 cmd == SET_KEY ? "Using" : "Disabling", key->keyidx,
Joe Perches0795af52007-10-03 17:59:30 -07003431 print_mac(mac, addr));
Michael Buesche4d6b792007-09-18 15:39:42 -04003432 }
3433 return err;
3434}
3435
Michael Buesch40faacc2007-10-28 16:29:32 +01003436static void b43_op_configure_filter(struct ieee80211_hw *hw,
3437 unsigned int changed, unsigned int *fflags,
3438 int mc_count, struct dev_addr_list *mc_list)
Michael Buesche4d6b792007-09-18 15:39:42 -04003439{
3440 struct b43_wl *wl = hw_to_b43_wl(hw);
3441 struct b43_wldev *dev = wl->current_dev;
3442 unsigned long flags;
3443
Johannes Berg4150c572007-09-17 01:29:23 -04003444 if (!dev) {
3445 *fflags = 0;
Michael Buesche4d6b792007-09-18 15:39:42 -04003446 return;
Michael Buesche4d6b792007-09-18 15:39:42 -04003447 }
Johannes Berg4150c572007-09-17 01:29:23 -04003448
3449 spin_lock_irqsave(&wl->irq_lock, flags);
3450 *fflags &= FIF_PROMISC_IN_BSS |
3451 FIF_ALLMULTI |
3452 FIF_FCSFAIL |
3453 FIF_PLCPFAIL |
3454 FIF_CONTROL |
3455 FIF_OTHER_BSS |
3456 FIF_BCN_PRBRESP_PROMISC;
3457
3458 changed &= FIF_PROMISC_IN_BSS |
3459 FIF_ALLMULTI |
3460 FIF_FCSFAIL |
3461 FIF_PLCPFAIL |
3462 FIF_CONTROL |
3463 FIF_OTHER_BSS |
3464 FIF_BCN_PRBRESP_PROMISC;
3465
3466 wl->filter_flags = *fflags;
3467
3468 if (changed && b43_status(dev) >= B43_STAT_INITIALIZED)
3469 b43_adjust_opmode(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04003470 spin_unlock_irqrestore(&wl->irq_lock, flags);
3471}
3472
Michael Buesch40faacc2007-10-28 16:29:32 +01003473static int b43_op_config_interface(struct ieee80211_hw *hw,
Johannes Berg32bfd352007-12-19 01:31:26 +01003474 struct ieee80211_vif *vif,
Michael Buesch40faacc2007-10-28 16:29:32 +01003475 struct ieee80211_if_conf *conf)
Michael Buesche4d6b792007-09-18 15:39:42 -04003476{
3477 struct b43_wl *wl = hw_to_b43_wl(hw);
3478 struct b43_wldev *dev = wl->current_dev;
3479 unsigned long flags;
3480
3481 if (!dev)
3482 return -ENODEV;
3483 mutex_lock(&wl->mutex);
3484 spin_lock_irqsave(&wl->irq_lock, flags);
Johannes Berg32bfd352007-12-19 01:31:26 +01003485 B43_WARN_ON(wl->vif != vif);
Johannes Berg4150c572007-09-17 01:29:23 -04003486 if (conf->bssid)
3487 memcpy(wl->bssid, conf->bssid, ETH_ALEN);
3488 else
3489 memset(wl->bssid, 0, ETH_ALEN);
3490 if (b43_status(dev) >= B43_STAT_INITIALIZED) {
3491 if (b43_is_mode(wl, IEEE80211_IF_TYPE_AP)) {
3492 B43_WARN_ON(conf->type != IEEE80211_IF_TYPE_AP);
3493 b43_set_ssid(dev, conf->ssid, conf->ssid_len);
Johannes Berge039fa42008-05-15 12:55:29 +02003494 if (conf->beacon)
3495 b43_update_templates(wl, conf->beacon);
Michael Buesche4d6b792007-09-18 15:39:42 -04003496 }
Johannes Berg4150c572007-09-17 01:29:23 -04003497 b43_write_mac_bssid_templates(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04003498 }
3499 spin_unlock_irqrestore(&wl->irq_lock, flags);
3500 mutex_unlock(&wl->mutex);
3501
3502 return 0;
3503}
3504
3505/* Locking: wl->mutex */
3506static void b43_wireless_core_stop(struct b43_wldev *dev)
3507{
3508 struct b43_wl *wl = dev->wl;
3509 unsigned long flags;
3510
3511 if (b43_status(dev) < B43_STAT_STARTED)
3512 return;
Stefano Brivioa19d12d2007-11-07 18:16:11 +01003513
3514 /* Disable and sync interrupts. We must do this before than
3515 * setting the status to INITIALIZED, as the interrupt handler
3516 * won't care about IRQs then. */
3517 spin_lock_irqsave(&wl->irq_lock, flags);
3518 dev->irq_savedstate = b43_interrupt_disable(dev, B43_IRQ_ALL);
3519 b43_read32(dev, B43_MMIO_GEN_IRQ_MASK); /* flush */
3520 spin_unlock_irqrestore(&wl->irq_lock, flags);
3521 b43_synchronize_irq(dev);
3522
Michael Buesch21a75d72008-04-25 19:29:08 +02003523 write_lock_irqsave(&wl->tx_lock, flags);
Michael Buesche4d6b792007-09-18 15:39:42 -04003524 b43_set_status(dev, B43_STAT_INITIALIZED);
Michael Buesch21a75d72008-04-25 19:29:08 +02003525 write_unlock_irqrestore(&wl->tx_lock, flags);
Michael Buesche4d6b792007-09-18 15:39:42 -04003526
Michael Buesch5100d5a2008-03-29 21:01:16 +01003527 b43_pio_stop(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04003528 mutex_unlock(&wl->mutex);
3529 /* Must unlock as it would otherwise deadlock. No races here.
3530 * Cancel the possibly running self-rearming periodic work. */
3531 cancel_delayed_work_sync(&dev->periodic_work);
3532 mutex_lock(&wl->mutex);
3533
Michael Buesche4d6b792007-09-18 15:39:42 -04003534 b43_mac_suspend(dev);
3535 free_irq(dev->dev->irq, dev);
3536 b43dbg(wl, "Wireless interface stopped\n");
3537}
3538
3539/* Locking: wl->mutex */
3540static int b43_wireless_core_start(struct b43_wldev *dev)
3541{
3542 int err;
3543
3544 B43_WARN_ON(b43_status(dev) != B43_STAT_INITIALIZED);
3545
3546 drain_txstatus_queue(dev);
3547 err = request_irq(dev->dev->irq, b43_interrupt_handler,
3548 IRQF_SHARED, KBUILD_MODNAME, dev);
3549 if (err) {
3550 b43err(dev->wl, "Cannot request IRQ-%d\n", dev->dev->irq);
3551 goto out;
3552 }
3553
3554 /* We are ready to run. */
3555 b43_set_status(dev, B43_STAT_STARTED);
3556
3557 /* Start data flow (TX/RX). */
3558 b43_mac_enable(dev);
3559 b43_interrupt_enable(dev, dev->irq_savedstate);
Michael Buesche4d6b792007-09-18 15:39:42 -04003560
3561 /* Start maintainance work */
3562 b43_periodic_tasks_setup(dev);
3563
3564 b43dbg(dev->wl, "Wireless interface started\n");
3565 out:
3566 return err;
3567}
3568
3569/* Get PHY and RADIO versioning numbers */
3570static int b43_phy_versioning(struct b43_wldev *dev)
3571{
3572 struct b43_phy *phy = &dev->phy;
3573 u32 tmp;
3574 u8 analog_type;
3575 u8 phy_type;
3576 u8 phy_rev;
3577 u16 radio_manuf;
3578 u16 radio_ver;
3579 u16 radio_rev;
3580 int unsupported = 0;
3581
3582 /* Get PHY versioning */
3583 tmp = b43_read16(dev, B43_MMIO_PHY_VER);
3584 analog_type = (tmp & B43_PHYVER_ANALOG) >> B43_PHYVER_ANALOG_SHIFT;
3585 phy_type = (tmp & B43_PHYVER_TYPE) >> B43_PHYVER_TYPE_SHIFT;
3586 phy_rev = (tmp & B43_PHYVER_VERSION);
3587 switch (phy_type) {
3588 case B43_PHYTYPE_A:
3589 if (phy_rev >= 4)
3590 unsupported = 1;
3591 break;
3592 case B43_PHYTYPE_B:
3593 if (phy_rev != 2 && phy_rev != 4 && phy_rev != 6
3594 && phy_rev != 7)
3595 unsupported = 1;
3596 break;
3597 case B43_PHYTYPE_G:
Larry Finger013978b2007-11-26 10:29:47 -06003598 if (phy_rev > 9)
Michael Buesche4d6b792007-09-18 15:39:42 -04003599 unsupported = 1;
3600 break;
Michael Bueschd5c71e42008-01-04 17:06:29 +01003601#ifdef CONFIG_B43_NPHY
3602 case B43_PHYTYPE_N:
3603 if (phy_rev > 1)
3604 unsupported = 1;
3605 break;
3606#endif
Michael Buesche4d6b792007-09-18 15:39:42 -04003607 default:
3608 unsupported = 1;
3609 };
3610 if (unsupported) {
3611 b43err(dev->wl, "FOUND UNSUPPORTED PHY "
3612 "(Analog %u, Type %u, Revision %u)\n",
3613 analog_type, phy_type, phy_rev);
3614 return -EOPNOTSUPP;
3615 }
3616 b43dbg(dev->wl, "Found PHY: Analog %u, Type %u, Revision %u\n",
3617 analog_type, phy_type, phy_rev);
3618
3619 /* Get RADIO versioning */
3620 if (dev->dev->bus->chip_id == 0x4317) {
3621 if (dev->dev->bus->chip_rev == 0)
3622 tmp = 0x3205017F;
3623 else if (dev->dev->bus->chip_rev == 1)
3624 tmp = 0x4205017F;
3625 else
3626 tmp = 0x5205017F;
3627 } else {
3628 b43_write16(dev, B43_MMIO_RADIO_CONTROL, B43_RADIOCTL_ID);
Michael Buesch243dcfc2008-01-13 14:12:44 +01003629 tmp = b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
Michael Buesche4d6b792007-09-18 15:39:42 -04003630 b43_write16(dev, B43_MMIO_RADIO_CONTROL, B43_RADIOCTL_ID);
Michael Buesch243dcfc2008-01-13 14:12:44 +01003631 tmp |= (u32)b43_read16(dev, B43_MMIO_RADIO_DATA_HIGH) << 16;
Michael Buesche4d6b792007-09-18 15:39:42 -04003632 }
3633 radio_manuf = (tmp & 0x00000FFF);
3634 radio_ver = (tmp & 0x0FFFF000) >> 12;
3635 radio_rev = (tmp & 0xF0000000) >> 28;
Michael Buesch96c755a2008-01-06 00:09:46 +01003636 if (radio_manuf != 0x17F /* Broadcom */)
3637 unsupported = 1;
Michael Buesche4d6b792007-09-18 15:39:42 -04003638 switch (phy_type) {
3639 case B43_PHYTYPE_A:
3640 if (radio_ver != 0x2060)
3641 unsupported = 1;
3642 if (radio_rev != 1)
3643 unsupported = 1;
3644 if (radio_manuf != 0x17F)
3645 unsupported = 1;
3646 break;
3647 case B43_PHYTYPE_B:
3648 if ((radio_ver & 0xFFF0) != 0x2050)
3649 unsupported = 1;
3650 break;
3651 case B43_PHYTYPE_G:
3652 if (radio_ver != 0x2050)
3653 unsupported = 1;
3654 break;
Michael Buesch96c755a2008-01-06 00:09:46 +01003655 case B43_PHYTYPE_N:
Michael Buesch243dcfc2008-01-13 14:12:44 +01003656 if (radio_ver != 0x2055)
Michael Buesch96c755a2008-01-06 00:09:46 +01003657 unsupported = 1;
3658 break;
Michael Buesche4d6b792007-09-18 15:39:42 -04003659 default:
3660 B43_WARN_ON(1);
3661 }
3662 if (unsupported) {
3663 b43err(dev->wl, "FOUND UNSUPPORTED RADIO "
3664 "(Manuf 0x%X, Version 0x%X, Revision %u)\n",
3665 radio_manuf, radio_ver, radio_rev);
3666 return -EOPNOTSUPP;
3667 }
3668 b43dbg(dev->wl, "Found Radio: Manuf 0x%X, Version 0x%X, Revision %u\n",
3669 radio_manuf, radio_ver, radio_rev);
3670
3671 phy->radio_manuf = radio_manuf;
3672 phy->radio_ver = radio_ver;
3673 phy->radio_rev = radio_rev;
3674
3675 phy->analog = analog_type;
3676 phy->type = phy_type;
3677 phy->rev = phy_rev;
3678
3679 return 0;
3680}
3681
3682static void setup_struct_phy_for_init(struct b43_wldev *dev,
3683 struct b43_phy *phy)
3684{
3685 struct b43_txpower_lo_control *lo;
3686 int i;
3687
3688 memset(phy->minlowsig, 0xFF, sizeof(phy->minlowsig));
3689 memset(phy->minlowsigpos, 0, sizeof(phy->minlowsigpos));
3690
Michael Buesche4d6b792007-09-18 15:39:42 -04003691 phy->aci_enable = 0;
3692 phy->aci_wlan_automatic = 0;
3693 phy->aci_hw_rssi = 0;
3694
Michael Bueschfda9abc2007-09-20 22:14:18 +02003695 phy->radio_off_context.valid = 0;
3696
Michael Buesche4d6b792007-09-18 15:39:42 -04003697 lo = phy->lo_control;
3698 if (lo) {
3699 memset(lo, 0, sizeof(*(phy->lo_control)));
Michael Buesche4d6b792007-09-18 15:39:42 -04003700 lo->tx_bias = 0xFF;
Michael Bueschf5eda472008-04-20 16:03:32 +02003701 INIT_LIST_HEAD(&lo->calib_list);
Michael Buesche4d6b792007-09-18 15:39:42 -04003702 }
3703 phy->max_lb_gain = 0;
3704 phy->trsw_rx_gain = 0;
3705 phy->txpwr_offset = 0;
3706
3707 /* NRSSI */
3708 phy->nrssislope = 0;
3709 for (i = 0; i < ARRAY_SIZE(phy->nrssi); i++)
3710 phy->nrssi[i] = -1000;
3711 for (i = 0; i < ARRAY_SIZE(phy->nrssi_lt); i++)
3712 phy->nrssi_lt[i] = i;
3713
3714 phy->lofcal = 0xFFFF;
3715 phy->initval = 0xFFFF;
3716
Michael Buesche4d6b792007-09-18 15:39:42 -04003717 phy->interfmode = B43_INTERFMODE_NONE;
3718 phy->channel = 0xFF;
3719
3720 phy->hardware_power_control = !!modparam_hwpctl;
Michael Buesch8ed7fc42007-12-09 22:34:59 +01003721
3722 /* PHY TX errors counter. */
3723 atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
3724
3725 /* OFDM-table address caching. */
3726 phy->ofdmtab_addr_direction = B43_OFDMTAB_DIRECTION_UNKNOWN;
Michael Buesche4d6b792007-09-18 15:39:42 -04003727}
3728
3729static void setup_struct_wldev_for_init(struct b43_wldev *dev)
3730{
Michael Bueschaa6c7ae2007-12-26 16:26:36 +01003731 dev->dfq_valid = 0;
3732
Michael Buesch6a724d62007-09-20 22:12:58 +02003733 /* Assume the radio is enabled. If it's not enabled, the state will
3734 * immediately get fixed on the first periodic work run. */
3735 dev->radio_hw_enable = 1;
Michael Buesche4d6b792007-09-18 15:39:42 -04003736
3737 /* Stats */
3738 memset(&dev->stats, 0, sizeof(dev->stats));
3739
3740 setup_struct_phy_for_init(dev, &dev->phy);
3741
3742 /* IRQ related flags */
3743 dev->irq_reason = 0;
3744 memset(dev->dma_reason, 0, sizeof(dev->dma_reason));
3745 dev->irq_savedstate = B43_IRQ_MASKTEMPLATE;
3746
3747 dev->mac_suspended = 1;
3748
3749 /* Noise calculation context */
3750 memset(&dev->noisecalc, 0, sizeof(dev->noisecalc));
3751}
3752
3753static void b43_bluetooth_coext_enable(struct b43_wldev *dev)
3754{
3755 struct ssb_sprom *sprom = &dev->dev->bus->sprom;
Michael Buescha259d6a2008-04-18 21:06:37 +02003756 u64 hf;
Michael Buesche4d6b792007-09-18 15:39:42 -04003757
Michael Buesch1855ba72008-04-18 20:51:41 +02003758 if (!modparam_btcoex)
3759 return;
Larry Finger95de2842007-11-09 16:57:18 -06003760 if (!(sprom->boardflags_lo & B43_BFL_BTCOEXIST))
Michael Buesche4d6b792007-09-18 15:39:42 -04003761 return;
3762 if (dev->phy.type != B43_PHYTYPE_B && !dev->phy.gmode)
3763 return;
3764
3765 hf = b43_hf_read(dev);
Larry Finger95de2842007-11-09 16:57:18 -06003766 if (sprom->boardflags_lo & B43_BFL_BTCMOD)
Michael Buesche4d6b792007-09-18 15:39:42 -04003767 hf |= B43_HF_BTCOEXALT;
3768 else
3769 hf |= B43_HF_BTCOEX;
3770 b43_hf_write(dev, hf);
Michael Buesche4d6b792007-09-18 15:39:42 -04003771}
3772
3773static void b43_bluetooth_coext_disable(struct b43_wldev *dev)
Michael Buesch1855ba72008-04-18 20:51:41 +02003774{
3775 if (!modparam_btcoex)
3776 return;
3777 //TODO
Michael Buesche4d6b792007-09-18 15:39:42 -04003778}
3779
3780static void b43_imcfglo_timeouts_workaround(struct b43_wldev *dev)
3781{
3782#ifdef CONFIG_SSB_DRIVER_PCICORE
3783 struct ssb_bus *bus = dev->dev->bus;
3784 u32 tmp;
3785
3786 if (bus->pcicore.dev &&
3787 bus->pcicore.dev->id.coreid == SSB_DEV_PCI &&
3788 bus->pcicore.dev->id.revision <= 5) {
3789 /* IMCFGLO timeouts workaround. */
3790 tmp = ssb_read32(dev->dev, SSB_IMCFGLO);
3791 tmp &= ~SSB_IMCFGLO_REQTO;
3792 tmp &= ~SSB_IMCFGLO_SERTO;
3793 switch (bus->bustype) {
3794 case SSB_BUSTYPE_PCI:
3795 case SSB_BUSTYPE_PCMCIA:
3796 tmp |= 0x32;
3797 break;
3798 case SSB_BUSTYPE_SSB:
3799 tmp |= 0x53;
3800 break;
3801 }
3802 ssb_write32(dev->dev, SSB_IMCFGLO, tmp);
3803 }
3804#endif /* CONFIG_SSB_DRIVER_PCICORE */
3805}
3806
Michael Buesch74cfdba2007-10-28 16:19:44 +01003807/* Write the short and long frame retry limit values. */
3808static void b43_set_retry_limits(struct b43_wldev *dev,
3809 unsigned int short_retry,
3810 unsigned int long_retry)
3811{
3812 /* The retry limit is a 4-bit counter. Enforce this to avoid overflowing
3813 * the chip-internal counter. */
3814 short_retry = min(short_retry, (unsigned int)0xF);
3815 long_retry = min(long_retry, (unsigned int)0xF);
3816
3817 b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_SRLIMIT,
3818 short_retry);
3819 b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_LRLIMIT,
3820 long_retry);
3821}
3822
Michael Bueschd59f7202008-04-03 18:56:19 +02003823static void b43_set_synth_pu_delay(struct b43_wldev *dev, bool idle)
3824{
3825 u16 pu_delay;
3826
3827 /* The time value is in microseconds. */
3828 if (dev->phy.type == B43_PHYTYPE_A)
3829 pu_delay = 3700;
3830 else
3831 pu_delay = 1050;
Michael Buesch8cf6a312008-04-05 15:19:36 +02003832 if (b43_is_mode(dev->wl, IEEE80211_IF_TYPE_IBSS) || idle)
Michael Bueschd59f7202008-04-03 18:56:19 +02003833 pu_delay = 500;
3834 if ((dev->phy.radio_ver == 0x2050) && (dev->phy.radio_rev == 8))
3835 pu_delay = max(pu_delay, (u16)2400);
3836
3837 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_SPUWKUP, pu_delay);
3838}
3839
3840/* Set the TSF CFP pre-TargetBeaconTransmissionTime. */
3841static void b43_set_pretbtt(struct b43_wldev *dev)
3842{
3843 u16 pretbtt;
3844
3845 /* The time value is in microseconds. */
Michael Buesch8cf6a312008-04-05 15:19:36 +02003846 if (b43_is_mode(dev->wl, IEEE80211_IF_TYPE_IBSS)) {
Michael Bueschd59f7202008-04-03 18:56:19 +02003847 pretbtt = 2;
3848 } else {
3849 if (dev->phy.type == B43_PHYTYPE_A)
3850 pretbtt = 120;
3851 else
3852 pretbtt = 250;
3853 }
3854 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRETBTT, pretbtt);
3855 b43_write16(dev, B43_MMIO_TSF_CFP_PRETBTT, pretbtt);
3856}
3857
Michael Buesche4d6b792007-09-18 15:39:42 -04003858/* Shutdown a wireless core */
3859/* Locking: wl->mutex */
3860static void b43_wireless_core_exit(struct b43_wldev *dev)
3861{
3862 struct b43_phy *phy = &dev->phy;
Michael Buesch1f7d87b2008-01-22 20:23:34 +01003863 u32 macctl;
Michael Buesche4d6b792007-09-18 15:39:42 -04003864
3865 B43_WARN_ON(b43_status(dev) > B43_STAT_INITIALIZED);
3866 if (b43_status(dev) != B43_STAT_INITIALIZED)
3867 return;
3868 b43_set_status(dev, B43_STAT_UNINIT);
3869
Michael Buesch1f7d87b2008-01-22 20:23:34 +01003870 /* Stop the microcode PSM. */
3871 macctl = b43_read32(dev, B43_MMIO_MACCTL);
3872 macctl &= ~B43_MACCTL_PSM_RUN;
3873 macctl |= B43_MACCTL_PSM_JMP0;
3874 b43_write32(dev, B43_MMIO_MACCTL, macctl);
3875
Rafael J. Wysocki3506e0c2008-02-04 22:30:15 -08003876 if (!dev->suspend_in_progress) {
3877 b43_leds_exit(dev);
Rafael J. Wysockib844eba2008-03-23 20:28:24 +01003878 b43_rng_exit(dev->wl);
Rafael J. Wysocki3506e0c2008-02-04 22:30:15 -08003879 }
Michael Buesche4d6b792007-09-18 15:39:42 -04003880 b43_dma_free(dev);
Michael Buesch5100d5a2008-03-29 21:01:16 +01003881 b43_pio_free(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04003882 b43_chip_exit(dev);
Michael Buesch8e9f7522007-09-27 21:35:34 +02003883 b43_radio_turn_off(dev, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04003884 b43_switch_analog(dev, 0);
3885 if (phy->dyn_tssi_tbl)
3886 kfree(phy->tssi2dbm);
3887 kfree(phy->lo_control);
3888 phy->lo_control = NULL;
Michael Buesche66fee62007-12-26 17:47:10 +01003889 if (dev->wl->current_beacon) {
3890 dev_kfree_skb_any(dev->wl->current_beacon);
3891 dev->wl->current_beacon = NULL;
3892 }
3893
Michael Buesche4d6b792007-09-18 15:39:42 -04003894 ssb_device_disable(dev->dev, 0);
3895 ssb_bus_may_powerdown(dev->dev->bus);
3896}
3897
3898/* Initialize a wireless core */
3899static int b43_wireless_core_init(struct b43_wldev *dev)
3900{
3901 struct b43_wl *wl = dev->wl;
3902 struct ssb_bus *bus = dev->dev->bus;
3903 struct ssb_sprom *sprom = &bus->sprom;
3904 struct b43_phy *phy = &dev->phy;
3905 int err;
Michael Buescha259d6a2008-04-18 21:06:37 +02003906 u64 hf;
3907 u32 tmp;
Michael Buesche4d6b792007-09-18 15:39:42 -04003908
3909 B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
3910
3911 err = ssb_bus_powerup(bus, 0);
3912 if (err)
3913 goto out;
3914 if (!ssb_device_is_enabled(dev->dev)) {
3915 tmp = phy->gmode ? B43_TMSLOW_GMODE : 0;
3916 b43_wireless_core_reset(dev, tmp);
3917 }
3918
3919 if ((phy->type == B43_PHYTYPE_B) || (phy->type == B43_PHYTYPE_G)) {
3920 phy->lo_control =
3921 kzalloc(sizeof(*(phy->lo_control)), GFP_KERNEL);
3922 if (!phy->lo_control) {
3923 err = -ENOMEM;
3924 goto err_busdown;
3925 }
3926 }
3927 setup_struct_wldev_for_init(dev);
3928
3929 err = b43_phy_init_tssi2dbm_table(dev);
3930 if (err)
3931 goto err_kfree_lo_control;
3932
3933 /* Enable IRQ routing to this device. */
3934 ssb_pcicore_dev_irqvecs_enable(&bus->pcicore, dev->dev);
3935
3936 b43_imcfglo_timeouts_workaround(dev);
3937 b43_bluetooth_coext_disable(dev);
3938 b43_phy_early_init(dev);
3939 err = b43_chip_init(dev);
3940 if (err)
3941 goto err_kfree_tssitbl;
3942 b43_shm_write16(dev, B43_SHM_SHARED,
3943 B43_SHM_SH_WLCOREREV, dev->dev->id.revision);
3944 hf = b43_hf_read(dev);
3945 if (phy->type == B43_PHYTYPE_G) {
3946 hf |= B43_HF_SYMW;
3947 if (phy->rev == 1)
3948 hf |= B43_HF_GDCW;
Larry Finger95de2842007-11-09 16:57:18 -06003949 if (sprom->boardflags_lo & B43_BFL_PACTRL)
Michael Buesche4d6b792007-09-18 15:39:42 -04003950 hf |= B43_HF_OFDMPABOOST;
3951 } else if (phy->type == B43_PHYTYPE_B) {
3952 hf |= B43_HF_SYMW;
3953 if (phy->rev >= 2 && phy->radio_ver == 0x2050)
3954 hf &= ~B43_HF_GDCW;
3955 }
3956 b43_hf_write(dev, hf);
3957
Michael Buesch74cfdba2007-10-28 16:19:44 +01003958 b43_set_retry_limits(dev, B43_DEFAULT_SHORT_RETRY_LIMIT,
3959 B43_DEFAULT_LONG_RETRY_LIMIT);
Michael Buesche4d6b792007-09-18 15:39:42 -04003960 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_SFFBLIM, 3);
3961 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_LFFBLIM, 2);
3962
3963 /* Disable sending probe responses from firmware.
3964 * Setting the MaxTime to one usec will always trigger
3965 * a timeout, so we never send any probe resp.
3966 * A timeout of zero is infinite. */
3967 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRMAXTIME, 1);
3968
3969 b43_rate_memory_init(dev);
Michael Buesch5042c502008-04-05 15:05:00 +02003970 b43_set_phytxctl_defaults(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04003971
3972 /* Minimum Contention Window */
3973 if (phy->type == B43_PHYTYPE_B) {
3974 b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0x1F);
3975 } else {
3976 b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0xF);
3977 }
3978 /* Maximum Contention Window */
3979 b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MAXCONT, 0x3FF);
3980
Michael Buesch5100d5a2008-03-29 21:01:16 +01003981 if ((dev->dev->bus->bustype == SSB_BUSTYPE_PCMCIA) || B43_FORCE_PIO) {
3982 dev->__using_pio_transfers = 1;
3983 err = b43_pio_init(dev);
3984 } else {
3985 dev->__using_pio_transfers = 0;
3986 err = b43_dma_init(dev);
3987 }
Michael Buesche4d6b792007-09-18 15:39:42 -04003988 if (err)
3989 goto err_chip_exit;
Michael Buesch03b29772007-12-26 14:41:30 +01003990 b43_qos_init(dev);
Michael Bueschd59f7202008-04-03 18:56:19 +02003991 b43_set_synth_pu_delay(dev, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04003992 b43_bluetooth_coext_enable(dev);
3993
3994 ssb_bus_powerup(bus, 1); /* Enable dynamic PCTL */
Johannes Berg4150c572007-09-17 01:29:23 -04003995 b43_upload_card_macaddress(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04003996 b43_security_init(dev);
Rafael J. Wysocki3506e0c2008-02-04 22:30:15 -08003997 if (!dev->suspend_in_progress)
3998 b43_rng_init(wl);
Michael Buesche4d6b792007-09-18 15:39:42 -04003999
4000 b43_set_status(dev, B43_STAT_INITIALIZED);
4001
Rafael J. Wysocki3506e0c2008-02-04 22:30:15 -08004002 if (!dev->suspend_in_progress)
4003 b43_leds_init(dev);
Larry Finger1a8d1222007-12-14 13:59:11 +01004004out:
Michael Buesche4d6b792007-09-18 15:39:42 -04004005 return err;
4006
4007 err_chip_exit:
4008 b43_chip_exit(dev);
4009 err_kfree_tssitbl:
4010 if (phy->dyn_tssi_tbl)
4011 kfree(phy->tssi2dbm);
4012 err_kfree_lo_control:
4013 kfree(phy->lo_control);
4014 phy->lo_control = NULL;
4015 err_busdown:
4016 ssb_bus_may_powerdown(bus);
4017 B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
4018 return err;
4019}
4020
Michael Buesch40faacc2007-10-28 16:29:32 +01004021static int b43_op_add_interface(struct ieee80211_hw *hw,
4022 struct ieee80211_if_init_conf *conf)
Michael Buesche4d6b792007-09-18 15:39:42 -04004023{
4024 struct b43_wl *wl = hw_to_b43_wl(hw);
4025 struct b43_wldev *dev;
4026 unsigned long flags;
4027 int err = -EOPNOTSUPP;
Johannes Berg4150c572007-09-17 01:29:23 -04004028
4029 /* TODO: allow WDS/AP devices to coexist */
4030
4031 if (conf->type != IEEE80211_IF_TYPE_AP &&
4032 conf->type != IEEE80211_IF_TYPE_STA &&
4033 conf->type != IEEE80211_IF_TYPE_WDS &&
4034 conf->type != IEEE80211_IF_TYPE_IBSS)
4035 return -EOPNOTSUPP;
Michael Buesche4d6b792007-09-18 15:39:42 -04004036
4037 mutex_lock(&wl->mutex);
Johannes Berg4150c572007-09-17 01:29:23 -04004038 if (wl->operating)
Michael Buesche4d6b792007-09-18 15:39:42 -04004039 goto out_mutex_unlock;
4040
4041 b43dbg(wl, "Adding Interface type %d\n", conf->type);
4042
4043 dev = wl->current_dev;
Johannes Berg4150c572007-09-17 01:29:23 -04004044 wl->operating = 1;
Johannes Berg32bfd352007-12-19 01:31:26 +01004045 wl->vif = conf->vif;
Johannes Berg4150c572007-09-17 01:29:23 -04004046 wl->if_type = conf->type;
4047 memcpy(wl->mac_addr, conf->mac_addr, ETH_ALEN);
Michael Buesche4d6b792007-09-18 15:39:42 -04004048
4049 spin_lock_irqsave(&wl->irq_lock, flags);
Michael Buesche4d6b792007-09-18 15:39:42 -04004050 b43_adjust_opmode(dev);
Michael Bueschd59f7202008-04-03 18:56:19 +02004051 b43_set_pretbtt(dev);
4052 b43_set_synth_pu_delay(dev, 0);
Johannes Berg4150c572007-09-17 01:29:23 -04004053 b43_upload_card_macaddress(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004054 spin_unlock_irqrestore(&wl->irq_lock, flags);
4055
4056 err = 0;
Johannes Berg4150c572007-09-17 01:29:23 -04004057 out_mutex_unlock:
Michael Buesche4d6b792007-09-18 15:39:42 -04004058 mutex_unlock(&wl->mutex);
4059
4060 return err;
4061}
4062
Michael Buesch40faacc2007-10-28 16:29:32 +01004063static void b43_op_remove_interface(struct ieee80211_hw *hw,
4064 struct ieee80211_if_init_conf *conf)
Michael Buesche4d6b792007-09-18 15:39:42 -04004065{
4066 struct b43_wl *wl = hw_to_b43_wl(hw);
Johannes Berg4150c572007-09-17 01:29:23 -04004067 struct b43_wldev *dev = wl->current_dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04004068 unsigned long flags;
4069
4070 b43dbg(wl, "Removing Interface type %d\n", conf->type);
4071
4072 mutex_lock(&wl->mutex);
Johannes Berg4150c572007-09-17 01:29:23 -04004073
4074 B43_WARN_ON(!wl->operating);
Johannes Berg32bfd352007-12-19 01:31:26 +01004075 B43_WARN_ON(wl->vif != conf->vif);
4076 wl->vif = NULL;
Johannes Berg4150c572007-09-17 01:29:23 -04004077
4078 wl->operating = 0;
4079
4080 spin_lock_irqsave(&wl->irq_lock, flags);
4081 b43_adjust_opmode(dev);
4082 memset(wl->mac_addr, 0, ETH_ALEN);
4083 b43_upload_card_macaddress(dev);
4084 spin_unlock_irqrestore(&wl->irq_lock, flags);
4085
4086 mutex_unlock(&wl->mutex);
4087}
4088
Michael Buesch40faacc2007-10-28 16:29:32 +01004089static int b43_op_start(struct ieee80211_hw *hw)
Johannes Berg4150c572007-09-17 01:29:23 -04004090{
4091 struct b43_wl *wl = hw_to_b43_wl(hw);
4092 struct b43_wldev *dev = wl->current_dev;
4093 int did_init = 0;
WANG Cong923403b2007-10-16 14:29:38 -07004094 int err = 0;
Michael Buesch1946a2c2008-01-23 12:02:35 +01004095 bool do_rfkill_exit = 0;
Johannes Berg4150c572007-09-17 01:29:23 -04004096
Michael Buesch7be1bb62008-01-23 21:10:56 +01004097 /* Kill all old instance specific information to make sure
4098 * the card won't use it in the short timeframe between start
4099 * and mac80211 reconfiguring it. */
4100 memset(wl->bssid, 0, ETH_ALEN);
4101 memset(wl->mac_addr, 0, ETH_ALEN);
4102 wl->filter_flags = 0;
4103 wl->radiotap_enabled = 0;
Michael Buesche6f5b932008-03-05 21:18:49 +01004104 b43_qos_clear(wl);
Michael Buesch7be1bb62008-01-23 21:10:56 +01004105
Larry Finger1a8d1222007-12-14 13:59:11 +01004106 /* First register RFkill.
4107 * LEDs that are registered later depend on it. */
4108 b43_rfkill_init(dev);
4109
Johannes Berg4150c572007-09-17 01:29:23 -04004110 mutex_lock(&wl->mutex);
4111
4112 if (b43_status(dev) < B43_STAT_INITIALIZED) {
4113 err = b43_wireless_core_init(dev);
Michael Buesch1946a2c2008-01-23 12:02:35 +01004114 if (err) {
4115 do_rfkill_exit = 1;
Johannes Berg4150c572007-09-17 01:29:23 -04004116 goto out_mutex_unlock;
Michael Buesch1946a2c2008-01-23 12:02:35 +01004117 }
Johannes Berg4150c572007-09-17 01:29:23 -04004118 did_init = 1;
Michael Buesche4d6b792007-09-18 15:39:42 -04004119 }
4120
Johannes Berg4150c572007-09-17 01:29:23 -04004121 if (b43_status(dev) < B43_STAT_STARTED) {
4122 err = b43_wireless_core_start(dev);
4123 if (err) {
4124 if (did_init)
4125 b43_wireless_core_exit(dev);
Michael Buesch1946a2c2008-01-23 12:02:35 +01004126 do_rfkill_exit = 1;
Johannes Berg4150c572007-09-17 01:29:23 -04004127 goto out_mutex_unlock;
4128 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004129 }
Johannes Berg4150c572007-09-17 01:29:23 -04004130
4131 out_mutex_unlock:
4132 mutex_unlock(&wl->mutex);
4133
Michael Buesch1946a2c2008-01-23 12:02:35 +01004134 if (do_rfkill_exit)
4135 b43_rfkill_exit(dev);
4136
Johannes Berg4150c572007-09-17 01:29:23 -04004137 return err;
4138}
4139
Michael Buesch40faacc2007-10-28 16:29:32 +01004140static void b43_op_stop(struct ieee80211_hw *hw)
Johannes Berg4150c572007-09-17 01:29:23 -04004141{
4142 struct b43_wl *wl = hw_to_b43_wl(hw);
4143 struct b43_wldev *dev = wl->current_dev;
4144
Larry Finger1a8d1222007-12-14 13:59:11 +01004145 b43_rfkill_exit(dev);
Michael Buesche6f5b932008-03-05 21:18:49 +01004146 cancel_work_sync(&(wl->qos_update_work));
Michael Buescha82d9922008-04-04 21:40:06 +02004147 cancel_work_sync(&(wl->beacon_update_trigger));
Larry Finger1a8d1222007-12-14 13:59:11 +01004148
Johannes Berg4150c572007-09-17 01:29:23 -04004149 mutex_lock(&wl->mutex);
4150 if (b43_status(dev) >= B43_STAT_STARTED)
4151 b43_wireless_core_stop(dev);
4152 b43_wireless_core_exit(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004153 mutex_unlock(&wl->mutex);
4154}
4155
Michael Buesch74cfdba2007-10-28 16:19:44 +01004156static int b43_op_set_retry_limit(struct ieee80211_hw *hw,
4157 u32 short_retry_limit, u32 long_retry_limit)
4158{
4159 struct b43_wl *wl = hw_to_b43_wl(hw);
4160 struct b43_wldev *dev;
4161 int err = 0;
4162
4163 mutex_lock(&wl->mutex);
4164 dev = wl->current_dev;
4165 if (unlikely(!dev || (b43_status(dev) < B43_STAT_INITIALIZED))) {
4166 err = -ENODEV;
4167 goto out_unlock;
4168 }
4169 b43_set_retry_limits(dev, short_retry_limit, long_retry_limit);
4170out_unlock:
4171 mutex_unlock(&wl->mutex);
4172
4173 return err;
4174}
4175
Michael Buesche66fee62007-12-26 17:47:10 +01004176static int b43_op_beacon_set_tim(struct ieee80211_hw *hw, int aid, int set)
4177{
4178 struct b43_wl *wl = hw_to_b43_wl(hw);
4179 struct sk_buff *beacon;
Michael Bueschd4df6f12007-12-26 18:04:14 +01004180 unsigned long flags;
Michael Buesche66fee62007-12-26 17:47:10 +01004181
4182 /* We could modify the existing beacon and set the aid bit in
4183 * the TIM field, but that would probably require resizing and
4184 * moving of data within the beacon template.
4185 * Simply request a new beacon and let mac80211 do the hard work. */
Johannes Berge039fa42008-05-15 12:55:29 +02004186 beacon = ieee80211_beacon_get(hw, wl->vif);
Michael Buesche66fee62007-12-26 17:47:10 +01004187 if (unlikely(!beacon))
4188 return -ENOMEM;
Michael Bueschd4df6f12007-12-26 18:04:14 +01004189 spin_lock_irqsave(&wl->irq_lock, flags);
Johannes Berge039fa42008-05-15 12:55:29 +02004190 b43_update_templates(wl, beacon);
Michael Bueschd4df6f12007-12-26 18:04:14 +01004191 spin_unlock_irqrestore(&wl->irq_lock, flags);
Michael Buesche66fee62007-12-26 17:47:10 +01004192
4193 return 0;
4194}
4195
4196static int b43_op_ibss_beacon_update(struct ieee80211_hw *hw,
Johannes Berge039fa42008-05-15 12:55:29 +02004197 struct sk_buff *beacon)
Michael Buesche66fee62007-12-26 17:47:10 +01004198{
4199 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Bueschd4df6f12007-12-26 18:04:14 +01004200 unsigned long flags;
Michael Buesche66fee62007-12-26 17:47:10 +01004201
Michael Bueschd4df6f12007-12-26 18:04:14 +01004202 spin_lock_irqsave(&wl->irq_lock, flags);
Johannes Berge039fa42008-05-15 12:55:29 +02004203 b43_update_templates(wl, beacon);
Michael Bueschd4df6f12007-12-26 18:04:14 +01004204 spin_unlock_irqrestore(&wl->irq_lock, flags);
Michael Buesche66fee62007-12-26 17:47:10 +01004205
4206 return 0;
4207}
4208
Johannes Berg38968d02008-02-25 16:27:50 +01004209static void b43_op_sta_notify(struct ieee80211_hw *hw,
4210 struct ieee80211_vif *vif,
4211 enum sta_notify_cmd notify_cmd,
4212 const u8 *addr)
4213{
4214 struct b43_wl *wl = hw_to_b43_wl(hw);
4215
4216 B43_WARN_ON(!vif || wl->vif != vif);
4217}
4218
Michael Buesche4d6b792007-09-18 15:39:42 -04004219static const struct ieee80211_ops b43_hw_ops = {
Michael Buesch40faacc2007-10-28 16:29:32 +01004220 .tx = b43_op_tx,
4221 .conf_tx = b43_op_conf_tx,
4222 .add_interface = b43_op_add_interface,
4223 .remove_interface = b43_op_remove_interface,
4224 .config = b43_op_config,
4225 .config_interface = b43_op_config_interface,
4226 .configure_filter = b43_op_configure_filter,
4227 .set_key = b43_op_set_key,
4228 .get_stats = b43_op_get_stats,
4229 .get_tx_stats = b43_op_get_tx_stats,
4230 .start = b43_op_start,
4231 .stop = b43_op_stop,
Michael Buesch74cfdba2007-10-28 16:19:44 +01004232 .set_retry_limit = b43_op_set_retry_limit,
Michael Buesche66fee62007-12-26 17:47:10 +01004233 .set_tim = b43_op_beacon_set_tim,
4234 .beacon_update = b43_op_ibss_beacon_update,
Johannes Berg38968d02008-02-25 16:27:50 +01004235 .sta_notify = b43_op_sta_notify,
Michael Buesche4d6b792007-09-18 15:39:42 -04004236};
4237
4238/* Hard-reset the chip. Do not call this directly.
4239 * Use b43_controller_restart()
4240 */
4241static void b43_chip_reset(struct work_struct *work)
4242{
4243 struct b43_wldev *dev =
4244 container_of(work, struct b43_wldev, restart_work);
4245 struct b43_wl *wl = dev->wl;
4246 int err = 0;
4247 int prev_status;
4248
4249 mutex_lock(&wl->mutex);
4250
4251 prev_status = b43_status(dev);
4252 /* Bring the device down... */
4253 if (prev_status >= B43_STAT_STARTED)
4254 b43_wireless_core_stop(dev);
4255 if (prev_status >= B43_STAT_INITIALIZED)
4256 b43_wireless_core_exit(dev);
4257
4258 /* ...and up again. */
4259 if (prev_status >= B43_STAT_INITIALIZED) {
4260 err = b43_wireless_core_init(dev);
4261 if (err)
4262 goto out;
4263 }
4264 if (prev_status >= B43_STAT_STARTED) {
4265 err = b43_wireless_core_start(dev);
4266 if (err) {
4267 b43_wireless_core_exit(dev);
4268 goto out;
4269 }
4270 }
4271 out:
4272 mutex_unlock(&wl->mutex);
4273 if (err)
4274 b43err(wl, "Controller restart FAILED\n");
4275 else
4276 b43info(wl, "Controller restarted\n");
4277}
4278
Michael Bueschbb1eeff2008-02-09 12:08:58 +01004279static int b43_setup_bands(struct b43_wldev *dev,
Michael Buesch96c755a2008-01-06 00:09:46 +01004280 bool have_2ghz_phy, bool have_5ghz_phy)
Michael Buesche4d6b792007-09-18 15:39:42 -04004281{
4282 struct ieee80211_hw *hw = dev->wl->hw;
Michael Buesche4d6b792007-09-18 15:39:42 -04004283
Michael Bueschbb1eeff2008-02-09 12:08:58 +01004284 if (have_2ghz_phy)
4285 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = &b43_band_2GHz;
4286 if (dev->phy.type == B43_PHYTYPE_N) {
4287 if (have_5ghz_phy)
4288 hw->wiphy->bands[IEEE80211_BAND_5GHZ] = &b43_band_5GHz_nphy;
4289 } else {
4290 if (have_5ghz_phy)
4291 hw->wiphy->bands[IEEE80211_BAND_5GHZ] = &b43_band_5GHz_aphy;
4292 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004293
Michael Bueschbb1eeff2008-02-09 12:08:58 +01004294 dev->phy.supports_2ghz = have_2ghz_phy;
4295 dev->phy.supports_5ghz = have_5ghz_phy;
Michael Buesche4d6b792007-09-18 15:39:42 -04004296
4297 return 0;
4298}
4299
4300static void b43_wireless_core_detach(struct b43_wldev *dev)
4301{
4302 /* We release firmware that late to not be required to re-request
4303 * is all the time when we reinit the core. */
4304 b43_release_firmware(dev);
4305}
4306
4307static int b43_wireless_core_attach(struct b43_wldev *dev)
4308{
4309 struct b43_wl *wl = dev->wl;
4310 struct ssb_bus *bus = dev->dev->bus;
4311 struct pci_dev *pdev = bus->host_pci;
4312 int err;
Michael Buesch96c755a2008-01-06 00:09:46 +01004313 bool have_2ghz_phy = 0, have_5ghz_phy = 0;
Michael Buesche4d6b792007-09-18 15:39:42 -04004314 u32 tmp;
4315
4316 /* Do NOT do any device initialization here.
4317 * Do it in wireless_core_init() instead.
4318 * This function is for gathering basic information about the HW, only.
4319 * Also some structs may be set up here. But most likely you want to have
4320 * that in core_init(), too.
4321 */
4322
4323 err = ssb_bus_powerup(bus, 0);
4324 if (err) {
4325 b43err(wl, "Bus powerup failed\n");
4326 goto out;
4327 }
4328 /* Get the PHY type. */
4329 if (dev->dev->id.revision >= 5) {
4330 u32 tmshigh;
4331
4332 tmshigh = ssb_read32(dev->dev, SSB_TMSHIGH);
Michael Buesch96c755a2008-01-06 00:09:46 +01004333 have_2ghz_phy = !!(tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY);
4334 have_5ghz_phy = !!(tmshigh & B43_TMSHIGH_HAVE_5GHZ_PHY);
Michael Buesche4d6b792007-09-18 15:39:42 -04004335 } else
Michael Buesch96c755a2008-01-06 00:09:46 +01004336 B43_WARN_ON(1);
Michael Buesche4d6b792007-09-18 15:39:42 -04004337
Michael Buesch96c755a2008-01-06 00:09:46 +01004338 dev->phy.gmode = have_2ghz_phy;
Michael Buesche4d6b792007-09-18 15:39:42 -04004339 tmp = dev->phy.gmode ? B43_TMSLOW_GMODE : 0;
4340 b43_wireless_core_reset(dev, tmp);
4341
4342 err = b43_phy_versioning(dev);
4343 if (err)
Michael Buesch21954c32007-09-27 15:31:40 +02004344 goto err_powerdown;
Michael Buesche4d6b792007-09-18 15:39:42 -04004345 /* Check if this device supports multiband. */
4346 if (!pdev ||
4347 (pdev->device != 0x4312 &&
4348 pdev->device != 0x4319 && pdev->device != 0x4324)) {
4349 /* No multiband support. */
Michael Buesch96c755a2008-01-06 00:09:46 +01004350 have_2ghz_phy = 0;
4351 have_5ghz_phy = 0;
Michael Buesche4d6b792007-09-18 15:39:42 -04004352 switch (dev->phy.type) {
4353 case B43_PHYTYPE_A:
Michael Buesch96c755a2008-01-06 00:09:46 +01004354 have_5ghz_phy = 1;
Michael Buesche4d6b792007-09-18 15:39:42 -04004355 break;
4356 case B43_PHYTYPE_G:
Michael Buesch96c755a2008-01-06 00:09:46 +01004357 case B43_PHYTYPE_N:
4358 have_2ghz_phy = 1;
Michael Buesche4d6b792007-09-18 15:39:42 -04004359 break;
4360 default:
4361 B43_WARN_ON(1);
4362 }
4363 }
Michael Buesch96c755a2008-01-06 00:09:46 +01004364 if (dev->phy.type == B43_PHYTYPE_A) {
4365 /* FIXME */
4366 b43err(wl, "IEEE 802.11a devices are unsupported\n");
4367 err = -EOPNOTSUPP;
4368 goto err_powerdown;
4369 }
Michael Buesch2e35af12008-04-27 19:06:18 +02004370 if (1 /* disable A-PHY */) {
4371 /* FIXME: For now we disable the A-PHY on multi-PHY devices. */
4372 if (dev->phy.type != B43_PHYTYPE_N) {
4373 have_2ghz_phy = 1;
4374 have_5ghz_phy = 0;
4375 }
4376 }
4377
Michael Buesch96c755a2008-01-06 00:09:46 +01004378 dev->phy.gmode = have_2ghz_phy;
Michael Buesche4d6b792007-09-18 15:39:42 -04004379 tmp = dev->phy.gmode ? B43_TMSLOW_GMODE : 0;
4380 b43_wireless_core_reset(dev, tmp);
4381
4382 err = b43_validate_chipaccess(dev);
4383 if (err)
Michael Buesch21954c32007-09-27 15:31:40 +02004384 goto err_powerdown;
Michael Bueschbb1eeff2008-02-09 12:08:58 +01004385 err = b43_setup_bands(dev, have_2ghz_phy, have_5ghz_phy);
Michael Buesche4d6b792007-09-18 15:39:42 -04004386 if (err)
Michael Buesch21954c32007-09-27 15:31:40 +02004387 goto err_powerdown;
Michael Buesche4d6b792007-09-18 15:39:42 -04004388
4389 /* Now set some default "current_dev" */
4390 if (!wl->current_dev)
4391 wl->current_dev = dev;
4392 INIT_WORK(&dev->restart_work, b43_chip_reset);
4393
Michael Buesch8e9f7522007-09-27 21:35:34 +02004394 b43_radio_turn_off(dev, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04004395 b43_switch_analog(dev, 0);
4396 ssb_device_disable(dev->dev, 0);
4397 ssb_bus_may_powerdown(bus);
4398
4399out:
4400 return err;
4401
Michael Buesche4d6b792007-09-18 15:39:42 -04004402err_powerdown:
4403 ssb_bus_may_powerdown(bus);
4404 return err;
4405}
4406
4407static void b43_one_core_detach(struct ssb_device *dev)
4408{
4409 struct b43_wldev *wldev;
4410 struct b43_wl *wl;
4411
4412 wldev = ssb_get_drvdata(dev);
4413 wl = wldev->wl;
4414 cancel_work_sync(&wldev->restart_work);
4415 b43_debugfs_remove_device(wldev);
4416 b43_wireless_core_detach(wldev);
4417 list_del(&wldev->list);
4418 wl->nr_devs--;
4419 ssb_set_drvdata(dev, NULL);
4420 kfree(wldev);
4421}
4422
4423static int b43_one_core_attach(struct ssb_device *dev, struct b43_wl *wl)
4424{
4425 struct b43_wldev *wldev;
4426 struct pci_dev *pdev;
4427 int err = -ENOMEM;
4428
4429 if (!list_empty(&wl->devlist)) {
4430 /* We are not the first core on this chip. */
4431 pdev = dev->bus->host_pci;
4432 /* Only special chips support more than one wireless
4433 * core, although some of the other chips have more than
4434 * one wireless core as well. Check for this and
4435 * bail out early.
4436 */
4437 if (!pdev ||
4438 ((pdev->device != 0x4321) &&
4439 (pdev->device != 0x4313) && (pdev->device != 0x431A))) {
4440 b43dbg(wl, "Ignoring unconnected 802.11 core\n");
4441 return -ENODEV;
4442 }
4443 }
4444
4445 wldev = kzalloc(sizeof(*wldev), GFP_KERNEL);
4446 if (!wldev)
4447 goto out;
4448
4449 wldev->dev = dev;
4450 wldev->wl = wl;
4451 b43_set_status(wldev, B43_STAT_UNINIT);
4452 wldev->bad_frames_preempt = modparam_bad_frames_preempt;
4453 tasklet_init(&wldev->isr_tasklet,
4454 (void (*)(unsigned long))b43_interrupt_tasklet,
4455 (unsigned long)wldev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004456 INIT_LIST_HEAD(&wldev->list);
4457
4458 err = b43_wireless_core_attach(wldev);
4459 if (err)
4460 goto err_kfree_wldev;
4461
4462 list_add(&wldev->list, &wl->devlist);
4463 wl->nr_devs++;
4464 ssb_set_drvdata(dev, wldev);
4465 b43_debugfs_add_device(wldev);
4466
4467 out:
4468 return err;
4469
4470 err_kfree_wldev:
4471 kfree(wldev);
4472 return err;
4473}
4474
Michael Buesch9fc38452008-04-19 16:53:00 +02004475#define IS_PDEV(pdev, _vendor, _device, _subvendor, _subdevice) ( \
4476 (pdev->vendor == PCI_VENDOR_ID_##_vendor) && \
4477 (pdev->device == _device) && \
4478 (pdev->subsystem_vendor == PCI_VENDOR_ID_##_subvendor) && \
4479 (pdev->subsystem_device == _subdevice) )
4480
Michael Buesche4d6b792007-09-18 15:39:42 -04004481static void b43_sprom_fixup(struct ssb_bus *bus)
4482{
Michael Buesch1855ba72008-04-18 20:51:41 +02004483 struct pci_dev *pdev;
4484
Michael Buesche4d6b792007-09-18 15:39:42 -04004485 /* boardflags workarounds */
4486 if (bus->boardinfo.vendor == SSB_BOARDVENDOR_DELL &&
4487 bus->chip_id == 0x4301 && bus->boardinfo.rev == 0x74)
Larry Finger95de2842007-11-09 16:57:18 -06004488 bus->sprom.boardflags_lo |= B43_BFL_BTCOEXIST;
Michael Buesche4d6b792007-09-18 15:39:42 -04004489 if (bus->boardinfo.vendor == PCI_VENDOR_ID_APPLE &&
4490 bus->boardinfo.type == 0x4E && bus->boardinfo.rev > 0x40)
Larry Finger95de2842007-11-09 16:57:18 -06004491 bus->sprom.boardflags_lo |= B43_BFL_PACTRL;
Michael Buesch1855ba72008-04-18 20:51:41 +02004492 if (bus->bustype == SSB_BUSTYPE_PCI) {
4493 pdev = bus->host_pci;
Michael Buesch9fc38452008-04-19 16:53:00 +02004494 if (IS_PDEV(pdev, BROADCOM, 0x4318, ASUSTEK, 0x100F) ||
4495 IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0015) ||
4496 IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0013))
Michael Buesch1855ba72008-04-18 20:51:41 +02004497 bus->sprom.boardflags_lo &= ~B43_BFL_BTCOEXIST;
4498 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004499}
4500
4501static void b43_wireless_exit(struct ssb_device *dev, struct b43_wl *wl)
4502{
4503 struct ieee80211_hw *hw = wl->hw;
4504
4505 ssb_set_devtypedata(dev, NULL);
4506 ieee80211_free_hw(hw);
4507}
4508
4509static int b43_wireless_init(struct ssb_device *dev)
4510{
4511 struct ssb_sprom *sprom = &dev->bus->sprom;
4512 struct ieee80211_hw *hw;
4513 struct b43_wl *wl;
4514 int err = -ENOMEM;
4515
4516 b43_sprom_fixup(dev->bus);
4517
4518 hw = ieee80211_alloc_hw(sizeof(*wl), &b43_hw_ops);
4519 if (!hw) {
4520 b43err(NULL, "Could not allocate ieee80211 device\n");
4521 goto out;
4522 }
4523
4524 /* fill hw info */
Johannes Bergd8be11e2007-11-24 15:06:33 +01004525 hw->flags = IEEE80211_HW_HOST_GEN_BEACON_TEMPLATE |
Bruno Randolf566bfe52008-05-08 19:15:40 +02004526 IEEE80211_HW_RX_INCLUDES_FCS |
4527 IEEE80211_HW_SIGNAL_DBM |
4528 IEEE80211_HW_NOISE_DBM;
4529
Michael Buesche6f5b932008-03-05 21:18:49 +01004530 hw->queues = b43_modparam_qos ? 4 : 1;
Michael Buesche4d6b792007-09-18 15:39:42 -04004531 SET_IEEE80211_DEV(hw, dev->dev);
Larry Finger95de2842007-11-09 16:57:18 -06004532 if (is_valid_ether_addr(sprom->et1mac))
4533 SET_IEEE80211_PERM_ADDR(hw, sprom->et1mac);
Michael Buesche4d6b792007-09-18 15:39:42 -04004534 else
Larry Finger95de2842007-11-09 16:57:18 -06004535 SET_IEEE80211_PERM_ADDR(hw, sprom->il0mac);
Michael Buesche4d6b792007-09-18 15:39:42 -04004536
4537 /* Get and initialize struct b43_wl */
4538 wl = hw_to_b43_wl(hw);
4539 memset(wl, 0, sizeof(*wl));
4540 wl->hw = hw;
4541 spin_lock_init(&wl->irq_lock);
Michael Buesch21a75d72008-04-25 19:29:08 +02004542 rwlock_init(&wl->tx_lock);
Michael Buesche4d6b792007-09-18 15:39:42 -04004543 spin_lock_init(&wl->leds_lock);
Michael Buesch280d0e12007-12-26 18:26:17 +01004544 spin_lock_init(&wl->shm_lock);
Michael Buesche4d6b792007-09-18 15:39:42 -04004545 mutex_init(&wl->mutex);
4546 INIT_LIST_HEAD(&wl->devlist);
Michael Buesche6f5b932008-03-05 21:18:49 +01004547 INIT_WORK(&wl->qos_update_work, b43_qos_update_work);
Michael Buescha82d9922008-04-04 21:40:06 +02004548 INIT_WORK(&wl->beacon_update_trigger, b43_beacon_update_trigger_work);
Michael Buesche4d6b792007-09-18 15:39:42 -04004549
4550 ssb_set_devtypedata(dev, wl);
4551 b43info(wl, "Broadcom %04X WLAN found\n", dev->bus->chip_id);
4552 err = 0;
4553 out:
4554 return err;
4555}
4556
4557static int b43_probe(struct ssb_device *dev, const struct ssb_device_id *id)
4558{
4559 struct b43_wl *wl;
4560 int err;
4561 int first = 0;
4562
4563 wl = ssb_get_devtypedata(dev);
4564 if (!wl) {
4565 /* Probing the first core. Must setup common struct b43_wl */
4566 first = 1;
4567 err = b43_wireless_init(dev);
4568 if (err)
4569 goto out;
4570 wl = ssb_get_devtypedata(dev);
4571 B43_WARN_ON(!wl);
4572 }
4573 err = b43_one_core_attach(dev, wl);
4574 if (err)
4575 goto err_wireless_exit;
4576
4577 if (first) {
4578 err = ieee80211_register_hw(wl->hw);
4579 if (err)
4580 goto err_one_core_detach;
4581 }
4582
4583 out:
4584 return err;
4585
4586 err_one_core_detach:
4587 b43_one_core_detach(dev);
4588 err_wireless_exit:
4589 if (first)
4590 b43_wireless_exit(dev, wl);
4591 return err;
4592}
4593
4594static void b43_remove(struct ssb_device *dev)
4595{
4596 struct b43_wl *wl = ssb_get_devtypedata(dev);
4597 struct b43_wldev *wldev = ssb_get_drvdata(dev);
4598
4599 B43_WARN_ON(!wl);
4600 if (wl->current_dev == wldev)
4601 ieee80211_unregister_hw(wl->hw);
4602
4603 b43_one_core_detach(dev);
4604
4605 if (list_empty(&wl->devlist)) {
4606 /* Last core on the chip unregistered.
4607 * We can destroy common struct b43_wl.
4608 */
4609 b43_wireless_exit(dev, wl);
4610 }
4611}
4612
4613/* Perform a hardware reset. This can be called from any context. */
4614void b43_controller_restart(struct b43_wldev *dev, const char *reason)
4615{
4616 /* Must avoid requeueing, if we are in shutdown. */
4617 if (b43_status(dev) < B43_STAT_INITIALIZED)
4618 return;
4619 b43info(dev->wl, "Controller RESET (%s) ...\n", reason);
4620 queue_work(dev->wl->hw->workqueue, &dev->restart_work);
4621}
4622
4623#ifdef CONFIG_PM
4624
4625static int b43_suspend(struct ssb_device *dev, pm_message_t state)
4626{
4627 struct b43_wldev *wldev = ssb_get_drvdata(dev);
4628 struct b43_wl *wl = wldev->wl;
4629
4630 b43dbg(wl, "Suspending...\n");
4631
4632 mutex_lock(&wl->mutex);
Rafael J. Wysocki3506e0c2008-02-04 22:30:15 -08004633 wldev->suspend_in_progress = true;
Michael Buesche4d6b792007-09-18 15:39:42 -04004634 wldev->suspend_init_status = b43_status(wldev);
4635 if (wldev->suspend_init_status >= B43_STAT_STARTED)
4636 b43_wireless_core_stop(wldev);
4637 if (wldev->suspend_init_status >= B43_STAT_INITIALIZED)
4638 b43_wireless_core_exit(wldev);
4639 mutex_unlock(&wl->mutex);
4640
4641 b43dbg(wl, "Device suspended.\n");
4642
4643 return 0;
4644}
4645
4646static int b43_resume(struct ssb_device *dev)
4647{
4648 struct b43_wldev *wldev = ssb_get_drvdata(dev);
4649 struct b43_wl *wl = wldev->wl;
4650 int err = 0;
4651
4652 b43dbg(wl, "Resuming...\n");
4653
4654 mutex_lock(&wl->mutex);
4655 if (wldev->suspend_init_status >= B43_STAT_INITIALIZED) {
4656 err = b43_wireless_core_init(wldev);
4657 if (err) {
4658 b43err(wl, "Resume failed at core init\n");
4659 goto out;
4660 }
4661 }
4662 if (wldev->suspend_init_status >= B43_STAT_STARTED) {
4663 err = b43_wireless_core_start(wldev);
4664 if (err) {
Rafael J. Wysocki3506e0c2008-02-04 22:30:15 -08004665 b43_leds_exit(wldev);
Rafael J. Wysockib844eba2008-03-23 20:28:24 +01004666 b43_rng_exit(wldev->wl);
Michael Buesche4d6b792007-09-18 15:39:42 -04004667 b43_wireless_core_exit(wldev);
4668 b43err(wl, "Resume failed at core start\n");
4669 goto out;
4670 }
4671 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004672 b43dbg(wl, "Device resumed.\n");
Rafael J. Wysocki3506e0c2008-02-04 22:30:15 -08004673 out:
4674 wldev->suspend_in_progress = false;
4675 mutex_unlock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04004676 return err;
4677}
4678
4679#else /* CONFIG_PM */
4680# define b43_suspend NULL
4681# define b43_resume NULL
4682#endif /* CONFIG_PM */
4683
4684static struct ssb_driver b43_ssb_driver = {
4685 .name = KBUILD_MODNAME,
4686 .id_table = b43_ssb_tbl,
4687 .probe = b43_probe,
4688 .remove = b43_remove,
4689 .suspend = b43_suspend,
4690 .resume = b43_resume,
4691};
4692
Michael Buesch26bc7832008-02-09 00:18:35 +01004693static void b43_print_driverinfo(void)
4694{
4695 const char *feat_pci = "", *feat_pcmcia = "", *feat_nphy = "",
4696 *feat_leds = "", *feat_rfkill = "";
4697
4698#ifdef CONFIG_B43_PCI_AUTOSELECT
4699 feat_pci = "P";
4700#endif
4701#ifdef CONFIG_B43_PCMCIA
4702 feat_pcmcia = "M";
4703#endif
4704#ifdef CONFIG_B43_NPHY
4705 feat_nphy = "N";
4706#endif
4707#ifdef CONFIG_B43_LEDS
4708 feat_leds = "L";
4709#endif
4710#ifdef CONFIG_B43_RFKILL
4711 feat_rfkill = "R";
4712#endif
4713 printk(KERN_INFO "Broadcom 43xx driver loaded "
4714 "[ Features: %s%s%s%s%s, Firmware-ID: "
4715 B43_SUPPORTED_FIRMWARE_ID " ]\n",
4716 feat_pci, feat_pcmcia, feat_nphy,
4717 feat_leds, feat_rfkill);
4718}
4719
Michael Buesche4d6b792007-09-18 15:39:42 -04004720static int __init b43_init(void)
4721{
4722 int err;
4723
4724 b43_debugfs_init();
4725 err = b43_pcmcia_init();
4726 if (err)
4727 goto err_dfs_exit;
4728 err = ssb_driver_register(&b43_ssb_driver);
4729 if (err)
4730 goto err_pcmcia_exit;
Michael Buesch26bc7832008-02-09 00:18:35 +01004731 b43_print_driverinfo();
Michael Buesche4d6b792007-09-18 15:39:42 -04004732
4733 return err;
4734
4735err_pcmcia_exit:
4736 b43_pcmcia_exit();
4737err_dfs_exit:
4738 b43_debugfs_exit();
4739 return err;
4740}
4741
4742static void __exit b43_exit(void)
4743{
4744 ssb_driver_unregister(&b43_ssb_driver);
4745 b43_pcmcia_exit();
4746 b43_debugfs_exit();
4747}
4748
4749module_init(b43_init)
4750module_exit(b43_exit)