blob: f5622506cdfa21d05cb63d57e71643fb3bce9af3 [file] [log] [blame]
Andrew Lunn1636d882015-05-06 01:09:50 +02001/* net/dsa/mv88e6171.c - Marvell 88e6171 switch chip support
Andrew Lunn42f27252014-09-12 23:58:44 +02002 * Copyright (c) 2008-2009 Marvell Semiconductor
3 * Copyright (c) 2014 Claudio Leite <leitec@staticky.com>
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; either version 2 of the License, or
8 * (at your option) any later version.
9 */
10
11#include <linux/delay.h>
12#include <linux/jiffies.h>
13#include <linux/list.h>
14#include <linux/module.h>
15#include <linux/netdevice.h>
16#include <linux/phy.h>
17#include <net/dsa.h>
18#include "mv88e6xxx.h"
19
Vivien Didelotb9b37712015-10-30 19:39:48 -040020static const struct mv88e6xxx_switch_id mv88e6171_table[] = {
21 { PORT_SWITCH_ID_6171, "Marvell 88E6171" },
22 { PORT_SWITCH_ID_6175, "Marvell 88E6175" },
23 { PORT_SWITCH_ID_6350, "Marvell 88E6350" },
24 { PORT_SWITCH_ID_6351, "Marvell 88E6351" },
25};
26
Andrew Lunne49bad32016-04-13 02:40:43 +020027static char *mv88e6171_drv_probe(struct device *dsa_dev,
28 struct device *host_dev,
29 int sw_addr, void **priv)
Andrew Lunn42f27252014-09-12 23:58:44 +020030{
Andrew Lunna77d43f2016-04-13 02:40:42 +020031 return mv88e6xxx_drv_probe(dsa_dev, host_dev, sw_addr, priv,
32 mv88e6171_table,
33 ARRAY_SIZE(mv88e6171_table));
Andrew Lunn42f27252014-09-12 23:58:44 +020034}
35
Andrew Lunn42f27252014-09-12 23:58:44 +020036static int mv88e6171_setup_global(struct dsa_switch *ds)
37{
Andrew Lunn15966a22015-05-06 01:09:49 +020038 u32 upstream_port = dsa_upstream_port(ds);
Andrew Lunn42f27252014-09-12 23:58:44 +020039 int ret;
Andrew Lunn1636d882015-05-06 01:09:50 +020040 u32 reg;
Andrew Lunn54d792f2015-05-06 01:09:47 +020041
42 ret = mv88e6xxx_setup_global(ds);
43 if (ret)
44 return ret;
Andrew Lunn42f27252014-09-12 23:58:44 +020045
Andrew Lunn4c732662015-02-14 19:17:51 +010046 /* Discard packets with excessive collisions, mask all
47 * interrupt sources, enable PPU.
Andrew Lunn42f27252014-09-12 23:58:44 +020048 */
Andrew Lunn15966a22015-05-06 01:09:49 +020049 REG_WRITE(REG_GLOBAL, GLOBAL_CONTROL,
50 GLOBAL_CONTROL_PPU_ENABLE | GLOBAL_CONTROL_DISCARD_EXCESS);
Andrew Lunn42f27252014-09-12 23:58:44 +020051
Andrew Lunn42f27252014-09-12 23:58:44 +020052 /* Configure the upstream port, and configure the upstream
53 * port as the port to which ingress and egress monitor frames
54 * are to be sent.
55 */
Andrew Lunn1636d882015-05-06 01:09:50 +020056 reg = upstream_port << GLOBAL_MONITOR_CONTROL_INGRESS_SHIFT |
57 upstream_port << GLOBAL_MONITOR_CONTROL_EGRESS_SHIFT |
58 upstream_port << GLOBAL_MONITOR_CONTROL_ARP_SHIFT |
59 upstream_port << GLOBAL_MONITOR_CONTROL_MIRROR_SHIFT;
60 REG_WRITE(REG_GLOBAL, GLOBAL_MONITOR_CONTROL, reg);
Andrew Lunn42f27252014-09-12 23:58:44 +020061
62 /* Disable remote management for now, and set the switch's
63 * DSA device number.
64 */
Andrew Lunn15966a22015-05-06 01:09:49 +020065 REG_WRITE(REG_GLOBAL, GLOBAL_CONTROL_2, ds->index & 0x1f);
Andrew Lunn42f27252014-09-12 23:58:44 +020066
Andrew Lunn42f27252014-09-12 23:58:44 +020067 return 0;
68}
69
Andrew Lunn42f27252014-09-12 23:58:44 +020070static int mv88e6171_setup(struct dsa_switch *ds)
71{
Andrew Lunn44e50dd2015-04-02 04:06:33 +020072 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
Andrew Lunn42f27252014-09-12 23:58:44 +020073 int ret;
74
Andrew Lunn7543a6d2016-04-13 02:40:40 +020075 ps->ds = ds;
76
Guenter Roeckacdaffc2015-03-26 18:36:28 -070077 ret = mv88e6xxx_setup_common(ds);
78 if (ret < 0)
79 return ret;
Andrew Lunn42f27252014-09-12 23:58:44 +020080
Andrew Lunn44e50dd2015-04-02 04:06:33 +020081 ps->num_ports = 7;
82
Andrew Lunn143a8302015-04-02 04:06:34 +020083 ret = mv88e6xxx_switch_reset(ds, true);
Andrew Lunn42f27252014-09-12 23:58:44 +020084 if (ret < 0)
85 return ret;
86
Andrew Lunn42f27252014-09-12 23:58:44 +020087 ret = mv88e6171_setup_global(ds);
88 if (ret < 0)
89 return ret;
90
Andrew Lunndbde9e62015-05-06 01:09:48 +020091 return mv88e6xxx_setup_ports(ds);
Andrew Lunn42f27252014-09-12 23:58:44 +020092}
93
Andrew Lunn42f27252014-09-12 23:58:44 +020094struct dsa_switch_driver mv88e6171_switch_driver = {
Andrew Lunnc146b772014-10-24 23:44:05 +020095 .tag_protocol = DSA_TAG_PROTO_EDSA,
Andrew Lunne49bad32016-04-13 02:40:43 +020096 .probe = mv88e6171_drv_probe,
Andrew Lunn42f27252014-09-12 23:58:44 +020097 .setup = mv88e6171_setup,
98 .set_addr = mv88e6xxx_set_addr_indirect,
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +020099 .phy_read = mv88e6xxx_phy_read_indirect,
100 .phy_write = mv88e6xxx_phy_write_indirect,
Andrew Lunne413e7e2015-04-02 04:06:38 +0200101 .get_strings = mv88e6xxx_get_strings,
102 .get_ethtool_stats = mv88e6xxx_get_ethtool_stats,
103 .get_sset_count = mv88e6xxx_get_sset_count,
Andrew Lunndea87022015-08-31 15:56:47 +0200104 .adjust_link = mv88e6xxx_adjust_link,
Andrew Lunn4dd38cd2014-11-15 22:24:52 +0100105#ifdef CONFIG_NET_DSA_HWMON
106 .get_temp = mv88e6xxx_get_temp,
107#endif
Andrew Lunn03d6faa2014-11-15 22:24:53 +0100108 .get_regs_len = mv88e6xxx_get_regs_len,
109 .get_regs = mv88e6xxx_get_regs,
Vivien Didelot71327a42016-03-13 16:21:32 -0400110 .port_bridge_join = mv88e6xxx_port_bridge_join,
111 .port_bridge_leave = mv88e6xxx_port_bridge_leave,
Vivien Didelot43c44a92016-04-06 11:55:03 -0400112 .port_stp_state_set = mv88e6xxx_port_stp_state_set,
Vivien Didelot214cdb92016-02-26 13:16:08 -0500113 .port_vlan_filtering = mv88e6xxx_port_vlan_filtering,
Vivien Didelot76e398a2015-11-01 12:33:55 -0500114 .port_vlan_prepare = mv88e6xxx_port_vlan_prepare,
Vivien Didelot585e7e12015-09-04 11:22:24 -0400115 .port_vlan_add = mv88e6xxx_port_vlan_add,
116 .port_vlan_del = mv88e6xxx_port_vlan_del,
Vivien Didelotceff5ef2016-02-23 12:13:55 -0500117 .port_vlan_dump = mv88e6xxx_port_vlan_dump,
Vivien Didelot146a3202015-10-08 11:35:12 -0400118 .port_fdb_prepare = mv88e6xxx_port_fdb_prepare,
Vivien Didelot2a778e12015-08-10 09:09:49 -0400119 .port_fdb_add = mv88e6xxx_port_fdb_add,
120 .port_fdb_del = mv88e6xxx_port_fdb_del,
Vivien Didelotf33475b2015-10-22 09:34:41 -0400121 .port_fdb_dump = mv88e6xxx_port_fdb_dump,
Andrew Lunn42f27252014-09-12 23:58:44 +0200122};
123
124MODULE_ALIAS("platform:mv88e6171");
Andrew Lunneee74832015-05-06 01:09:51 +0200125MODULE_ALIAS("platform:mv88e6175");
126MODULE_ALIAS("platform:mv88e6350");
127MODULE_ALIAS("platform:mv88e6351");