Andrew Lunn | 1636d88 | 2015-05-06 01:09:50 +0200 | [diff] [blame] | 1 | /* net/dsa/mv88e6171.c - Marvell 88e6171 switch chip support |
Andrew Lunn | 42f2725 | 2014-09-12 23:58:44 +0200 | [diff] [blame] | 2 | * Copyright (c) 2008-2009 Marvell Semiconductor |
| 3 | * Copyright (c) 2014 Claudio Leite <leitec@staticky.com> |
| 4 | * |
| 5 | * This program is free software; you can redistribute it and/or modify |
| 6 | * it under the terms of the GNU General Public License as published by |
| 7 | * the Free Software Foundation; either version 2 of the License, or |
| 8 | * (at your option) any later version. |
| 9 | */ |
| 10 | |
| 11 | #include <linux/delay.h> |
| 12 | #include <linux/jiffies.h> |
| 13 | #include <linux/list.h> |
| 14 | #include <linux/module.h> |
| 15 | #include <linux/netdevice.h> |
| 16 | #include <linux/phy.h> |
| 17 | #include <net/dsa.h> |
| 18 | #include "mv88e6xxx.h" |
| 19 | |
Vivien Didelot | b9b3771 | 2015-10-30 19:39:48 -0400 | [diff] [blame] | 20 | static const struct mv88e6xxx_switch_id mv88e6171_table[] = { |
| 21 | { PORT_SWITCH_ID_6171, "Marvell 88E6171" }, |
| 22 | { PORT_SWITCH_ID_6175, "Marvell 88E6175" }, |
| 23 | { PORT_SWITCH_ID_6350, "Marvell 88E6350" }, |
| 24 | { PORT_SWITCH_ID_6351, "Marvell 88E6351" }, |
| 25 | }; |
| 26 | |
Andrew Lunn | e49bad3 | 2016-04-13 02:40:43 +0200 | [diff] [blame^] | 27 | static char *mv88e6171_drv_probe(struct device *dsa_dev, |
| 28 | struct device *host_dev, |
| 29 | int sw_addr, void **priv) |
Andrew Lunn | 42f2725 | 2014-09-12 23:58:44 +0200 | [diff] [blame] | 30 | { |
Andrew Lunn | a77d43f | 2016-04-13 02:40:42 +0200 | [diff] [blame] | 31 | return mv88e6xxx_drv_probe(dsa_dev, host_dev, sw_addr, priv, |
| 32 | mv88e6171_table, |
| 33 | ARRAY_SIZE(mv88e6171_table)); |
Andrew Lunn | 42f2725 | 2014-09-12 23:58:44 +0200 | [diff] [blame] | 34 | } |
| 35 | |
Andrew Lunn | 42f2725 | 2014-09-12 23:58:44 +0200 | [diff] [blame] | 36 | static int mv88e6171_setup_global(struct dsa_switch *ds) |
| 37 | { |
Andrew Lunn | 15966a2 | 2015-05-06 01:09:49 +0200 | [diff] [blame] | 38 | u32 upstream_port = dsa_upstream_port(ds); |
Andrew Lunn | 42f2725 | 2014-09-12 23:58:44 +0200 | [diff] [blame] | 39 | int ret; |
Andrew Lunn | 1636d88 | 2015-05-06 01:09:50 +0200 | [diff] [blame] | 40 | u32 reg; |
Andrew Lunn | 54d792f | 2015-05-06 01:09:47 +0200 | [diff] [blame] | 41 | |
| 42 | ret = mv88e6xxx_setup_global(ds); |
| 43 | if (ret) |
| 44 | return ret; |
Andrew Lunn | 42f2725 | 2014-09-12 23:58:44 +0200 | [diff] [blame] | 45 | |
Andrew Lunn | 4c73266 | 2015-02-14 19:17:51 +0100 | [diff] [blame] | 46 | /* Discard packets with excessive collisions, mask all |
| 47 | * interrupt sources, enable PPU. |
Andrew Lunn | 42f2725 | 2014-09-12 23:58:44 +0200 | [diff] [blame] | 48 | */ |
Andrew Lunn | 15966a2 | 2015-05-06 01:09:49 +0200 | [diff] [blame] | 49 | REG_WRITE(REG_GLOBAL, GLOBAL_CONTROL, |
| 50 | GLOBAL_CONTROL_PPU_ENABLE | GLOBAL_CONTROL_DISCARD_EXCESS); |
Andrew Lunn | 42f2725 | 2014-09-12 23:58:44 +0200 | [diff] [blame] | 51 | |
Andrew Lunn | 42f2725 | 2014-09-12 23:58:44 +0200 | [diff] [blame] | 52 | /* Configure the upstream port, and configure the upstream |
| 53 | * port as the port to which ingress and egress monitor frames |
| 54 | * are to be sent. |
| 55 | */ |
Andrew Lunn | 1636d88 | 2015-05-06 01:09:50 +0200 | [diff] [blame] | 56 | reg = upstream_port << GLOBAL_MONITOR_CONTROL_INGRESS_SHIFT | |
| 57 | upstream_port << GLOBAL_MONITOR_CONTROL_EGRESS_SHIFT | |
| 58 | upstream_port << GLOBAL_MONITOR_CONTROL_ARP_SHIFT | |
| 59 | upstream_port << GLOBAL_MONITOR_CONTROL_MIRROR_SHIFT; |
| 60 | REG_WRITE(REG_GLOBAL, GLOBAL_MONITOR_CONTROL, reg); |
Andrew Lunn | 42f2725 | 2014-09-12 23:58:44 +0200 | [diff] [blame] | 61 | |
| 62 | /* Disable remote management for now, and set the switch's |
| 63 | * DSA device number. |
| 64 | */ |
Andrew Lunn | 15966a2 | 2015-05-06 01:09:49 +0200 | [diff] [blame] | 65 | REG_WRITE(REG_GLOBAL, GLOBAL_CONTROL_2, ds->index & 0x1f); |
Andrew Lunn | 42f2725 | 2014-09-12 23:58:44 +0200 | [diff] [blame] | 66 | |
Andrew Lunn | 42f2725 | 2014-09-12 23:58:44 +0200 | [diff] [blame] | 67 | return 0; |
| 68 | } |
| 69 | |
Andrew Lunn | 42f2725 | 2014-09-12 23:58:44 +0200 | [diff] [blame] | 70 | static int mv88e6171_setup(struct dsa_switch *ds) |
| 71 | { |
Andrew Lunn | 44e50dd | 2015-04-02 04:06:33 +0200 | [diff] [blame] | 72 | struct mv88e6xxx_priv_state *ps = ds_to_priv(ds); |
Andrew Lunn | 42f2725 | 2014-09-12 23:58:44 +0200 | [diff] [blame] | 73 | int ret; |
| 74 | |
Andrew Lunn | 7543a6d | 2016-04-13 02:40:40 +0200 | [diff] [blame] | 75 | ps->ds = ds; |
| 76 | |
Guenter Roeck | acdaffc | 2015-03-26 18:36:28 -0700 | [diff] [blame] | 77 | ret = mv88e6xxx_setup_common(ds); |
| 78 | if (ret < 0) |
| 79 | return ret; |
Andrew Lunn | 42f2725 | 2014-09-12 23:58:44 +0200 | [diff] [blame] | 80 | |
Andrew Lunn | 44e50dd | 2015-04-02 04:06:33 +0200 | [diff] [blame] | 81 | ps->num_ports = 7; |
| 82 | |
Andrew Lunn | 143a830 | 2015-04-02 04:06:34 +0200 | [diff] [blame] | 83 | ret = mv88e6xxx_switch_reset(ds, true); |
Andrew Lunn | 42f2725 | 2014-09-12 23:58:44 +0200 | [diff] [blame] | 84 | if (ret < 0) |
| 85 | return ret; |
| 86 | |
Andrew Lunn | 42f2725 | 2014-09-12 23:58:44 +0200 | [diff] [blame] | 87 | ret = mv88e6171_setup_global(ds); |
| 88 | if (ret < 0) |
| 89 | return ret; |
| 90 | |
Andrew Lunn | dbde9e6 | 2015-05-06 01:09:48 +0200 | [diff] [blame] | 91 | return mv88e6xxx_setup_ports(ds); |
Andrew Lunn | 42f2725 | 2014-09-12 23:58:44 +0200 | [diff] [blame] | 92 | } |
| 93 | |
Andrew Lunn | 42f2725 | 2014-09-12 23:58:44 +0200 | [diff] [blame] | 94 | struct dsa_switch_driver mv88e6171_switch_driver = { |
Andrew Lunn | c146b77 | 2014-10-24 23:44:05 +0200 | [diff] [blame] | 95 | .tag_protocol = DSA_TAG_PROTO_EDSA, |
Andrew Lunn | e49bad3 | 2016-04-13 02:40:43 +0200 | [diff] [blame^] | 96 | .probe = mv88e6171_drv_probe, |
Andrew Lunn | 42f2725 | 2014-09-12 23:58:44 +0200 | [diff] [blame] | 97 | .setup = mv88e6171_setup, |
| 98 | .set_addr = mv88e6xxx_set_addr_indirect, |
Andrew Lunn | fd3a0ee | 2015-04-02 04:06:36 +0200 | [diff] [blame] | 99 | .phy_read = mv88e6xxx_phy_read_indirect, |
| 100 | .phy_write = mv88e6xxx_phy_write_indirect, |
Andrew Lunn | e413e7e | 2015-04-02 04:06:38 +0200 | [diff] [blame] | 101 | .get_strings = mv88e6xxx_get_strings, |
| 102 | .get_ethtool_stats = mv88e6xxx_get_ethtool_stats, |
| 103 | .get_sset_count = mv88e6xxx_get_sset_count, |
Andrew Lunn | dea8702 | 2015-08-31 15:56:47 +0200 | [diff] [blame] | 104 | .adjust_link = mv88e6xxx_adjust_link, |
Andrew Lunn | 4dd38cd | 2014-11-15 22:24:52 +0100 | [diff] [blame] | 105 | #ifdef CONFIG_NET_DSA_HWMON |
| 106 | .get_temp = mv88e6xxx_get_temp, |
| 107 | #endif |
Andrew Lunn | 03d6faa | 2014-11-15 22:24:53 +0100 | [diff] [blame] | 108 | .get_regs_len = mv88e6xxx_get_regs_len, |
| 109 | .get_regs = mv88e6xxx_get_regs, |
Vivien Didelot | 71327a4 | 2016-03-13 16:21:32 -0400 | [diff] [blame] | 110 | .port_bridge_join = mv88e6xxx_port_bridge_join, |
| 111 | .port_bridge_leave = mv88e6xxx_port_bridge_leave, |
Vivien Didelot | 43c44a9 | 2016-04-06 11:55:03 -0400 | [diff] [blame] | 112 | .port_stp_state_set = mv88e6xxx_port_stp_state_set, |
Vivien Didelot | 214cdb9 | 2016-02-26 13:16:08 -0500 | [diff] [blame] | 113 | .port_vlan_filtering = mv88e6xxx_port_vlan_filtering, |
Vivien Didelot | 76e398a | 2015-11-01 12:33:55 -0500 | [diff] [blame] | 114 | .port_vlan_prepare = mv88e6xxx_port_vlan_prepare, |
Vivien Didelot | 585e7e1 | 2015-09-04 11:22:24 -0400 | [diff] [blame] | 115 | .port_vlan_add = mv88e6xxx_port_vlan_add, |
| 116 | .port_vlan_del = mv88e6xxx_port_vlan_del, |
Vivien Didelot | ceff5ef | 2016-02-23 12:13:55 -0500 | [diff] [blame] | 117 | .port_vlan_dump = mv88e6xxx_port_vlan_dump, |
Vivien Didelot | 146a320 | 2015-10-08 11:35:12 -0400 | [diff] [blame] | 118 | .port_fdb_prepare = mv88e6xxx_port_fdb_prepare, |
Vivien Didelot | 2a778e1 | 2015-08-10 09:09:49 -0400 | [diff] [blame] | 119 | .port_fdb_add = mv88e6xxx_port_fdb_add, |
| 120 | .port_fdb_del = mv88e6xxx_port_fdb_del, |
Vivien Didelot | f33475b | 2015-10-22 09:34:41 -0400 | [diff] [blame] | 121 | .port_fdb_dump = mv88e6xxx_port_fdb_dump, |
Andrew Lunn | 42f2725 | 2014-09-12 23:58:44 +0200 | [diff] [blame] | 122 | }; |
| 123 | |
| 124 | MODULE_ALIAS("platform:mv88e6171"); |
Andrew Lunn | eee7483 | 2015-05-06 01:09:51 +0200 | [diff] [blame] | 125 | MODULE_ALIAS("platform:mv88e6175"); |
| 126 | MODULE_ALIAS("platform:mv88e6350"); |
| 127 | MODULE_ALIAS("platform:mv88e6351"); |