blob: 6af1a5d98e6f5b7a0fac0fdde61571c11de0b35d [file] [log] [blame]
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -07001/*
2 * GPMC support functions
3 *
4 * Copyright (C) 2005-2006 Nokia Corporation
5 *
6 * Author: Juha Yrjola
7 *
Santosh Shilimkar44169072009-05-28 14:16:04 -07008 * Copyright (C) 2009 Texas Instruments
9 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
10 *
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -070011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License version 2 as
13 * published by the Free Software Foundation.
14 */
Paul Walmsleyfd1dc872008-10-06 15:49:17 +030015#undef DEBUG
16
Sukumar Ghoraidb97eb7d2011-01-28 15:42:05 +053017#include <linux/irq.h>
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -070018#include <linux/kernel.h>
19#include <linux/init.h>
20#include <linux/err.h>
21#include <linux/clk.h>
Imre Deakf37e4582006-09-25 12:41:33 +030022#include <linux/ioport.h>
23#include <linux/spinlock.h>
Russell Kingfced80c2008-09-06 12:10:45 +010024#include <linux/io.h>
Paul Walmsleyfd1dc872008-10-06 15:49:17 +030025#include <linux/module.h>
Sukumar Ghoraidb97eb7d2011-01-28 15:42:05 +053026#include <linux/interrupt.h>
Afzal Mohammedda496872012-09-23 17:28:25 -060027#include <linux/platform_device.h>
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -070028
Afzal Mohammedbc3668e2012-09-29 12:26:13 +053029#include <linux/platform_data/mtd-nand-omap2.h>
30
Kyungmin Park7f245162006-12-29 16:48:51 -080031#include <asm/mach-types.h>
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -070032
Tony Lindgrendbc04162012-08-31 10:59:07 -070033#include "soc.h"
Tony Lindgren7d7e1eb2012-08-27 17:43:01 -070034#include "common.h"
Tony Lindgren25c7d492012-10-02 17:25:48 -070035#include "omap_device.h"
Afzal Mohammed3ef5d002012-10-05 10:37:27 +053036#include "gpmc.h"
Tony Lindgren7d7e1eb2012-08-27 17:43:01 -070037
Afzal Mohammed4be48fd2012-09-23 17:28:24 -060038#define DEVICE_NAME "omap-gpmc"
39
Paul Walmsleyfd1dc872008-10-06 15:49:17 +030040/* GPMC register offsets */
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -070041#define GPMC_REVISION 0x00
42#define GPMC_SYSCONFIG 0x10
43#define GPMC_SYSSTATUS 0x14
44#define GPMC_IRQSTATUS 0x18
45#define GPMC_IRQENABLE 0x1c
46#define GPMC_TIMEOUT_CONTROL 0x40
47#define GPMC_ERR_ADDRESS 0x44
48#define GPMC_ERR_TYPE 0x48
49#define GPMC_CONFIG 0x50
50#define GPMC_STATUS 0x54
51#define GPMC_PREFETCH_CONFIG1 0x1e0
52#define GPMC_PREFETCH_CONFIG2 0x1e4
Thara Gopinath15e02a32008-04-28 16:55:01 +053053#define GPMC_PREFETCH_CONTROL 0x1ec
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -070054#define GPMC_PREFETCH_STATUS 0x1f0
55#define GPMC_ECC_CONFIG 0x1f4
56#define GPMC_ECC_CONTROL 0x1f8
57#define GPMC_ECC_SIZE_CONFIG 0x1fc
Sukumar Ghorai948d38e2010-07-09 09:14:44 +000058#define GPMC_ECC1_RESULT 0x200
Ivan Djelic8d602cf2012-04-26 14:17:49 +020059#define GPMC_ECC_BCH_RESULT_0 0x240 /* not available on OMAP2 */
Afzal Mohammed2fdf0c92012-10-04 15:49:04 +053060#define GPMC_ECC_BCH_RESULT_1 0x244 /* not available on OMAP2 */
61#define GPMC_ECC_BCH_RESULT_2 0x248 /* not available on OMAP2 */
62#define GPMC_ECC_BCH_RESULT_3 0x24c /* not available on OMAP2 */
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -070063
Yegor Yefremov2c65e742012-05-09 08:32:49 -070064/* GPMC ECC control settings */
65#define GPMC_ECC_CTRL_ECCCLEAR 0x100
66#define GPMC_ECC_CTRL_ECCDISABLE 0x000
67#define GPMC_ECC_CTRL_ECCREG1 0x001
68#define GPMC_ECC_CTRL_ECCREG2 0x002
69#define GPMC_ECC_CTRL_ECCREG3 0x003
70#define GPMC_ECC_CTRL_ECCREG4 0x004
71#define GPMC_ECC_CTRL_ECCREG5 0x005
72#define GPMC_ECC_CTRL_ECCREG6 0x006
73#define GPMC_ECC_CTRL_ECCREG7 0x007
74#define GPMC_ECC_CTRL_ECCREG8 0x008
75#define GPMC_ECC_CTRL_ECCREG9 0x009
76
Sukumar Ghorai948d38e2010-07-09 09:14:44 +000077#define GPMC_CS0_OFFSET 0x60
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -070078#define GPMC_CS_SIZE 0x30
Afzal Mohammed2fdf0c92012-10-04 15:49:04 +053079#define GPMC_BCH_SIZE 0x10
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -070080
Imre Deakf37e4582006-09-25 12:41:33 +030081#define GPMC_MEM_START 0x00000000
82#define GPMC_MEM_END 0x3FFFFFFF
83#define BOOT_ROM_SPACE 0x100000 /* 1MB */
84
85#define GPMC_CHUNK_SHIFT 24 /* 16 MB */
86#define GPMC_SECTION_SHIFT 28 /* 128 MB */
87
vimal singh59e9c5a2009-07-13 16:26:24 +053088#define CS_NUM_SHIFT 24
89#define ENABLE_PREFETCH (0x1 << 7)
90#define DMA_MPU_MODE 2
91
Afzal Mohammedda496872012-09-23 17:28:25 -060092#define GPMC_REVISION_MAJOR(l) ((l >> 4) & 0xf)
93#define GPMC_REVISION_MINOR(l) (l & 0xf)
94
95#define GPMC_HAS_WR_ACCESS 0x1
96#define GPMC_HAS_WR_DATA_MUX_BUS 0x2
97
Afzal Mohammed6b6c32f2012-08-30 12:53:23 -070098/* XXX: Only NAND irq has been considered,currently these are the only ones used
99 */
100#define GPMC_NR_IRQ 2
101
102struct gpmc_client_irq {
103 unsigned irq;
104 u32 bitmask;
105};
106
Rajendra Nayaka2d3e7b2008-09-26 17:47:33 +0530107/* Structure to save gpmc cs context */
108struct gpmc_cs_config {
109 u32 config1;
110 u32 config2;
111 u32 config3;
112 u32 config4;
113 u32 config5;
114 u32 config6;
115 u32 config7;
116 int is_valid;
117};
118
119/*
120 * Structure to save/restore gpmc context
121 * to support core off on OMAP3
122 */
123struct omap3_gpmc_regs {
124 u32 sysconfig;
125 u32 irqenable;
126 u32 timeout_ctrl;
127 u32 config;
128 u32 prefetch_config1;
129 u32 prefetch_config2;
130 u32 prefetch_control;
131 struct gpmc_cs_config cs_context[GPMC_CS_NUM];
132};
133
Afzal Mohammed6b6c32f2012-08-30 12:53:23 -0700134static struct gpmc_client_irq gpmc_client_irq[GPMC_NR_IRQ];
135static struct irq_chip gpmc_irq_chip;
136static unsigned gpmc_irq_start;
137
Imre Deakf37e4582006-09-25 12:41:33 +0300138static struct resource gpmc_mem_root;
139static struct resource gpmc_cs_mem[GPMC_CS_NUM];
Thomas Gleixner87b247c2007-05-10 22:33:04 -0700140static DEFINE_SPINLOCK(gpmc_mem_lock);
Sukumar Ghorai948d38e2010-07-09 09:14:44 +0000141static unsigned int gpmc_cs_map; /* flag for cs which are initialized */
Afzal Mohammedda496872012-09-23 17:28:25 -0600142static struct device *gpmc_dev;
143static int gpmc_irq;
144static resource_size_t phys_base, mem_size;
145static unsigned gpmc_capability;
Paul Walmsleyfd1dc872008-10-06 15:49:17 +0300146static void __iomem *gpmc_base;
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700147
Paul Walmsleyfd1dc872008-10-06 15:49:17 +0300148static struct clk *gpmc_l3_clk;
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700149
Sukumar Ghoraidb97eb7d2011-01-28 15:42:05 +0530150static irqreturn_t gpmc_handle_irq(int irq, void *dev);
151
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700152static void gpmc_write_reg(int idx, u32 val)
153{
154 __raw_writel(val, gpmc_base + idx);
155}
156
157static u32 gpmc_read_reg(int idx)
158{
159 return __raw_readl(gpmc_base + idx);
160}
161
162void gpmc_cs_write_reg(int cs, int idx, u32 val)
163{
164 void __iomem *reg_addr;
165
Sukumar Ghorai948d38e2010-07-09 09:14:44 +0000166 reg_addr = gpmc_base + GPMC_CS0_OFFSET + (cs * GPMC_CS_SIZE) + idx;
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700167 __raw_writel(val, reg_addr);
168}
169
170u32 gpmc_cs_read_reg(int cs, int idx)
171{
Paul Walmsleyfd1dc872008-10-06 15:49:17 +0300172 void __iomem *reg_addr;
173
Sukumar Ghorai948d38e2010-07-09 09:14:44 +0000174 reg_addr = gpmc_base + GPMC_CS0_OFFSET + (cs * GPMC_CS_SIZE) + idx;
Paul Walmsleyfd1dc872008-10-06 15:49:17 +0300175 return __raw_readl(reg_addr);
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700176}
177
Paul Walmsleyfd1dc872008-10-06 15:49:17 +0300178/* TODO: Add support for gpmc_fck to clock framework and use it */
David Brownell1c22cc12006-12-06 17:13:55 -0800179unsigned long gpmc_get_fclk_period(void)
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700180{
Paul Walmsleyfd1dc872008-10-06 15:49:17 +0300181 unsigned long rate = clk_get_rate(gpmc_l3_clk);
182
183 if (rate == 0) {
184 printk(KERN_WARNING "gpmc_l3_clk not enabled\n");
185 return 0;
186 }
187
188 rate /= 1000;
189 rate = 1000000000 / rate; /* In picoseconds */
190
191 return rate;
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700192}
193
194unsigned int gpmc_ns_to_ticks(unsigned int time_ns)
195{
196 unsigned long tick_ps;
197
198 /* Calculate in picosecs to yield more exact results */
199 tick_ps = gpmc_get_fclk_period();
200
201 return (time_ns * 1000 + tick_ps - 1) / tick_ps;
202}
203
Adrian Huntera3551f52010-12-09 10:48:27 +0200204unsigned int gpmc_ps_to_ticks(unsigned int time_ps)
205{
206 unsigned long tick_ps;
207
208 /* Calculate in picosecs to yield more exact results */
209 tick_ps = gpmc_get_fclk_period();
210
211 return (time_ps + tick_ps - 1) / tick_ps;
212}
213
Paul Walmsleyfd1dc872008-10-06 15:49:17 +0300214unsigned int gpmc_ticks_to_ns(unsigned int ticks)
215{
216 return ticks * gpmc_get_fclk_period() / 1000;
217}
218
Kai Svahn23300592007-01-26 12:29:40 -0800219unsigned int gpmc_round_ns_to_ticks(unsigned int time_ns)
220{
221 unsigned long ticks = gpmc_ns_to_ticks(time_ns);
222
223 return ticks * gpmc_get_fclk_period() / 1000;
224}
225
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700226#ifdef DEBUG
227static int set_gpmc_timing_reg(int cs, int reg, int st_bit, int end_bit,
Juha Yrjola2aab6462006-06-26 16:16:21 -0700228 int time, const char *name)
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700229#else
230static int set_gpmc_timing_reg(int cs, int reg, int st_bit, int end_bit,
231 int time)
232#endif
233{
234 u32 l;
235 int ticks, mask, nr_bits;
236
237 if (time == 0)
238 ticks = 0;
239 else
240 ticks = gpmc_ns_to_ticks(time);
241 nr_bits = end_bit - st_bit + 1;
David Brownell1c22cc12006-12-06 17:13:55 -0800242 if (ticks >= 1 << nr_bits) {
243#ifdef DEBUG
244 printk(KERN_INFO "GPMC CS%d: %-10s* %3d ns, %3d ticks >= %d\n",
245 cs, name, time, ticks, 1 << nr_bits);
246#endif
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700247 return -1;
David Brownell1c22cc12006-12-06 17:13:55 -0800248 }
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700249
250 mask = (1 << nr_bits) - 1;
251 l = gpmc_cs_read_reg(cs, reg);
252#ifdef DEBUG
David Brownell1c22cc12006-12-06 17:13:55 -0800253 printk(KERN_INFO
254 "GPMC CS%d: %-10s: %3d ticks, %3lu ns (was %3i ticks) %3d ns\n",
Juha Yrjola2aab6462006-06-26 16:16:21 -0700255 cs, name, ticks, gpmc_get_fclk_period() * ticks / 1000,
David Brownell1c22cc12006-12-06 17:13:55 -0800256 (l >> st_bit) & mask, time);
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700257#endif
258 l &= ~(mask << st_bit);
259 l |= ticks << st_bit;
260 gpmc_cs_write_reg(cs, reg, l);
261
262 return 0;
263}
264
265#ifdef DEBUG
266#define GPMC_SET_ONE(reg, st, end, field) \
267 if (set_gpmc_timing_reg(cs, (reg), (st), (end), \
268 t->field, #field) < 0) \
269 return -1
270#else
271#define GPMC_SET_ONE(reg, st, end, field) \
272 if (set_gpmc_timing_reg(cs, (reg), (st), (end), t->field) < 0) \
273 return -1
274#endif
275
Afzal Mohammed1b47ca12012-08-19 18:29:45 +0530276int gpmc_calc_divider(unsigned int sync_clk)
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700277{
278 int div;
279 u32 l;
280
Adrian Huntera3551f52010-12-09 10:48:27 +0200281 l = sync_clk + (gpmc_get_fclk_period() - 1);
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700282 div = l / gpmc_get_fclk_period();
283 if (div > 4)
284 return -1;
David Brownell1c22cc12006-12-06 17:13:55 -0800285 if (div <= 0)
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700286 div = 1;
287
288 return div;
289}
290
291int gpmc_cs_set_timings(int cs, const struct gpmc_timings *t)
292{
293 int div;
294 u32 l;
295
Afzal Mohammed1b47ca12012-08-19 18:29:45 +0530296 div = gpmc_calc_divider(t->sync_clk);
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700297 if (div < 0)
Paul Walmsleya032d332012-08-03 09:21:10 -0600298 return div;
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700299
300 GPMC_SET_ONE(GPMC_CS_CONFIG2, 0, 3, cs_on);
301 GPMC_SET_ONE(GPMC_CS_CONFIG2, 8, 12, cs_rd_off);
302 GPMC_SET_ONE(GPMC_CS_CONFIG2, 16, 20, cs_wr_off);
303
304 GPMC_SET_ONE(GPMC_CS_CONFIG3, 0, 3, adv_on);
305 GPMC_SET_ONE(GPMC_CS_CONFIG3, 8, 12, adv_rd_off);
306 GPMC_SET_ONE(GPMC_CS_CONFIG3, 16, 20, adv_wr_off);
307
308 GPMC_SET_ONE(GPMC_CS_CONFIG4, 0, 3, oe_on);
309 GPMC_SET_ONE(GPMC_CS_CONFIG4, 8, 12, oe_off);
310 GPMC_SET_ONE(GPMC_CS_CONFIG4, 16, 19, we_on);
311 GPMC_SET_ONE(GPMC_CS_CONFIG4, 24, 28, we_off);
312
313 GPMC_SET_ONE(GPMC_CS_CONFIG5, 0, 4, rd_cycle);
314 GPMC_SET_ONE(GPMC_CS_CONFIG5, 8, 12, wr_cycle);
315 GPMC_SET_ONE(GPMC_CS_CONFIG5, 16, 20, access);
316
317 GPMC_SET_ONE(GPMC_CS_CONFIG5, 24, 27, page_burst_access);
318
Afzal Mohammedda496872012-09-23 17:28:25 -0600319 if (gpmc_capability & GPMC_HAS_WR_DATA_MUX_BUS)
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300320 GPMC_SET_ONE(GPMC_CS_CONFIG6, 16, 19, wr_data_mux_bus);
Afzal Mohammedda496872012-09-23 17:28:25 -0600321 if (gpmc_capability & GPMC_HAS_WR_ACCESS)
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300322 GPMC_SET_ONE(GPMC_CS_CONFIG6, 24, 28, wr_access);
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300323
David Brownell1c22cc12006-12-06 17:13:55 -0800324 /* caller is expected to have initialized CONFIG1 to cover
325 * at least sync vs async
326 */
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700327 l = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG1);
David Brownell1c22cc12006-12-06 17:13:55 -0800328 if (l & (GPMC_CONFIG1_READTYPE_SYNC | GPMC_CONFIG1_WRITETYPE_SYNC)) {
329#ifdef DEBUG
330 printk(KERN_INFO "GPMC CS%d CLK period is %lu ns (div %d)\n",
331 cs, (div * gpmc_get_fclk_period()) / 1000, div);
332#endif
333 l &= ~0x03;
334 l |= (div - 1);
335 gpmc_cs_write_reg(cs, GPMC_CS_CONFIG1, l);
336 }
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700337
338 return 0;
339}
340
Imre Deakf37e4582006-09-25 12:41:33 +0300341static void gpmc_cs_enable_mem(int cs, u32 base, u32 size)
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700342{
Imre Deakf37e4582006-09-25 12:41:33 +0300343 u32 l;
344 u32 mask;
345
346 mask = (1 << GPMC_SECTION_SHIFT) - size;
347 l = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG7);
348 l &= ~0x3f;
349 l = (base >> GPMC_CHUNK_SHIFT) & 0x3f;
350 l &= ~(0x0f << 8);
351 l |= ((mask >> GPMC_CHUNK_SHIFT) & 0x0f) << 8;
Rajendra Nayaka2d3e7b2008-09-26 17:47:33 +0530352 l |= GPMC_CONFIG7_CSVALID;
Imre Deakf37e4582006-09-25 12:41:33 +0300353 gpmc_cs_write_reg(cs, GPMC_CS_CONFIG7, l);
354}
355
356static void gpmc_cs_disable_mem(int cs)
357{
358 u32 l;
359
360 l = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG7);
Rajendra Nayaka2d3e7b2008-09-26 17:47:33 +0530361 l &= ~GPMC_CONFIG7_CSVALID;
Imre Deakf37e4582006-09-25 12:41:33 +0300362 gpmc_cs_write_reg(cs, GPMC_CS_CONFIG7, l);
363}
364
365static void gpmc_cs_get_memconf(int cs, u32 *base, u32 *size)
366{
367 u32 l;
368 u32 mask;
369
370 l = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG7);
371 *base = (l & 0x3f) << GPMC_CHUNK_SHIFT;
372 mask = (l >> 8) & 0x0f;
373 *size = (1 << GPMC_SECTION_SHIFT) - (mask << GPMC_CHUNK_SHIFT);
374}
375
376static int gpmc_cs_mem_enabled(int cs)
377{
378 u32 l;
379
380 l = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG7);
Rajendra Nayaka2d3e7b2008-09-26 17:47:33 +0530381 return l & GPMC_CONFIG7_CSVALID;
Imre Deakf37e4582006-09-25 12:41:33 +0300382}
383
Tony Lindgrenc40fae952006-12-07 13:58:10 -0800384int gpmc_cs_set_reserved(int cs, int reserved)
Imre Deakf37e4582006-09-25 12:41:33 +0300385{
Tony Lindgrenc40fae952006-12-07 13:58:10 -0800386 if (cs > GPMC_CS_NUM)
387 return -ENODEV;
388
Imre Deakf37e4582006-09-25 12:41:33 +0300389 gpmc_cs_map &= ~(1 << cs);
390 gpmc_cs_map |= (reserved ? 1 : 0) << cs;
Tony Lindgrenc40fae952006-12-07 13:58:10 -0800391
392 return 0;
Imre Deakf37e4582006-09-25 12:41:33 +0300393}
394
Tony Lindgrenc40fae952006-12-07 13:58:10 -0800395int gpmc_cs_reserved(int cs)
Imre Deakf37e4582006-09-25 12:41:33 +0300396{
Tony Lindgrenc40fae952006-12-07 13:58:10 -0800397 if (cs > GPMC_CS_NUM)
398 return -ENODEV;
399
Imre Deakf37e4582006-09-25 12:41:33 +0300400 return gpmc_cs_map & (1 << cs);
401}
402
403static unsigned long gpmc_mem_align(unsigned long size)
404{
405 int order;
406
407 size = (size - 1) >> (GPMC_CHUNK_SHIFT - 1);
408 order = GPMC_CHUNK_SHIFT - 1;
409 do {
410 size >>= 1;
411 order++;
412 } while (size);
413 size = 1 << order;
414 return size;
415}
416
417static int gpmc_cs_insert_mem(int cs, unsigned long base, unsigned long size)
418{
419 struct resource *res = &gpmc_cs_mem[cs];
420 int r;
421
422 size = gpmc_mem_align(size);
423 spin_lock(&gpmc_mem_lock);
424 res->start = base;
425 res->end = base + size - 1;
426 r = request_resource(&gpmc_mem_root, res);
427 spin_unlock(&gpmc_mem_lock);
428
429 return r;
430}
431
Afzal Mohammedda496872012-09-23 17:28:25 -0600432static int gpmc_cs_delete_mem(int cs)
433{
434 struct resource *res = &gpmc_cs_mem[cs];
435 int r;
436
437 spin_lock(&gpmc_mem_lock);
438 r = release_resource(&gpmc_cs_mem[cs]);
439 res->start = 0;
440 res->end = 0;
441 spin_unlock(&gpmc_mem_lock);
442
443 return r;
444}
445
Imre Deakf37e4582006-09-25 12:41:33 +0300446int gpmc_cs_request(int cs, unsigned long size, unsigned long *base)
447{
448 struct resource *res = &gpmc_cs_mem[cs];
449 int r = -1;
450
451 if (cs > GPMC_CS_NUM)
452 return -ENODEV;
453
454 size = gpmc_mem_align(size);
455 if (size > (1 << GPMC_SECTION_SHIFT))
456 return -ENOMEM;
457
458 spin_lock(&gpmc_mem_lock);
459 if (gpmc_cs_reserved(cs)) {
460 r = -EBUSY;
461 goto out;
462 }
463 if (gpmc_cs_mem_enabled(cs))
464 r = adjust_resource(res, res->start & ~(size - 1), size);
465 if (r < 0)
466 r = allocate_resource(&gpmc_mem_root, res, size, 0, ~0,
467 size, NULL, NULL);
468 if (r < 0)
469 goto out;
470
Tobias Klauser6d135242009-11-10 18:55:19 -0800471 gpmc_cs_enable_mem(cs, res->start, resource_size(res));
Imre Deakf37e4582006-09-25 12:41:33 +0300472 *base = res->start;
473 gpmc_cs_set_reserved(cs, 1);
474out:
475 spin_unlock(&gpmc_mem_lock);
476 return r;
477}
Paul Walmsleyfd1dc872008-10-06 15:49:17 +0300478EXPORT_SYMBOL(gpmc_cs_request);
Imre Deakf37e4582006-09-25 12:41:33 +0300479
480void gpmc_cs_free(int cs)
481{
482 spin_lock(&gpmc_mem_lock);
Roel Kluine7fdc602009-11-17 14:39:06 -0800483 if (cs >= GPMC_CS_NUM || cs < 0 || !gpmc_cs_reserved(cs)) {
Imre Deakf37e4582006-09-25 12:41:33 +0300484 printk(KERN_ERR "Trying to free non-reserved GPMC CS%d\n", cs);
485 BUG();
486 spin_unlock(&gpmc_mem_lock);
487 return;
488 }
489 gpmc_cs_disable_mem(cs);
490 release_resource(&gpmc_cs_mem[cs]);
491 gpmc_cs_set_reserved(cs, 0);
492 spin_unlock(&gpmc_mem_lock);
493}
Paul Walmsleyfd1dc872008-10-06 15:49:17 +0300494EXPORT_SYMBOL(gpmc_cs_free);
Imre Deakf37e4582006-09-25 12:41:33 +0300495
vimal singh59e9c5a2009-07-13 16:26:24 +0530496/**
Sukumar Ghorai948d38e2010-07-09 09:14:44 +0000497 * gpmc_cs_configure - write request to configure gpmc
498 * @cs: chip select number
499 * @cmd: command type
500 * @wval: value to write
501 * @return status of the operation
502 */
503int gpmc_cs_configure(int cs, int cmd, int wval)
504{
505 int err = 0;
506 u32 regval = 0;
507
508 switch (cmd) {
Sukumar Ghoraidb97eb7d2011-01-28 15:42:05 +0530509 case GPMC_ENABLE_IRQ:
510 gpmc_write_reg(GPMC_IRQENABLE, wval);
511 break;
512
Sukumar Ghorai948d38e2010-07-09 09:14:44 +0000513 case GPMC_SET_IRQ_STATUS:
514 gpmc_write_reg(GPMC_IRQSTATUS, wval);
515 break;
516
517 case GPMC_CONFIG_WP:
518 regval = gpmc_read_reg(GPMC_CONFIG);
519 if (wval)
520 regval &= ~GPMC_CONFIG_WRITEPROTECT; /* WP is ON */
521 else
522 regval |= GPMC_CONFIG_WRITEPROTECT; /* WP is OFF */
523 gpmc_write_reg(GPMC_CONFIG, regval);
524 break;
525
526 case GPMC_CONFIG_RDY_BSY:
527 regval = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG1);
528 if (wval)
529 regval |= WR_RD_PIN_MONITORING;
530 else
531 regval &= ~WR_RD_PIN_MONITORING;
532 gpmc_cs_write_reg(cs, GPMC_CS_CONFIG1, regval);
533 break;
534
535 case GPMC_CONFIG_DEV_SIZE:
536 regval = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG1);
Yegor Yefremov8ef5d842012-01-23 08:32:23 +0100537
538 /* clear 2 target bits */
539 regval &= ~GPMC_CONFIG1_DEVICESIZE(3);
540
541 /* set the proper value */
Sukumar Ghorai948d38e2010-07-09 09:14:44 +0000542 regval |= GPMC_CONFIG1_DEVICESIZE(wval);
Yegor Yefremov8ef5d842012-01-23 08:32:23 +0100543
Sukumar Ghorai948d38e2010-07-09 09:14:44 +0000544 gpmc_cs_write_reg(cs, GPMC_CS_CONFIG1, regval);
545 break;
546
547 case GPMC_CONFIG_DEV_TYPE:
548 regval = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG1);
549 regval |= GPMC_CONFIG1_DEVICETYPE(wval);
550 if (wval == GPMC_DEVICETYPE_NOR)
551 regval |= GPMC_CONFIG1_MUXADDDATA;
552 gpmc_cs_write_reg(cs, GPMC_CS_CONFIG1, regval);
553 break;
554
555 default:
556 printk(KERN_ERR "gpmc_configure_cs: Not supported\n");
557 err = -EINVAL;
558 }
559
560 return err;
561}
562EXPORT_SYMBOL(gpmc_cs_configure);
563
Afzal Mohammed52bd1382012-08-30 12:53:22 -0700564void gpmc_update_nand_reg(struct gpmc_nand_regs *reg, int cs)
565{
Afzal Mohammed2fdf0c92012-10-04 15:49:04 +0530566 int i;
567
Afzal Mohammed52bd1382012-08-30 12:53:22 -0700568 reg->gpmc_status = gpmc_base + GPMC_STATUS;
569 reg->gpmc_nand_command = gpmc_base + GPMC_CS0_OFFSET +
570 GPMC_CS_NAND_COMMAND + GPMC_CS_SIZE * cs;
571 reg->gpmc_nand_address = gpmc_base + GPMC_CS0_OFFSET +
572 GPMC_CS_NAND_ADDRESS + GPMC_CS_SIZE * cs;
573 reg->gpmc_nand_data = gpmc_base + GPMC_CS0_OFFSET +
574 GPMC_CS_NAND_DATA + GPMC_CS_SIZE * cs;
575 reg->gpmc_prefetch_config1 = gpmc_base + GPMC_PREFETCH_CONFIG1;
576 reg->gpmc_prefetch_config2 = gpmc_base + GPMC_PREFETCH_CONFIG2;
577 reg->gpmc_prefetch_control = gpmc_base + GPMC_PREFETCH_CONTROL;
578 reg->gpmc_prefetch_status = gpmc_base + GPMC_PREFETCH_STATUS;
579 reg->gpmc_ecc_config = gpmc_base + GPMC_ECC_CONFIG;
580 reg->gpmc_ecc_control = gpmc_base + GPMC_ECC_CONTROL;
581 reg->gpmc_ecc_size_config = gpmc_base + GPMC_ECC_SIZE_CONFIG;
582 reg->gpmc_ecc1_result = gpmc_base + GPMC_ECC1_RESULT;
Afzal Mohammed2fdf0c92012-10-04 15:49:04 +0530583
584 for (i = 0; i < GPMC_BCH_NUM_REMAINDER; i++) {
585 reg->gpmc_bch_result0[i] = gpmc_base + GPMC_ECC_BCH_RESULT_0 +
586 GPMC_BCH_SIZE * i;
587 reg->gpmc_bch_result1[i] = gpmc_base + GPMC_ECC_BCH_RESULT_1 +
588 GPMC_BCH_SIZE * i;
589 reg->gpmc_bch_result2[i] = gpmc_base + GPMC_ECC_BCH_RESULT_2 +
590 GPMC_BCH_SIZE * i;
591 reg->gpmc_bch_result3[i] = gpmc_base + GPMC_ECC_BCH_RESULT_3 +
592 GPMC_BCH_SIZE * i;
593 }
Afzal Mohammed52bd1382012-08-30 12:53:22 -0700594}
595
Afzal Mohammed6b6c32f2012-08-30 12:53:23 -0700596int gpmc_get_client_irq(unsigned irq_config)
597{
598 int i;
599
600 if (hweight32(irq_config) > 1)
601 return 0;
602
603 for (i = 0; i < GPMC_NR_IRQ; i++)
604 if (gpmc_client_irq[i].bitmask & irq_config)
605 return gpmc_client_irq[i].irq;
606
607 return 0;
608}
609
610static int gpmc_irq_endis(unsigned irq, bool endis)
611{
612 int i;
613 u32 regval;
614
615 for (i = 0; i < GPMC_NR_IRQ; i++)
616 if (irq == gpmc_client_irq[i].irq) {
617 regval = gpmc_read_reg(GPMC_IRQENABLE);
618 if (endis)
619 regval |= gpmc_client_irq[i].bitmask;
620 else
621 regval &= ~gpmc_client_irq[i].bitmask;
622 gpmc_write_reg(GPMC_IRQENABLE, regval);
623 break;
624 }
625
626 return 0;
627}
628
629static void gpmc_irq_disable(struct irq_data *p)
630{
631 gpmc_irq_endis(p->irq, false);
632}
633
634static void gpmc_irq_enable(struct irq_data *p)
635{
636 gpmc_irq_endis(p->irq, true);
637}
638
639static void gpmc_irq_noop(struct irq_data *data) { }
640
641static unsigned int gpmc_irq_noop_ret(struct irq_data *data) { return 0; }
642
Afzal Mohammedda496872012-09-23 17:28:25 -0600643static int gpmc_setup_irq(void)
Afzal Mohammed6b6c32f2012-08-30 12:53:23 -0700644{
645 int i;
646 u32 regval;
647
648 if (!gpmc_irq)
649 return -EINVAL;
650
651 gpmc_irq_start = irq_alloc_descs(-1, 0, GPMC_NR_IRQ, 0);
652 if (IS_ERR_VALUE(gpmc_irq_start)) {
653 pr_err("irq_alloc_descs failed\n");
654 return gpmc_irq_start;
655 }
656
657 gpmc_irq_chip.name = "gpmc";
658 gpmc_irq_chip.irq_startup = gpmc_irq_noop_ret;
659 gpmc_irq_chip.irq_enable = gpmc_irq_enable;
660 gpmc_irq_chip.irq_disable = gpmc_irq_disable;
661 gpmc_irq_chip.irq_shutdown = gpmc_irq_noop;
662 gpmc_irq_chip.irq_ack = gpmc_irq_noop;
663 gpmc_irq_chip.irq_mask = gpmc_irq_noop;
664 gpmc_irq_chip.irq_unmask = gpmc_irq_noop;
665
666 gpmc_client_irq[0].bitmask = GPMC_IRQ_FIFOEVENTENABLE;
667 gpmc_client_irq[1].bitmask = GPMC_IRQ_COUNT_EVENT;
668
669 for (i = 0; i < GPMC_NR_IRQ; i++) {
670 gpmc_client_irq[i].irq = gpmc_irq_start + i;
671 irq_set_chip_and_handler(gpmc_client_irq[i].irq,
672 &gpmc_irq_chip, handle_simple_irq);
673 set_irq_flags(gpmc_client_irq[i].irq,
674 IRQF_VALID | IRQF_NOAUTOEN);
675 }
676
677 /* Disable interrupts */
678 gpmc_write_reg(GPMC_IRQENABLE, 0);
679
680 /* clear interrupts */
681 regval = gpmc_read_reg(GPMC_IRQSTATUS);
682 gpmc_write_reg(GPMC_IRQSTATUS, regval);
683
684 return request_irq(gpmc_irq, gpmc_handle_irq, 0, "gpmc", NULL);
685}
686
Afzal Mohammed61687c62012-10-04 14:01:57 +0530687static __devexit int gpmc_free_irq(void)
Afzal Mohammedda496872012-09-23 17:28:25 -0600688{
689 int i;
690
691 if (gpmc_irq)
692 free_irq(gpmc_irq, NULL);
693
694 for (i = 0; i < GPMC_NR_IRQ; i++) {
695 irq_set_handler(gpmc_client_irq[i].irq, NULL);
696 irq_set_chip(gpmc_client_irq[i].irq, &no_irq_chip);
697 irq_modify_status(gpmc_client_irq[i].irq, 0, 0);
698 }
699
700 irq_free_descs(gpmc_irq_start, GPMC_NR_IRQ);
701
702 return 0;
703}
704
705static void __devexit gpmc_mem_exit(void)
706{
707 int cs;
708
709 for (cs = 0; cs < GPMC_CS_NUM; cs++) {
710 if (!gpmc_cs_mem_enabled(cs))
711 continue;
712 gpmc_cs_delete_mem(cs);
713 }
714
715}
716
717static void __devinit gpmc_mem_init(void)
Imre Deakf37e4582006-09-25 12:41:33 +0300718{
719 int cs;
720 unsigned long boot_rom_space = 0;
721
Kyungmin Park7f245162006-12-29 16:48:51 -0800722 /* never allocate the first page, to facilitate bug detection;
723 * even if we didn't boot from ROM.
724 */
725 boot_rom_space = BOOT_ROM_SPACE;
726 /* In apollon the CS0 is mapped as 0x0000 0000 */
727 if (machine_is_omap_apollon())
728 boot_rom_space = 0;
Imre Deakf37e4582006-09-25 12:41:33 +0300729 gpmc_mem_root.start = GPMC_MEM_START + boot_rom_space;
730 gpmc_mem_root.end = GPMC_MEM_END;
731
732 /* Reserve all regions that has been set up by bootloader */
733 for (cs = 0; cs < GPMC_CS_NUM; cs++) {
734 u32 base, size;
735
736 if (!gpmc_cs_mem_enabled(cs))
737 continue;
738 gpmc_cs_get_memconf(cs, &base, &size);
739 if (gpmc_cs_insert_mem(cs, base, size) < 0)
740 BUG();
741 }
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700742}
743
Afzal Mohammedda496872012-09-23 17:28:25 -0600744static __devinit int gpmc_probe(struct platform_device *pdev)
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700745{
Afzal Mohammed6b6c32f2012-08-30 12:53:23 -0700746 u32 l;
Afzal Mohammedda496872012-09-23 17:28:25 -0600747 struct resource *res;
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700748
Afzal Mohammedda496872012-09-23 17:28:25 -0600749 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
750 if (res == NULL)
751 return -ENOENT;
Paul Walmsleyfd1dc872008-10-06 15:49:17 +0300752
Afzal Mohammedda496872012-09-23 17:28:25 -0600753 phys_base = res->start;
754 mem_size = resource_size(res);
Kevin Hilman8d084362010-01-29 14:20:06 -0800755
Afzal Mohammedda496872012-09-23 17:28:25 -0600756 gpmc_base = devm_request_and_ioremap(&pdev->dev, res);
Paul Walmsleyfd1dc872008-10-06 15:49:17 +0300757 if (!gpmc_base) {
Afzal Mohammedda496872012-09-23 17:28:25 -0600758 dev_err(&pdev->dev, "error: request memory / ioremap\n");
759 return -EADDRNOTAVAIL;
760 }
761
762 res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
763 if (res == NULL)
764 dev_warn(&pdev->dev, "Failed to get resource: irq\n");
765 else
766 gpmc_irq = res->start;
767
768 gpmc_l3_clk = clk_get(&pdev->dev, "fck");
769 if (IS_ERR(gpmc_l3_clk)) {
770 dev_err(&pdev->dev, "error: clk_get\n");
771 gpmc_irq = 0;
772 return PTR_ERR(gpmc_l3_clk);
Paul Walmsleyfd1dc872008-10-06 15:49:17 +0300773 }
774
Rajendra Nayak4d7cb452012-09-22 02:24:16 -0600775 clk_prepare_enable(gpmc_l3_clk);
Olof Johansson1daa8c12010-01-20 22:39:29 +0000776
Afzal Mohammedda496872012-09-23 17:28:25 -0600777 gpmc_dev = &pdev->dev;
778
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700779 l = gpmc_read_reg(GPMC_REVISION);
Afzal Mohammedda496872012-09-23 17:28:25 -0600780 if (GPMC_REVISION_MAJOR(l) > 0x4)
781 gpmc_capability = GPMC_HAS_WR_ACCESS | GPMC_HAS_WR_DATA_MUX_BUS;
782 dev_info(gpmc_dev, "GPMC revision %d.%d\n", GPMC_REVISION_MAJOR(l),
783 GPMC_REVISION_MINOR(l));
784
Imre Deakf37e4582006-09-25 12:41:33 +0300785 gpmc_mem_init();
Sukumar Ghoraidb97eb7d2011-01-28 15:42:05 +0530786
Afzal Mohammedda496872012-09-23 17:28:25 -0600787 if (IS_ERR_VALUE(gpmc_setup_irq()))
788 dev_warn(gpmc_dev, "gpmc_setup_irq failed\n");
789
790 return 0;
Sukumar Ghoraidb97eb7d2011-01-28 15:42:05 +0530791}
Afzal Mohammedda496872012-09-23 17:28:25 -0600792
Afzal Mohammed61687c62012-10-04 14:01:57 +0530793static __devexit int gpmc_remove(struct platform_device *pdev)
Afzal Mohammedda496872012-09-23 17:28:25 -0600794{
795 gpmc_free_irq();
796 gpmc_mem_exit();
797 gpmc_dev = NULL;
798 return 0;
799}
800
801static struct platform_driver gpmc_driver = {
802 .probe = gpmc_probe,
803 .remove = __devexit_p(gpmc_remove),
804 .driver = {
805 .name = DEVICE_NAME,
806 .owner = THIS_MODULE,
807 },
808};
809
810static __init int gpmc_init(void)
811{
812 return platform_driver_register(&gpmc_driver);
813}
814
815static __exit void gpmc_exit(void)
816{
817 platform_driver_unregister(&gpmc_driver);
818
819}
820
Sukumar Ghoraidb97eb7d2011-01-28 15:42:05 +0530821postcore_initcall(gpmc_init);
Afzal Mohammedda496872012-09-23 17:28:25 -0600822module_exit(gpmc_exit);
Sukumar Ghoraidb97eb7d2011-01-28 15:42:05 +0530823
Afzal Mohammed4be48fd2012-09-23 17:28:24 -0600824static int __init omap_gpmc_init(void)
825{
826 struct omap_hwmod *oh;
827 struct platform_device *pdev;
828 char *oh_name = "gpmc";
829
830 oh = omap_hwmod_lookup(oh_name);
831 if (!oh) {
832 pr_err("Could not look up %s\n", oh_name);
833 return -ENODEV;
834 }
835
836 pdev = omap_device_build(DEVICE_NAME, -1, oh, NULL, 0, NULL, 0, 0);
837 WARN(IS_ERR(pdev), "could not build omap_device for %s\n", oh_name);
838
839 return IS_ERR(pdev) ? PTR_ERR(pdev) : 0;
840}
841postcore_initcall(omap_gpmc_init);
842
Sukumar Ghoraidb97eb7d2011-01-28 15:42:05 +0530843static irqreturn_t gpmc_handle_irq(int irq, void *dev)
844{
Afzal Mohammed6b6c32f2012-08-30 12:53:23 -0700845 int i;
846 u32 regval;
Sukumar Ghoraidb97eb7d2011-01-28 15:42:05 +0530847
Afzal Mohammed6b6c32f2012-08-30 12:53:23 -0700848 regval = gpmc_read_reg(GPMC_IRQSTATUS);
849
850 if (!regval)
851 return IRQ_NONE;
852
853 for (i = 0; i < GPMC_NR_IRQ; i++)
854 if (regval & gpmc_client_irq[i].bitmask)
855 generic_handle_irq(gpmc_client_irq[i].irq);
856
857 gpmc_write_reg(GPMC_IRQSTATUS, regval);
Sukumar Ghoraidb97eb7d2011-01-28 15:42:05 +0530858
859 return IRQ_HANDLED;
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700860}
Rajendra Nayaka2d3e7b2008-09-26 17:47:33 +0530861
862#ifdef CONFIG_ARCH_OMAP3
863static struct omap3_gpmc_regs gpmc_context;
864
Felipe Balbib2fa3b72010-02-15 10:03:33 -0800865void omap3_gpmc_save_context(void)
Rajendra Nayaka2d3e7b2008-09-26 17:47:33 +0530866{
867 int i;
Felipe Balbib2fa3b72010-02-15 10:03:33 -0800868
Rajendra Nayaka2d3e7b2008-09-26 17:47:33 +0530869 gpmc_context.sysconfig = gpmc_read_reg(GPMC_SYSCONFIG);
870 gpmc_context.irqenable = gpmc_read_reg(GPMC_IRQENABLE);
871 gpmc_context.timeout_ctrl = gpmc_read_reg(GPMC_TIMEOUT_CONTROL);
872 gpmc_context.config = gpmc_read_reg(GPMC_CONFIG);
873 gpmc_context.prefetch_config1 = gpmc_read_reg(GPMC_PREFETCH_CONFIG1);
874 gpmc_context.prefetch_config2 = gpmc_read_reg(GPMC_PREFETCH_CONFIG2);
875 gpmc_context.prefetch_control = gpmc_read_reg(GPMC_PREFETCH_CONTROL);
876 for (i = 0; i < GPMC_CS_NUM; i++) {
877 gpmc_context.cs_context[i].is_valid = gpmc_cs_mem_enabled(i);
878 if (gpmc_context.cs_context[i].is_valid) {
879 gpmc_context.cs_context[i].config1 =
880 gpmc_cs_read_reg(i, GPMC_CS_CONFIG1);
881 gpmc_context.cs_context[i].config2 =
882 gpmc_cs_read_reg(i, GPMC_CS_CONFIG2);
883 gpmc_context.cs_context[i].config3 =
884 gpmc_cs_read_reg(i, GPMC_CS_CONFIG3);
885 gpmc_context.cs_context[i].config4 =
886 gpmc_cs_read_reg(i, GPMC_CS_CONFIG4);
887 gpmc_context.cs_context[i].config5 =
888 gpmc_cs_read_reg(i, GPMC_CS_CONFIG5);
889 gpmc_context.cs_context[i].config6 =
890 gpmc_cs_read_reg(i, GPMC_CS_CONFIG6);
891 gpmc_context.cs_context[i].config7 =
892 gpmc_cs_read_reg(i, GPMC_CS_CONFIG7);
893 }
894 }
895}
896
Felipe Balbib2fa3b72010-02-15 10:03:33 -0800897void omap3_gpmc_restore_context(void)
Rajendra Nayaka2d3e7b2008-09-26 17:47:33 +0530898{
899 int i;
Felipe Balbib2fa3b72010-02-15 10:03:33 -0800900
Rajendra Nayaka2d3e7b2008-09-26 17:47:33 +0530901 gpmc_write_reg(GPMC_SYSCONFIG, gpmc_context.sysconfig);
902 gpmc_write_reg(GPMC_IRQENABLE, gpmc_context.irqenable);
903 gpmc_write_reg(GPMC_TIMEOUT_CONTROL, gpmc_context.timeout_ctrl);
904 gpmc_write_reg(GPMC_CONFIG, gpmc_context.config);
905 gpmc_write_reg(GPMC_PREFETCH_CONFIG1, gpmc_context.prefetch_config1);
906 gpmc_write_reg(GPMC_PREFETCH_CONFIG2, gpmc_context.prefetch_config2);
907 gpmc_write_reg(GPMC_PREFETCH_CONTROL, gpmc_context.prefetch_control);
908 for (i = 0; i < GPMC_CS_NUM; i++) {
909 if (gpmc_context.cs_context[i].is_valid) {
910 gpmc_cs_write_reg(i, GPMC_CS_CONFIG1,
911 gpmc_context.cs_context[i].config1);
912 gpmc_cs_write_reg(i, GPMC_CS_CONFIG2,
913 gpmc_context.cs_context[i].config2);
914 gpmc_cs_write_reg(i, GPMC_CS_CONFIG3,
915 gpmc_context.cs_context[i].config3);
916 gpmc_cs_write_reg(i, GPMC_CS_CONFIG4,
917 gpmc_context.cs_context[i].config4);
918 gpmc_cs_write_reg(i, GPMC_CS_CONFIG5,
919 gpmc_context.cs_context[i].config5);
920 gpmc_cs_write_reg(i, GPMC_CS_CONFIG6,
921 gpmc_context.cs_context[i].config6);
922 gpmc_cs_write_reg(i, GPMC_CS_CONFIG7,
923 gpmc_context.cs_context[i].config7);
924 }
925 }
926}
927#endif /* CONFIG_ARCH_OMAP3 */