blob: 212018d4e32079794ab637ead0dd9ffe3a67aa7d [file] [log] [blame]
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -07001/*
2 * GPMC support functions
3 *
4 * Copyright (C) 2005-2006 Nokia Corporation
5 *
6 * Author: Juha Yrjola
7 *
Santosh Shilimkar44169072009-05-28 14:16:04 -07008 * Copyright (C) 2009 Texas Instruments
9 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
10 *
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -070011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License version 2 as
13 * published by the Free Software Foundation.
14 */
Paul Walmsleyfd1dc872008-10-06 15:49:17 +030015#undef DEBUG
16
Sukumar Ghoraidb97eb7d2011-01-28 15:42:05 +053017#include <linux/irq.h>
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -070018#include <linux/kernel.h>
19#include <linux/init.h>
20#include <linux/err.h>
21#include <linux/clk.h>
Imre Deakf37e4582006-09-25 12:41:33 +030022#include <linux/ioport.h>
23#include <linux/spinlock.h>
Russell Kingfced80c2008-09-06 12:10:45 +010024#include <linux/io.h>
Paul Walmsleyfd1dc872008-10-06 15:49:17 +030025#include <linux/module.h>
Sukumar Ghoraidb97eb7d2011-01-28 15:42:05 +053026#include <linux/interrupt.h>
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -070027
Kyungmin Park7f245162006-12-29 16:48:51 -080028#include <asm/mach-types.h>
Tony Lindgrence491cf2009-10-20 09:40:47 -070029#include <plat/gpmc.h>
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -070030
Tony Lindgrence491cf2009-10-20 09:40:47 -070031#include <plat/sdrc.h>
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -070032
Paul Walmsleyfd1dc872008-10-06 15:49:17 +030033/* GPMC register offsets */
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -070034#define GPMC_REVISION 0x00
35#define GPMC_SYSCONFIG 0x10
36#define GPMC_SYSSTATUS 0x14
37#define GPMC_IRQSTATUS 0x18
38#define GPMC_IRQENABLE 0x1c
39#define GPMC_TIMEOUT_CONTROL 0x40
40#define GPMC_ERR_ADDRESS 0x44
41#define GPMC_ERR_TYPE 0x48
42#define GPMC_CONFIG 0x50
43#define GPMC_STATUS 0x54
44#define GPMC_PREFETCH_CONFIG1 0x1e0
45#define GPMC_PREFETCH_CONFIG2 0x1e4
Thara Gopinath15e02a32008-04-28 16:55:01 +053046#define GPMC_PREFETCH_CONTROL 0x1ec
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -070047#define GPMC_PREFETCH_STATUS 0x1f0
48#define GPMC_ECC_CONFIG 0x1f4
49#define GPMC_ECC_CONTROL 0x1f8
50#define GPMC_ECC_SIZE_CONFIG 0x1fc
Sukumar Ghorai948d38e2010-07-09 09:14:44 +000051#define GPMC_ECC1_RESULT 0x200
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -070052
Yegor Yefremov2c65e742012-05-09 08:32:49 -070053/* GPMC ECC control settings */
54#define GPMC_ECC_CTRL_ECCCLEAR 0x100
55#define GPMC_ECC_CTRL_ECCDISABLE 0x000
56#define GPMC_ECC_CTRL_ECCREG1 0x001
57#define GPMC_ECC_CTRL_ECCREG2 0x002
58#define GPMC_ECC_CTRL_ECCREG3 0x003
59#define GPMC_ECC_CTRL_ECCREG4 0x004
60#define GPMC_ECC_CTRL_ECCREG5 0x005
61#define GPMC_ECC_CTRL_ECCREG6 0x006
62#define GPMC_ECC_CTRL_ECCREG7 0x007
63#define GPMC_ECC_CTRL_ECCREG8 0x008
64#define GPMC_ECC_CTRL_ECCREG9 0x009
65
Sukumar Ghorai948d38e2010-07-09 09:14:44 +000066#define GPMC_CS0_OFFSET 0x60
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -070067#define GPMC_CS_SIZE 0x30
68
Imre Deakf37e4582006-09-25 12:41:33 +030069#define GPMC_MEM_START 0x00000000
70#define GPMC_MEM_END 0x3FFFFFFF
71#define BOOT_ROM_SPACE 0x100000 /* 1MB */
72
73#define GPMC_CHUNK_SHIFT 24 /* 16 MB */
74#define GPMC_SECTION_SHIFT 28 /* 128 MB */
75
vimal singh59e9c5a2009-07-13 16:26:24 +053076#define CS_NUM_SHIFT 24
77#define ENABLE_PREFETCH (0x1 << 7)
78#define DMA_MPU_MODE 2
79
Rajendra Nayaka2d3e7b2008-09-26 17:47:33 +053080/* Structure to save gpmc cs context */
81struct gpmc_cs_config {
82 u32 config1;
83 u32 config2;
84 u32 config3;
85 u32 config4;
86 u32 config5;
87 u32 config6;
88 u32 config7;
89 int is_valid;
90};
91
92/*
93 * Structure to save/restore gpmc context
94 * to support core off on OMAP3
95 */
96struct omap3_gpmc_regs {
97 u32 sysconfig;
98 u32 irqenable;
99 u32 timeout_ctrl;
100 u32 config;
101 u32 prefetch_config1;
102 u32 prefetch_config2;
103 u32 prefetch_control;
104 struct gpmc_cs_config cs_context[GPMC_CS_NUM];
105};
106
Imre Deakf37e4582006-09-25 12:41:33 +0300107static struct resource gpmc_mem_root;
108static struct resource gpmc_cs_mem[GPMC_CS_NUM];
Thomas Gleixner87b247c2007-05-10 22:33:04 -0700109static DEFINE_SPINLOCK(gpmc_mem_lock);
Sukumar Ghorai948d38e2010-07-09 09:14:44 +0000110static unsigned int gpmc_cs_map; /* flag for cs which are initialized */
111static int gpmc_ecc_used = -EINVAL; /* cs using ecc engine */
Imre Deakf37e4582006-09-25 12:41:33 +0300112
Paul Walmsleyfd1dc872008-10-06 15:49:17 +0300113static void __iomem *gpmc_base;
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700114
Paul Walmsleyfd1dc872008-10-06 15:49:17 +0300115static struct clk *gpmc_l3_clk;
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700116
Sukumar Ghoraidb97eb7d2011-01-28 15:42:05 +0530117static irqreturn_t gpmc_handle_irq(int irq, void *dev);
118
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700119static void gpmc_write_reg(int idx, u32 val)
120{
121 __raw_writel(val, gpmc_base + idx);
122}
123
124static u32 gpmc_read_reg(int idx)
125{
126 return __raw_readl(gpmc_base + idx);
127}
128
Sukumar Ghorai948d38e2010-07-09 09:14:44 +0000129static void gpmc_cs_write_byte(int cs, int idx, u8 val)
130{
131 void __iomem *reg_addr;
132
133 reg_addr = gpmc_base + GPMC_CS0_OFFSET + (cs * GPMC_CS_SIZE) + idx;
134 __raw_writeb(val, reg_addr);
135}
136
137static u8 gpmc_cs_read_byte(int cs, int idx)
138{
139 void __iomem *reg_addr;
140
141 reg_addr = gpmc_base + GPMC_CS0_OFFSET + (cs * GPMC_CS_SIZE) + idx;
142 return __raw_readb(reg_addr);
143}
144
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700145void gpmc_cs_write_reg(int cs, int idx, u32 val)
146{
147 void __iomem *reg_addr;
148
Sukumar Ghorai948d38e2010-07-09 09:14:44 +0000149 reg_addr = gpmc_base + GPMC_CS0_OFFSET + (cs * GPMC_CS_SIZE) + idx;
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700150 __raw_writel(val, reg_addr);
151}
152
153u32 gpmc_cs_read_reg(int cs, int idx)
154{
Paul Walmsleyfd1dc872008-10-06 15:49:17 +0300155 void __iomem *reg_addr;
156
Sukumar Ghorai948d38e2010-07-09 09:14:44 +0000157 reg_addr = gpmc_base + GPMC_CS0_OFFSET + (cs * GPMC_CS_SIZE) + idx;
Paul Walmsleyfd1dc872008-10-06 15:49:17 +0300158 return __raw_readl(reg_addr);
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700159}
160
Paul Walmsleyfd1dc872008-10-06 15:49:17 +0300161/* TODO: Add support for gpmc_fck to clock framework and use it */
David Brownell1c22cc12006-12-06 17:13:55 -0800162unsigned long gpmc_get_fclk_period(void)
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700163{
Paul Walmsleyfd1dc872008-10-06 15:49:17 +0300164 unsigned long rate = clk_get_rate(gpmc_l3_clk);
165
166 if (rate == 0) {
167 printk(KERN_WARNING "gpmc_l3_clk not enabled\n");
168 return 0;
169 }
170
171 rate /= 1000;
172 rate = 1000000000 / rate; /* In picoseconds */
173
174 return rate;
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700175}
176
177unsigned int gpmc_ns_to_ticks(unsigned int time_ns)
178{
179 unsigned long tick_ps;
180
181 /* Calculate in picosecs to yield more exact results */
182 tick_ps = gpmc_get_fclk_period();
183
184 return (time_ns * 1000 + tick_ps - 1) / tick_ps;
185}
186
Adrian Huntera3551f52010-12-09 10:48:27 +0200187unsigned int gpmc_ps_to_ticks(unsigned int time_ps)
188{
189 unsigned long tick_ps;
190
191 /* Calculate in picosecs to yield more exact results */
192 tick_ps = gpmc_get_fclk_period();
193
194 return (time_ps + tick_ps - 1) / tick_ps;
195}
196
Paul Walmsleyfd1dc872008-10-06 15:49:17 +0300197unsigned int gpmc_ticks_to_ns(unsigned int ticks)
198{
199 return ticks * gpmc_get_fclk_period() / 1000;
200}
201
Kai Svahn23300592007-01-26 12:29:40 -0800202unsigned int gpmc_round_ns_to_ticks(unsigned int time_ns)
203{
204 unsigned long ticks = gpmc_ns_to_ticks(time_ns);
205
206 return ticks * gpmc_get_fclk_period() / 1000;
207}
208
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700209#ifdef DEBUG
210static int set_gpmc_timing_reg(int cs, int reg, int st_bit, int end_bit,
Juha Yrjola2aab6462006-06-26 16:16:21 -0700211 int time, const char *name)
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700212#else
213static int set_gpmc_timing_reg(int cs, int reg, int st_bit, int end_bit,
214 int time)
215#endif
216{
217 u32 l;
218 int ticks, mask, nr_bits;
219
220 if (time == 0)
221 ticks = 0;
222 else
223 ticks = gpmc_ns_to_ticks(time);
224 nr_bits = end_bit - st_bit + 1;
David Brownell1c22cc12006-12-06 17:13:55 -0800225 if (ticks >= 1 << nr_bits) {
226#ifdef DEBUG
227 printk(KERN_INFO "GPMC CS%d: %-10s* %3d ns, %3d ticks >= %d\n",
228 cs, name, time, ticks, 1 << nr_bits);
229#endif
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700230 return -1;
David Brownell1c22cc12006-12-06 17:13:55 -0800231 }
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700232
233 mask = (1 << nr_bits) - 1;
234 l = gpmc_cs_read_reg(cs, reg);
235#ifdef DEBUG
David Brownell1c22cc12006-12-06 17:13:55 -0800236 printk(KERN_INFO
237 "GPMC CS%d: %-10s: %3d ticks, %3lu ns (was %3i ticks) %3d ns\n",
Juha Yrjola2aab6462006-06-26 16:16:21 -0700238 cs, name, ticks, gpmc_get_fclk_period() * ticks / 1000,
David Brownell1c22cc12006-12-06 17:13:55 -0800239 (l >> st_bit) & mask, time);
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700240#endif
241 l &= ~(mask << st_bit);
242 l |= ticks << st_bit;
243 gpmc_cs_write_reg(cs, reg, l);
244
245 return 0;
246}
247
248#ifdef DEBUG
249#define GPMC_SET_ONE(reg, st, end, field) \
250 if (set_gpmc_timing_reg(cs, (reg), (st), (end), \
251 t->field, #field) < 0) \
252 return -1
253#else
254#define GPMC_SET_ONE(reg, st, end, field) \
255 if (set_gpmc_timing_reg(cs, (reg), (st), (end), t->field) < 0) \
256 return -1
257#endif
258
259int gpmc_cs_calc_divider(int cs, unsigned int sync_clk)
260{
261 int div;
262 u32 l;
263
Adrian Huntera3551f52010-12-09 10:48:27 +0200264 l = sync_clk + (gpmc_get_fclk_period() - 1);
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700265 div = l / gpmc_get_fclk_period();
266 if (div > 4)
267 return -1;
David Brownell1c22cc12006-12-06 17:13:55 -0800268 if (div <= 0)
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700269 div = 1;
270
271 return div;
272}
273
274int gpmc_cs_set_timings(int cs, const struct gpmc_timings *t)
275{
276 int div;
277 u32 l;
278
279 div = gpmc_cs_calc_divider(cs, t->sync_clk);
280 if (div < 0)
281 return -1;
282
283 GPMC_SET_ONE(GPMC_CS_CONFIG2, 0, 3, cs_on);
284 GPMC_SET_ONE(GPMC_CS_CONFIG2, 8, 12, cs_rd_off);
285 GPMC_SET_ONE(GPMC_CS_CONFIG2, 16, 20, cs_wr_off);
286
287 GPMC_SET_ONE(GPMC_CS_CONFIG3, 0, 3, adv_on);
288 GPMC_SET_ONE(GPMC_CS_CONFIG3, 8, 12, adv_rd_off);
289 GPMC_SET_ONE(GPMC_CS_CONFIG3, 16, 20, adv_wr_off);
290
291 GPMC_SET_ONE(GPMC_CS_CONFIG4, 0, 3, oe_on);
292 GPMC_SET_ONE(GPMC_CS_CONFIG4, 8, 12, oe_off);
293 GPMC_SET_ONE(GPMC_CS_CONFIG4, 16, 19, we_on);
294 GPMC_SET_ONE(GPMC_CS_CONFIG4, 24, 28, we_off);
295
296 GPMC_SET_ONE(GPMC_CS_CONFIG5, 0, 4, rd_cycle);
297 GPMC_SET_ONE(GPMC_CS_CONFIG5, 8, 12, wr_cycle);
298 GPMC_SET_ONE(GPMC_CS_CONFIG5, 16, 20, access);
299
300 GPMC_SET_ONE(GPMC_CS_CONFIG5, 24, 27, page_burst_access);
301
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300302 if (cpu_is_omap34xx()) {
303 GPMC_SET_ONE(GPMC_CS_CONFIG6, 16, 19, wr_data_mux_bus);
304 GPMC_SET_ONE(GPMC_CS_CONFIG6, 24, 28, wr_access);
305 }
306
David Brownell1c22cc12006-12-06 17:13:55 -0800307 /* caller is expected to have initialized CONFIG1 to cover
308 * at least sync vs async
309 */
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700310 l = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG1);
David Brownell1c22cc12006-12-06 17:13:55 -0800311 if (l & (GPMC_CONFIG1_READTYPE_SYNC | GPMC_CONFIG1_WRITETYPE_SYNC)) {
312#ifdef DEBUG
313 printk(KERN_INFO "GPMC CS%d CLK period is %lu ns (div %d)\n",
314 cs, (div * gpmc_get_fclk_period()) / 1000, div);
315#endif
316 l &= ~0x03;
317 l |= (div - 1);
318 gpmc_cs_write_reg(cs, GPMC_CS_CONFIG1, l);
319 }
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700320
321 return 0;
322}
323
Imre Deakf37e4582006-09-25 12:41:33 +0300324static void gpmc_cs_enable_mem(int cs, u32 base, u32 size)
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700325{
Imre Deakf37e4582006-09-25 12:41:33 +0300326 u32 l;
327 u32 mask;
328
329 mask = (1 << GPMC_SECTION_SHIFT) - size;
330 l = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG7);
331 l &= ~0x3f;
332 l = (base >> GPMC_CHUNK_SHIFT) & 0x3f;
333 l &= ~(0x0f << 8);
334 l |= ((mask >> GPMC_CHUNK_SHIFT) & 0x0f) << 8;
Rajendra Nayaka2d3e7b2008-09-26 17:47:33 +0530335 l |= GPMC_CONFIG7_CSVALID;
Imre Deakf37e4582006-09-25 12:41:33 +0300336 gpmc_cs_write_reg(cs, GPMC_CS_CONFIG7, l);
337}
338
339static void gpmc_cs_disable_mem(int cs)
340{
341 u32 l;
342
343 l = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG7);
Rajendra Nayaka2d3e7b2008-09-26 17:47:33 +0530344 l &= ~GPMC_CONFIG7_CSVALID;
Imre Deakf37e4582006-09-25 12:41:33 +0300345 gpmc_cs_write_reg(cs, GPMC_CS_CONFIG7, l);
346}
347
348static void gpmc_cs_get_memconf(int cs, u32 *base, u32 *size)
349{
350 u32 l;
351 u32 mask;
352
353 l = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG7);
354 *base = (l & 0x3f) << GPMC_CHUNK_SHIFT;
355 mask = (l >> 8) & 0x0f;
356 *size = (1 << GPMC_SECTION_SHIFT) - (mask << GPMC_CHUNK_SHIFT);
357}
358
359static int gpmc_cs_mem_enabled(int cs)
360{
361 u32 l;
362
363 l = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG7);
Rajendra Nayaka2d3e7b2008-09-26 17:47:33 +0530364 return l & GPMC_CONFIG7_CSVALID;
Imre Deakf37e4582006-09-25 12:41:33 +0300365}
366
Tony Lindgrenc40fae952006-12-07 13:58:10 -0800367int gpmc_cs_set_reserved(int cs, int reserved)
Imre Deakf37e4582006-09-25 12:41:33 +0300368{
Tony Lindgrenc40fae952006-12-07 13:58:10 -0800369 if (cs > GPMC_CS_NUM)
370 return -ENODEV;
371
Imre Deakf37e4582006-09-25 12:41:33 +0300372 gpmc_cs_map &= ~(1 << cs);
373 gpmc_cs_map |= (reserved ? 1 : 0) << cs;
Tony Lindgrenc40fae952006-12-07 13:58:10 -0800374
375 return 0;
Imre Deakf37e4582006-09-25 12:41:33 +0300376}
377
Tony Lindgrenc40fae952006-12-07 13:58:10 -0800378int gpmc_cs_reserved(int cs)
Imre Deakf37e4582006-09-25 12:41:33 +0300379{
Tony Lindgrenc40fae952006-12-07 13:58:10 -0800380 if (cs > GPMC_CS_NUM)
381 return -ENODEV;
382
Imre Deakf37e4582006-09-25 12:41:33 +0300383 return gpmc_cs_map & (1 << cs);
384}
385
386static unsigned long gpmc_mem_align(unsigned long size)
387{
388 int order;
389
390 size = (size - 1) >> (GPMC_CHUNK_SHIFT - 1);
391 order = GPMC_CHUNK_SHIFT - 1;
392 do {
393 size >>= 1;
394 order++;
395 } while (size);
396 size = 1 << order;
397 return size;
398}
399
400static int gpmc_cs_insert_mem(int cs, unsigned long base, unsigned long size)
401{
402 struct resource *res = &gpmc_cs_mem[cs];
403 int r;
404
405 size = gpmc_mem_align(size);
406 spin_lock(&gpmc_mem_lock);
407 res->start = base;
408 res->end = base + size - 1;
409 r = request_resource(&gpmc_mem_root, res);
410 spin_unlock(&gpmc_mem_lock);
411
412 return r;
413}
414
415int gpmc_cs_request(int cs, unsigned long size, unsigned long *base)
416{
417 struct resource *res = &gpmc_cs_mem[cs];
418 int r = -1;
419
420 if (cs > GPMC_CS_NUM)
421 return -ENODEV;
422
423 size = gpmc_mem_align(size);
424 if (size > (1 << GPMC_SECTION_SHIFT))
425 return -ENOMEM;
426
427 spin_lock(&gpmc_mem_lock);
428 if (gpmc_cs_reserved(cs)) {
429 r = -EBUSY;
430 goto out;
431 }
432 if (gpmc_cs_mem_enabled(cs))
433 r = adjust_resource(res, res->start & ~(size - 1), size);
434 if (r < 0)
435 r = allocate_resource(&gpmc_mem_root, res, size, 0, ~0,
436 size, NULL, NULL);
437 if (r < 0)
438 goto out;
439
Tobias Klauser6d135242009-11-10 18:55:19 -0800440 gpmc_cs_enable_mem(cs, res->start, resource_size(res));
Imre Deakf37e4582006-09-25 12:41:33 +0300441 *base = res->start;
442 gpmc_cs_set_reserved(cs, 1);
443out:
444 spin_unlock(&gpmc_mem_lock);
445 return r;
446}
Paul Walmsleyfd1dc872008-10-06 15:49:17 +0300447EXPORT_SYMBOL(gpmc_cs_request);
Imre Deakf37e4582006-09-25 12:41:33 +0300448
449void gpmc_cs_free(int cs)
450{
451 spin_lock(&gpmc_mem_lock);
Roel Kluine7fdc602009-11-17 14:39:06 -0800452 if (cs >= GPMC_CS_NUM || cs < 0 || !gpmc_cs_reserved(cs)) {
Imre Deakf37e4582006-09-25 12:41:33 +0300453 printk(KERN_ERR "Trying to free non-reserved GPMC CS%d\n", cs);
454 BUG();
455 spin_unlock(&gpmc_mem_lock);
456 return;
457 }
458 gpmc_cs_disable_mem(cs);
459 release_resource(&gpmc_cs_mem[cs]);
460 gpmc_cs_set_reserved(cs, 0);
461 spin_unlock(&gpmc_mem_lock);
462}
Paul Walmsleyfd1dc872008-10-06 15:49:17 +0300463EXPORT_SYMBOL(gpmc_cs_free);
Imre Deakf37e4582006-09-25 12:41:33 +0300464
vimal singh59e9c5a2009-07-13 16:26:24 +0530465/**
Sukumar Ghorai948d38e2010-07-09 09:14:44 +0000466 * gpmc_read_status - read access request to get the different gpmc status
467 * @cmd: command type
468 * @return status
469 */
470int gpmc_read_status(int cmd)
471{
472 int status = -EINVAL;
473 u32 regval = 0;
474
475 switch (cmd) {
476 case GPMC_GET_IRQ_STATUS:
477 status = gpmc_read_reg(GPMC_IRQSTATUS);
478 break;
479
480 case GPMC_PREFETCH_FIFO_CNT:
481 regval = gpmc_read_reg(GPMC_PREFETCH_STATUS);
482 status = GPMC_PREFETCH_STATUS_FIFO_CNT(regval);
483 break;
484
485 case GPMC_PREFETCH_COUNT:
486 regval = gpmc_read_reg(GPMC_PREFETCH_STATUS);
487 status = GPMC_PREFETCH_STATUS_COUNT(regval);
488 break;
489
490 case GPMC_STATUS_BUFFER:
491 regval = gpmc_read_reg(GPMC_STATUS);
492 /* 1 : buffer is available to write */
493 status = regval & GPMC_STATUS_BUFF_EMPTY;
494 break;
495
496 default:
497 printk(KERN_ERR "gpmc_read_status: Not supported\n");
498 }
499 return status;
500}
501EXPORT_SYMBOL(gpmc_read_status);
502
503/**
504 * gpmc_cs_configure - write request to configure gpmc
505 * @cs: chip select number
506 * @cmd: command type
507 * @wval: value to write
508 * @return status of the operation
509 */
510int gpmc_cs_configure(int cs, int cmd, int wval)
511{
512 int err = 0;
513 u32 regval = 0;
514
515 switch (cmd) {
Sukumar Ghoraidb97eb7d2011-01-28 15:42:05 +0530516 case GPMC_ENABLE_IRQ:
517 gpmc_write_reg(GPMC_IRQENABLE, wval);
518 break;
519
Sukumar Ghorai948d38e2010-07-09 09:14:44 +0000520 case GPMC_SET_IRQ_STATUS:
521 gpmc_write_reg(GPMC_IRQSTATUS, wval);
522 break;
523
524 case GPMC_CONFIG_WP:
525 regval = gpmc_read_reg(GPMC_CONFIG);
526 if (wval)
527 regval &= ~GPMC_CONFIG_WRITEPROTECT; /* WP is ON */
528 else
529 regval |= GPMC_CONFIG_WRITEPROTECT; /* WP is OFF */
530 gpmc_write_reg(GPMC_CONFIG, regval);
531 break;
532
533 case GPMC_CONFIG_RDY_BSY:
534 regval = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG1);
535 if (wval)
536 regval |= WR_RD_PIN_MONITORING;
537 else
538 regval &= ~WR_RD_PIN_MONITORING;
539 gpmc_cs_write_reg(cs, GPMC_CS_CONFIG1, regval);
540 break;
541
542 case GPMC_CONFIG_DEV_SIZE:
543 regval = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG1);
Yegor Yefremov8ef5d842012-01-23 08:32:23 +0100544
545 /* clear 2 target bits */
546 regval &= ~GPMC_CONFIG1_DEVICESIZE(3);
547
548 /* set the proper value */
Sukumar Ghorai948d38e2010-07-09 09:14:44 +0000549 regval |= GPMC_CONFIG1_DEVICESIZE(wval);
Yegor Yefremov8ef5d842012-01-23 08:32:23 +0100550
Sukumar Ghorai948d38e2010-07-09 09:14:44 +0000551 gpmc_cs_write_reg(cs, GPMC_CS_CONFIG1, regval);
552 break;
553
554 case GPMC_CONFIG_DEV_TYPE:
555 regval = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG1);
556 regval |= GPMC_CONFIG1_DEVICETYPE(wval);
557 if (wval == GPMC_DEVICETYPE_NOR)
558 regval |= GPMC_CONFIG1_MUXADDDATA;
559 gpmc_cs_write_reg(cs, GPMC_CS_CONFIG1, regval);
560 break;
561
562 default:
563 printk(KERN_ERR "gpmc_configure_cs: Not supported\n");
564 err = -EINVAL;
565 }
566
567 return err;
568}
569EXPORT_SYMBOL(gpmc_cs_configure);
570
571/**
572 * gpmc_nand_read - nand specific read access request
573 * @cs: chip select number
574 * @cmd: command type
575 */
576int gpmc_nand_read(int cs, int cmd)
577{
578 int rval = -EINVAL;
579
580 switch (cmd) {
581 case GPMC_NAND_DATA:
582 rval = gpmc_cs_read_byte(cs, GPMC_CS_NAND_DATA);
583 break;
584
585 default:
586 printk(KERN_ERR "gpmc_read_nand_ctrl: Not supported\n");
587 }
588 return rval;
589}
590EXPORT_SYMBOL(gpmc_nand_read);
591
592/**
593 * gpmc_nand_write - nand specific write request
594 * @cs: chip select number
595 * @cmd: command type
596 * @wval: value to write
597 */
598int gpmc_nand_write(int cs, int cmd, int wval)
599{
600 int err = 0;
601
602 switch (cmd) {
603 case GPMC_NAND_COMMAND:
604 gpmc_cs_write_byte(cs, GPMC_CS_NAND_COMMAND, wval);
605 break;
606
607 case GPMC_NAND_ADDRESS:
608 gpmc_cs_write_byte(cs, GPMC_CS_NAND_ADDRESS, wval);
609 break;
610
611 case GPMC_NAND_DATA:
612 gpmc_cs_write_byte(cs, GPMC_CS_NAND_DATA, wval);
613
614 default:
615 printk(KERN_ERR "gpmc_write_nand_ctrl: Not supported\n");
616 err = -EINVAL;
617 }
618 return err;
619}
620EXPORT_SYMBOL(gpmc_nand_write);
621
622
623
624/**
vimal singh59e9c5a2009-07-13 16:26:24 +0530625 * gpmc_prefetch_enable - configures and starts prefetch transfer
Sukumar Ghorai948d38e2010-07-09 09:14:44 +0000626 * @cs: cs (chip select) number
Sukumar Ghorai317379a2011-01-28 15:42:07 +0530627 * @fifo_th: fifo threshold to be used for read/ write
vimal singh59e9c5a2009-07-13 16:26:24 +0530628 * @dma_mode: dma mode enable (1) or disable (0)
629 * @u32_count: number of bytes to be transferred
630 * @is_write: prefetch read(0) or write post(1) mode
631 */
Sukumar Ghorai317379a2011-01-28 15:42:07 +0530632int gpmc_prefetch_enable(int cs, int fifo_th, int dma_mode,
vimal singh59e9c5a2009-07-13 16:26:24 +0530633 unsigned int u32_count, int is_write)
634{
vimal singh59e9c5a2009-07-13 16:26:24 +0530635
Sukumar Ghorai317379a2011-01-28 15:42:07 +0530636 if (fifo_th > PREFETCH_FIFOTHRESHOLD_MAX) {
637 pr_err("gpmc: fifo threshold is not supported\n");
638 return -1;
639 } else if (!(gpmc_read_reg(GPMC_PREFETCH_CONTROL))) {
vimal singh59e9c5a2009-07-13 16:26:24 +0530640 /* Set the amount of bytes to be prefetched */
641 gpmc_write_reg(GPMC_PREFETCH_CONFIG2, u32_count);
642
643 /* Set dma/mpu mode, the prefetch read / post write and
644 * enable the engine. Set which cs is has requested for.
645 */
Sukumar Ghorai948d38e2010-07-09 09:14:44 +0000646 gpmc_write_reg(GPMC_PREFETCH_CONFIG1, ((cs << CS_NUM_SHIFT) |
Sukumar Ghorai317379a2011-01-28 15:42:07 +0530647 PREFETCH_FIFOTHRESHOLD(fifo_th) |
vimal singh59e9c5a2009-07-13 16:26:24 +0530648 ENABLE_PREFETCH |
649 (dma_mode << DMA_MPU_MODE) |
Sukumar Ghorai948d38e2010-07-09 09:14:44 +0000650 (0x1 & is_write)));
651
652 /* Start the prefetch engine */
653 gpmc_write_reg(GPMC_PREFETCH_CONTROL, 0x1);
vimal singh59e9c5a2009-07-13 16:26:24 +0530654 } else {
655 return -EBUSY;
656 }
vimal singh59e9c5a2009-07-13 16:26:24 +0530657
658 return 0;
659}
660EXPORT_SYMBOL(gpmc_prefetch_enable);
661
662/**
663 * gpmc_prefetch_reset - disables and stops the prefetch engine
664 */
Sukumar Ghorai948d38e2010-07-09 09:14:44 +0000665int gpmc_prefetch_reset(int cs)
vimal singh59e9c5a2009-07-13 16:26:24 +0530666{
Sukumar Ghorai948d38e2010-07-09 09:14:44 +0000667 u32 config1;
668
669 /* check if the same module/cs is trying to reset */
670 config1 = gpmc_read_reg(GPMC_PREFETCH_CONFIG1);
671 if (((config1 >> CS_NUM_SHIFT) & 0x7) != cs)
672 return -EINVAL;
673
vimal singh59e9c5a2009-07-13 16:26:24 +0530674 /* Stop the PFPW engine */
675 gpmc_write_reg(GPMC_PREFETCH_CONTROL, 0x0);
676
677 /* Reset/disable the PFPW engine */
678 gpmc_write_reg(GPMC_PREFETCH_CONFIG1, 0x0);
Sukumar Ghorai948d38e2010-07-09 09:14:44 +0000679
680 return 0;
vimal singh59e9c5a2009-07-13 16:26:24 +0530681}
682EXPORT_SYMBOL(gpmc_prefetch_reset);
683
Paul Walmsleyfd1dc872008-10-06 15:49:17 +0300684static void __init gpmc_mem_init(void)
Imre Deakf37e4582006-09-25 12:41:33 +0300685{
686 int cs;
687 unsigned long boot_rom_space = 0;
688
Kyungmin Park7f245162006-12-29 16:48:51 -0800689 /* never allocate the first page, to facilitate bug detection;
690 * even if we didn't boot from ROM.
691 */
692 boot_rom_space = BOOT_ROM_SPACE;
693 /* In apollon the CS0 is mapped as 0x0000 0000 */
694 if (machine_is_omap_apollon())
695 boot_rom_space = 0;
Imre Deakf37e4582006-09-25 12:41:33 +0300696 gpmc_mem_root.start = GPMC_MEM_START + boot_rom_space;
697 gpmc_mem_root.end = GPMC_MEM_END;
698
699 /* Reserve all regions that has been set up by bootloader */
700 for (cs = 0; cs < GPMC_CS_NUM; cs++) {
701 u32 base, size;
702
703 if (!gpmc_cs_mem_enabled(cs))
704 continue;
705 gpmc_cs_get_memconf(cs, &base, &size);
706 if (gpmc_cs_insert_mem(cs, base, size) < 0)
707 BUG();
708 }
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700709}
710
Sukumar Ghoraidb97eb7d2011-01-28 15:42:05 +0530711static int __init gpmc_init(void)
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700712{
Sukumar Ghoraidb97eb7d2011-01-28 15:42:05 +0530713 u32 l, irq;
714 int cs, ret = -EINVAL;
Balaji T K77aded22011-03-18 16:53:20 -0700715 int gpmc_irq;
Kevin Hilman8d084362010-01-29 14:20:06 -0800716 char *ck = NULL;
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700717
Paul Walmsleyfd1dc872008-10-06 15:49:17 +0300718 if (cpu_is_omap24xx()) {
719 ck = "core_l3_ck";
720 if (cpu_is_omap2420())
721 l = OMAP2420_GPMC_BASE;
722 else
723 l = OMAP34XX_GPMC_BASE;
Balaji T K77aded22011-03-18 16:53:20 -0700724 gpmc_irq = INT_34XX_GPMC_IRQ;
Paul Walmsleyfd1dc872008-10-06 15:49:17 +0300725 } else if (cpu_is_omap34xx()) {
726 ck = "gpmc_fck";
727 l = OMAP34XX_GPMC_BASE;
Balaji T K77aded22011-03-18 16:53:20 -0700728 gpmc_irq = INT_34XX_GPMC_IRQ;
Santosh Shilimkar44169072009-05-28 14:16:04 -0700729 } else if (cpu_is_omap44xx()) {
Rajendra Nayakd79b1262009-12-09 00:01:44 +0530730 ck = "gpmc_ck";
Santosh Shilimkar44169072009-05-28 14:16:04 -0700731 l = OMAP44XX_GPMC_BASE;
Balaji T K77aded22011-03-18 16:53:20 -0700732 gpmc_irq = OMAP44XX_IRQ_GPMC;
Paul Walmsleyfd1dc872008-10-06 15:49:17 +0300733 }
734
Kevin Hilman8d084362010-01-29 14:20:06 -0800735 if (WARN_ON(!ck))
Sukumar Ghoraidb97eb7d2011-01-28 15:42:05 +0530736 return ret;
Kevin Hilman8d084362010-01-29 14:20:06 -0800737
Paul Walmsleyfd1dc872008-10-06 15:49:17 +0300738 gpmc_l3_clk = clk_get(NULL, ck);
739 if (IS_ERR(gpmc_l3_clk)) {
740 printk(KERN_ERR "Could not get GPMC clock %s\n", ck);
Sanjeev Premi85d7a072008-11-04 13:35:06 -0800741 BUG();
Paul Walmsleyfd1dc872008-10-06 15:49:17 +0300742 }
743
744 gpmc_base = ioremap(l, SZ_4K);
745 if (!gpmc_base) {
746 clk_put(gpmc_l3_clk);
747 printk(KERN_ERR "Could not get GPMC register memory\n");
Sanjeev Premi85d7a072008-11-04 13:35:06 -0800748 BUG();
Paul Walmsleyfd1dc872008-10-06 15:49:17 +0300749 }
750
Olof Johansson1daa8c12010-01-20 22:39:29 +0000751 clk_enable(gpmc_l3_clk);
752
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700753 l = gpmc_read_reg(GPMC_REVISION);
754 printk(KERN_INFO "GPMC revision %d.%d\n", (l >> 4) & 0x0f, l & 0x0f);
755 /* Set smart idle mode and automatic L3 clock gating */
756 l = gpmc_read_reg(GPMC_SYSCONFIG);
757 l &= 0x03 << 3;
758 l |= (0x02 << 3) | (1 << 0);
759 gpmc_write_reg(GPMC_SYSCONFIG, l);
Imre Deakf37e4582006-09-25 12:41:33 +0300760 gpmc_mem_init();
Sukumar Ghoraidb97eb7d2011-01-28 15:42:05 +0530761
762 /* initalize the irq_chained */
763 irq = OMAP_GPMC_IRQ_BASE;
764 for (cs = 0; cs < GPMC_CS_NUM; cs++) {
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100765 irq_set_chip_and_handler(irq, &dummy_irq_chip,
Balaji T K77aded22011-03-18 16:53:20 -0700766 handle_simple_irq);
Sukumar Ghoraidb97eb7d2011-01-28 15:42:05 +0530767 set_irq_flags(irq, IRQF_VALID);
768 irq++;
769 }
770
Balaji T K77aded22011-03-18 16:53:20 -0700771 ret = request_irq(gpmc_irq,
Sukumar Ghoraidb97eb7d2011-01-28 15:42:05 +0530772 gpmc_handle_irq, IRQF_SHARED, "gpmc", gpmc_base);
773 if (ret)
774 pr_err("gpmc: irq-%d could not claim: err %d\n",
Balaji T K77aded22011-03-18 16:53:20 -0700775 gpmc_irq, ret);
Sukumar Ghoraidb97eb7d2011-01-28 15:42:05 +0530776 return ret;
777}
778postcore_initcall(gpmc_init);
779
780static irqreturn_t gpmc_handle_irq(int irq, void *dev)
781{
782 u8 cs;
783
Sukumar Ghoraidb97eb7d2011-01-28 15:42:05 +0530784 /* check cs to invoke the irq */
785 cs = ((gpmc_read_reg(GPMC_PREFETCH_CONFIG1)) >> CS_NUM_SHIFT) & 0x7;
786 if (OMAP_GPMC_IRQ_BASE+cs <= OMAP_GPMC_IRQ_END)
787 generic_handle_irq(OMAP_GPMC_IRQ_BASE+cs);
788
789 return IRQ_HANDLED;
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700790}
Rajendra Nayaka2d3e7b2008-09-26 17:47:33 +0530791
792#ifdef CONFIG_ARCH_OMAP3
793static struct omap3_gpmc_regs gpmc_context;
794
Felipe Balbib2fa3b72010-02-15 10:03:33 -0800795void omap3_gpmc_save_context(void)
Rajendra Nayaka2d3e7b2008-09-26 17:47:33 +0530796{
797 int i;
Felipe Balbib2fa3b72010-02-15 10:03:33 -0800798
Rajendra Nayaka2d3e7b2008-09-26 17:47:33 +0530799 gpmc_context.sysconfig = gpmc_read_reg(GPMC_SYSCONFIG);
800 gpmc_context.irqenable = gpmc_read_reg(GPMC_IRQENABLE);
801 gpmc_context.timeout_ctrl = gpmc_read_reg(GPMC_TIMEOUT_CONTROL);
802 gpmc_context.config = gpmc_read_reg(GPMC_CONFIG);
803 gpmc_context.prefetch_config1 = gpmc_read_reg(GPMC_PREFETCH_CONFIG1);
804 gpmc_context.prefetch_config2 = gpmc_read_reg(GPMC_PREFETCH_CONFIG2);
805 gpmc_context.prefetch_control = gpmc_read_reg(GPMC_PREFETCH_CONTROL);
806 for (i = 0; i < GPMC_CS_NUM; i++) {
807 gpmc_context.cs_context[i].is_valid = gpmc_cs_mem_enabled(i);
808 if (gpmc_context.cs_context[i].is_valid) {
809 gpmc_context.cs_context[i].config1 =
810 gpmc_cs_read_reg(i, GPMC_CS_CONFIG1);
811 gpmc_context.cs_context[i].config2 =
812 gpmc_cs_read_reg(i, GPMC_CS_CONFIG2);
813 gpmc_context.cs_context[i].config3 =
814 gpmc_cs_read_reg(i, GPMC_CS_CONFIG3);
815 gpmc_context.cs_context[i].config4 =
816 gpmc_cs_read_reg(i, GPMC_CS_CONFIG4);
817 gpmc_context.cs_context[i].config5 =
818 gpmc_cs_read_reg(i, GPMC_CS_CONFIG5);
819 gpmc_context.cs_context[i].config6 =
820 gpmc_cs_read_reg(i, GPMC_CS_CONFIG6);
821 gpmc_context.cs_context[i].config7 =
822 gpmc_cs_read_reg(i, GPMC_CS_CONFIG7);
823 }
824 }
825}
826
Felipe Balbib2fa3b72010-02-15 10:03:33 -0800827void omap3_gpmc_restore_context(void)
Rajendra Nayaka2d3e7b2008-09-26 17:47:33 +0530828{
829 int i;
Felipe Balbib2fa3b72010-02-15 10:03:33 -0800830
Rajendra Nayaka2d3e7b2008-09-26 17:47:33 +0530831 gpmc_write_reg(GPMC_SYSCONFIG, gpmc_context.sysconfig);
832 gpmc_write_reg(GPMC_IRQENABLE, gpmc_context.irqenable);
833 gpmc_write_reg(GPMC_TIMEOUT_CONTROL, gpmc_context.timeout_ctrl);
834 gpmc_write_reg(GPMC_CONFIG, gpmc_context.config);
835 gpmc_write_reg(GPMC_PREFETCH_CONFIG1, gpmc_context.prefetch_config1);
836 gpmc_write_reg(GPMC_PREFETCH_CONFIG2, gpmc_context.prefetch_config2);
837 gpmc_write_reg(GPMC_PREFETCH_CONTROL, gpmc_context.prefetch_control);
838 for (i = 0; i < GPMC_CS_NUM; i++) {
839 if (gpmc_context.cs_context[i].is_valid) {
840 gpmc_cs_write_reg(i, GPMC_CS_CONFIG1,
841 gpmc_context.cs_context[i].config1);
842 gpmc_cs_write_reg(i, GPMC_CS_CONFIG2,
843 gpmc_context.cs_context[i].config2);
844 gpmc_cs_write_reg(i, GPMC_CS_CONFIG3,
845 gpmc_context.cs_context[i].config3);
846 gpmc_cs_write_reg(i, GPMC_CS_CONFIG4,
847 gpmc_context.cs_context[i].config4);
848 gpmc_cs_write_reg(i, GPMC_CS_CONFIG5,
849 gpmc_context.cs_context[i].config5);
850 gpmc_cs_write_reg(i, GPMC_CS_CONFIG6,
851 gpmc_context.cs_context[i].config6);
852 gpmc_cs_write_reg(i, GPMC_CS_CONFIG7,
853 gpmc_context.cs_context[i].config7);
854 }
855 }
856}
857#endif /* CONFIG_ARCH_OMAP3 */
Sukumar Ghorai948d38e2010-07-09 09:14:44 +0000858
859/**
860 * gpmc_enable_hwecc - enable hardware ecc functionality
861 * @cs: chip select number
862 * @mode: read/write mode
863 * @dev_width: device bus width(1 for x16, 0 for x8)
864 * @ecc_size: bytes for which ECC will be generated
865 */
866int gpmc_enable_hwecc(int cs, int mode, int dev_width, int ecc_size)
867{
868 unsigned int val;
869
870 /* check if ecc module is in used */
871 if (gpmc_ecc_used != -EINVAL)
872 return -EINVAL;
873
874 gpmc_ecc_used = cs;
875
876 /* clear ecc and enable bits */
Yegor Yefremov2c65e742012-05-09 08:32:49 -0700877 gpmc_write_reg(GPMC_ECC_CONTROL,
878 GPMC_ECC_CTRL_ECCCLEAR |
879 GPMC_ECC_CTRL_ECCREG1);
Sukumar Ghorai948d38e2010-07-09 09:14:44 +0000880
881 /* program ecc and result sizes */
882 val = ((((ecc_size >> 1) - 1) << 22) | (0x0000000F));
883 gpmc_write_reg(GPMC_ECC_SIZE_CONFIG, val);
884
885 switch (mode) {
886 case GPMC_ECC_READ:
Yegor Yefremov2c65e742012-05-09 08:32:49 -0700887 case GPMC_ECC_WRITE:
888 gpmc_write_reg(GPMC_ECC_CONTROL,
889 GPMC_ECC_CTRL_ECCCLEAR |
890 GPMC_ECC_CTRL_ECCREG1);
Sukumar Ghorai948d38e2010-07-09 09:14:44 +0000891 break;
892 case GPMC_ECC_READSYN:
Yegor Yefremov2c65e742012-05-09 08:32:49 -0700893 gpmc_write_reg(GPMC_ECC_CONTROL,
894 GPMC_ECC_CTRL_ECCCLEAR |
895 GPMC_ECC_CTRL_ECCDISABLE);
Sukumar Ghorai948d38e2010-07-09 09:14:44 +0000896 break;
897 default:
898 printk(KERN_INFO "Error: Unrecognized Mode[%d]!\n", mode);
899 break;
900 }
901
902 /* (ECC 16 or 8 bit col) | ( CS ) | ECC Enable */
903 val = (dev_width << 7) | (cs << 1) | (0x1);
904 gpmc_write_reg(GPMC_ECC_CONFIG, val);
905 return 0;
906}
Bernhard Wallef611b022012-03-05 16:11:01 -0800907EXPORT_SYMBOL_GPL(gpmc_enable_hwecc);
Sukumar Ghorai948d38e2010-07-09 09:14:44 +0000908
909/**
910 * gpmc_calculate_ecc - generate non-inverted ecc bytes
911 * @cs: chip select number
912 * @dat: data pointer over which ecc is computed
913 * @ecc_code: ecc code buffer
914 *
915 * Using non-inverted ECC is considered ugly since writing a blank
916 * page (padding) will clear the ECC bytes. This is not a problem as long
917 * no one is trying to write data on the seemingly unused page. Reading
918 * an erased page will produce an ECC mismatch between generated and read
919 * ECC bytes that has to be dealt with separately.
920 */
921int gpmc_calculate_ecc(int cs, const u_char *dat, u_char *ecc_code)
922{
923 unsigned int val = 0x0;
924
925 if (gpmc_ecc_used != cs)
926 return -EINVAL;
927
928 /* read ecc result */
929 val = gpmc_read_reg(GPMC_ECC1_RESULT);
930 *ecc_code++ = val; /* P128e, ..., P1e */
931 *ecc_code++ = val >> 16; /* P128o, ..., P1o */
932 /* P2048o, P1024o, P512o, P256o, P2048e, P1024e, P512e, P256e */
933 *ecc_code++ = ((val >> 8) & 0x0f) | ((val >> 20) & 0xf0);
934
935 gpmc_ecc_used = -EINVAL;
936 return 0;
937}
Bernhard Wallef611b022012-03-05 16:11:01 -0800938EXPORT_SYMBOL_GPL(gpmc_calculate_ecc);