blob: 50f7a7a26821c7a40cb73294a4844406ea9caee5 [file] [log] [blame]
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001/*******************************************************************************
2 This is the driver for the ST MAC 10/100/1000 on-chip Ethernet controllers.
3 ST Ethernet IPs are built around a Synopsys IP Core.
4
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00005 Copyright(C) 2007-2011 STMicroelectronics Ltd
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07006
7 This program is free software; you can redistribute it and/or modify it
8 under the terms and conditions of the GNU General Public License,
9 version 2, as published by the Free Software Foundation.
10
11 This program is distributed in the hope it will be useful, but WITHOUT
12 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 more details.
15
16 You should have received a copy of the GNU General Public License along with
17 this program; if not, write to the Free Software Foundation, Inc.,
18 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
19
20 The full GNU General Public License is included in this distribution in
21 the file called "COPYING".
22
23 Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>
24
25 Documentation available at:
26 http://www.stlinux.com
27 Support available at:
28 https://bugzilla.stlinux.com/
29*******************************************************************************/
30
Viresh Kumar6a81c262012-07-30 14:39:41 -070031#include <linux/clk.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070032#include <linux/kernel.h>
33#include <linux/interrupt.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070034#include <linux/ip.h>
35#include <linux/tcp.h>
36#include <linux/skbuff.h>
37#include <linux/ethtool.h>
38#include <linux/if_ether.h>
39#include <linux/crc32.h>
40#include <linux/mii.h>
Jiri Pirko01789342011-08-16 06:29:00 +000041#include <linux/if.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070042#include <linux/if_vlan.h>
43#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090044#include <linux/slab.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040045#include <linux/prefetch.h>
Srinivas Kandagatladb88f102014-01-16 10:52:52 +000046#include <linux/pinctrl/consumer.h>
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +010047#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +000048#include <linux/debugfs.h>
49#include <linux/seq_file.h>
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +010050#endif /* CONFIG_DEBUG_FS */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +000051#include <linux/net_tstamp.h>
52#include "stmmac_ptp.h"
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +000053#include "stmmac.h"
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +080054#include <linux/reset.h>
Mathieu Olivari5790cf32015-05-27 11:02:47 -070055#include <linux/of_mdio.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070056
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070057#define STMMAC_ALIGN(x) L1_CACHE_ALIGN(x)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070058
59/* Module parameters */
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000060#define TX_TIMEO 5000
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070061static int watchdog = TX_TIMEO;
62module_param(watchdog, int, S_IRUGO | S_IWUSR);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000063MODULE_PARM_DESC(watchdog, "Transmit timeout in milliseconds (default 5s)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070064
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000065static int debug = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070066module_param(debug, int, S_IRUGO | S_IWUSR);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000067MODULE_PARM_DESC(debug, "Message Level (-1: default, 0: no output, 16: all)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070068
stephen hemminger47d1f712013-12-30 10:38:57 -080069static int phyaddr = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070070module_param(phyaddr, int, S_IRUGO);
71MODULE_PARM_DESC(phyaddr, "Physical device address");
72
73#define DMA_TX_SIZE 256
74static int dma_txsize = DMA_TX_SIZE;
75module_param(dma_txsize, int, S_IRUGO | S_IWUSR);
76MODULE_PARM_DESC(dma_txsize, "Number of descriptors in the TX list");
77
78#define DMA_RX_SIZE 256
79static int dma_rxsize = DMA_RX_SIZE;
80module_param(dma_rxsize, int, S_IRUGO | S_IWUSR);
81MODULE_PARM_DESC(dma_rxsize, "Number of descriptors in the RX list");
82
83static int flow_ctrl = FLOW_OFF;
84module_param(flow_ctrl, int, S_IRUGO | S_IWUSR);
85MODULE_PARM_DESC(flow_ctrl, "Flow control ability [on/off]");
86
87static int pause = PAUSE_TIME;
88module_param(pause, int, S_IRUGO | S_IWUSR);
89MODULE_PARM_DESC(pause, "Flow Control Pause Time");
90
91#define TC_DEFAULT 64
92static int tc = TC_DEFAULT;
93module_param(tc, int, S_IRUGO | S_IWUSR);
94MODULE_PARM_DESC(tc, "DMA threshold control value");
95
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +010096#define DEFAULT_BUFSIZE 1536
97static int buf_sz = DEFAULT_BUFSIZE;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070098module_param(buf_sz, int, S_IRUGO | S_IWUSR);
99MODULE_PARM_DESC(buf_sz, "DMA buffer size");
100
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700101static const u32 default_msg_level = (NETIF_MSG_DRV | NETIF_MSG_PROBE |
102 NETIF_MSG_LINK | NETIF_MSG_IFUP |
103 NETIF_MSG_IFDOWN | NETIF_MSG_TIMER);
104
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000105#define STMMAC_DEFAULT_LPI_TIMER 1000
106static int eee_timer = STMMAC_DEFAULT_LPI_TIMER;
107module_param(eee_timer, int, S_IRUGO | S_IWUSR);
108MODULE_PARM_DESC(eee_timer, "LPI tx expiration time in msec");
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200109#define STMMAC_LPI_T(x) (jiffies + msecs_to_jiffies(x))
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000110
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +0000111/* By default the driver will use the ring mode to manage tx and rx descriptors
112 * but passing this value so user can force to use the chain instead of the ring
113 */
114static unsigned int chain_mode;
115module_param(chain_mode, int, S_IRUGO);
116MODULE_PARM_DESC(chain_mode, "To use chain instead of ring mode");
117
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700118static irqreturn_t stmmac_interrupt(int irq, void *dev_id);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700119
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +0100120#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000121static int stmmac_init_fs(struct net_device *dev);
Mathieu Olivari466c5ac2015-05-22 19:03:29 -0700122static void stmmac_exit_fs(struct net_device *dev);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000123#endif
124
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +0000125#define STMMAC_COAL_TIMER(x) (jiffies + usecs_to_jiffies(x))
126
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700127/**
128 * stmmac_verify_args - verify the driver parameters.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100129 * Description: it checks the driver parameters and set a default in case of
130 * errors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700131 */
132static void stmmac_verify_args(void)
133{
134 if (unlikely(watchdog < 0))
135 watchdog = TX_TIMEO;
136 if (unlikely(dma_rxsize < 0))
137 dma_rxsize = DMA_RX_SIZE;
138 if (unlikely(dma_txsize < 0))
139 dma_txsize = DMA_TX_SIZE;
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100140 if (unlikely((buf_sz < DEFAULT_BUFSIZE) || (buf_sz > BUF_SIZE_16KiB)))
141 buf_sz = DEFAULT_BUFSIZE;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700142 if (unlikely(flow_ctrl > 1))
143 flow_ctrl = FLOW_AUTO;
144 else if (likely(flow_ctrl < 0))
145 flow_ctrl = FLOW_OFF;
146 if (unlikely((pause < 0) || (pause > 0xffff)))
147 pause = PAUSE_TIME;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000148 if (eee_timer < 0)
149 eee_timer = STMMAC_DEFAULT_LPI_TIMER;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700150}
151
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000152/**
153 * stmmac_clk_csr_set - dynamically set the MDC clock
154 * @priv: driver private structure
155 * Description: this is to dynamically set the MDC clock according to the csr
156 * clock input.
157 * Note:
158 * If a specific clk_csr value is passed from the platform
159 * this means that the CSR Clock Range selection cannot be
160 * changed at run-time and it is fixed (as reported in the driver
161 * documentation). Viceversa the driver will try to set the MDC
162 * clock dynamically according to the actual clock input.
163 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000164static void stmmac_clk_csr_set(struct stmmac_priv *priv)
165{
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000166 u32 clk_rate;
167
168 clk_rate = clk_get_rate(priv->stmmac_clk);
169
170 /* Platform provided default clk_csr would be assumed valid
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000171 * for all other cases except for the below mentioned ones.
172 * For values higher than the IEEE 802.3 specified frequency
173 * we can not estimate the proper divider as it is not known
174 * the frequency of clk_csr_i. So we do not change the default
175 * divider.
176 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000177 if (!(priv->clk_csr & MAC_CSR_H_FRQ_MASK)) {
178 if (clk_rate < CSR_F_35M)
179 priv->clk_csr = STMMAC_CSR_20_35M;
180 else if ((clk_rate >= CSR_F_35M) && (clk_rate < CSR_F_60M))
181 priv->clk_csr = STMMAC_CSR_35_60M;
182 else if ((clk_rate >= CSR_F_60M) && (clk_rate < CSR_F_100M))
183 priv->clk_csr = STMMAC_CSR_60_100M;
184 else if ((clk_rate >= CSR_F_100M) && (clk_rate < CSR_F_150M))
185 priv->clk_csr = STMMAC_CSR_100_150M;
186 else if ((clk_rate >= CSR_F_150M) && (clk_rate < CSR_F_250M))
187 priv->clk_csr = STMMAC_CSR_150_250M;
188 else if ((clk_rate >= CSR_F_250M) && (clk_rate < CSR_F_300M))
189 priv->clk_csr = STMMAC_CSR_250_300M;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000190 }
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000191}
192
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700193static void print_pkt(unsigned char *buf, int len)
194{
Andy Shevchenko424c4f72014-11-07 16:53:12 +0200195 pr_debug("len = %d byte, buf addr: 0x%p\n", len, buf);
196 print_hex_dump_bytes("", DUMP_PREFIX_OFFSET, buf, len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700197}
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700198
199/* minimum number of free TX descriptors required to wake up TX process */
200#define STMMAC_TX_THRESH(x) (x->dma_tx_size/4)
201
202static inline u32 stmmac_tx_avail(struct stmmac_priv *priv)
203{
204 return priv->dirty_tx + priv->dma_tx_size - priv->cur_tx - 1;
205}
206
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000207/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100208 * stmmac_hw_fix_mac_speed - callback for speed selection
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000209 * @priv: driver private structure
210 * Description: on some platforms (e.g. ST), some HW system configuraton
211 * registers have to be set according to the link speed negotiated.
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000212 */
213static inline void stmmac_hw_fix_mac_speed(struct stmmac_priv *priv)
214{
215 struct phy_device *phydev = priv->phydev;
216
217 if (likely(priv->plat->fix_mac_speed))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000218 priv->plat->fix_mac_speed(priv->plat->bsp_priv, phydev->speed);
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000219}
220
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000221/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100222 * stmmac_enable_eee_mode - check and enter in LPI mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000223 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100224 * Description: this function is to verify and enter in LPI mode in case of
225 * EEE.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000226 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000227static void stmmac_enable_eee_mode(struct stmmac_priv *priv)
228{
229 /* Check and enter in LPI mode */
230 if ((priv->dirty_tx == priv->cur_tx) &&
231 (priv->tx_path_in_lpi_mode == false))
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500232 priv->hw->mac->set_eee_mode(priv->hw);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000233}
234
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000235/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100236 * stmmac_disable_eee_mode - disable and exit from LPI mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000237 * @priv: driver private structure
238 * Description: this function is to exit and disable EEE in case of
239 * LPI state is true. This is called by the xmit.
240 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000241void stmmac_disable_eee_mode(struct stmmac_priv *priv)
242{
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500243 priv->hw->mac->reset_eee_mode(priv->hw);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000244 del_timer_sync(&priv->eee_ctrl_timer);
245 priv->tx_path_in_lpi_mode = false;
246}
247
248/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100249 * stmmac_eee_ctrl_timer - EEE TX SW timer.
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000250 * @arg : data hook
251 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000252 * if there is no data transfer and if we are not in LPI state,
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000253 * then MAC Transmitter can be moved to LPI state.
254 */
255static void stmmac_eee_ctrl_timer(unsigned long arg)
256{
257 struct stmmac_priv *priv = (struct stmmac_priv *)arg;
258
259 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200260 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000261}
262
263/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100264 * stmmac_eee_init - init EEE
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000265 * @priv: driver private structure
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000266 * Description:
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100267 * if the GMAC supports the EEE (from the HW cap reg) and the phy device
268 * can also manage EEE, this function enable the LPI state and start related
269 * timer.
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000270 */
271bool stmmac_eee_init(struct stmmac_priv *priv)
272{
Giuseppe CAVALLARO56b88c22014-08-28 08:11:43 +0200273 char *phy_bus_name = priv->plat->phy_bus_name;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100274 unsigned long flags;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000275 bool ret = false;
276
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200277 /* Using PCS we cannot dial with the phy registers at this stage
278 * so we do not support extra feature like EEE.
279 */
280 if ((priv->pcs == STMMAC_PCS_RGMII) || (priv->pcs == STMMAC_PCS_TBI) ||
281 (priv->pcs == STMMAC_PCS_RTBI))
282 goto out;
283
Giuseppe CAVALLARO56b88c22014-08-28 08:11:43 +0200284 /* Never init EEE in case of a switch is attached */
285 if (phy_bus_name && (!strcmp(phy_bus_name, "fixed")))
286 goto out;
287
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000288 /* MAC core supports the EEE feature. */
289 if (priv->dma_cap.eee) {
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100290 int tx_lpi_timer = priv->tx_lpi_timer;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000291
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100292 /* Check if the PHY supports EEE */
293 if (phy_init_eee(priv->phydev, 1)) {
294 /* To manage at run-time if the EEE cannot be supported
295 * anymore (for example because the lp caps have been
296 * changed).
297 * In that case the driver disable own timers.
298 */
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100299 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100300 if (priv->eee_active) {
301 pr_debug("stmmac: disable EEE\n");
302 del_timer_sync(&priv->eee_ctrl_timer);
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500303 priv->hw->mac->set_eee_timer(priv->hw, 0,
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100304 tx_lpi_timer);
305 }
306 priv->eee_active = 0;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100307 spin_unlock_irqrestore(&priv->lock, flags);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100308 goto out;
309 }
310 /* Activate the EEE and start timers */
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100311 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200312 if (!priv->eee_active) {
313 priv->eee_active = 1;
Vaishali Thakkarccb36da2015-02-28 00:12:34 +0530314 setup_timer(&priv->eee_ctrl_timer,
315 stmmac_eee_ctrl_timer,
316 (unsigned long)priv);
317 mod_timer(&priv->eee_ctrl_timer,
318 STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000319
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500320 priv->hw->mac->set_eee_timer(priv->hw,
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200321 STMMAC_DEFAULT_LIT_LS,
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100322 tx_lpi_timer);
Giuseppe CAVALLARO71965352014-08-28 08:11:44 +0200323 }
324 /* Set HW EEE according to the speed */
325 priv->hw->mac->set_eee_pls(priv->hw, priv->phydev->link);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000326
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000327 ret = true;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100328 spin_unlock_irqrestore(&priv->lock, flags);
329
330 pr_debug("stmmac: Energy-Efficient Ethernet initialized\n");
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000331 }
332out:
333 return ret;
334}
335
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100336/* stmmac_get_tx_hwtstamp - get HW TX timestamps
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000337 * @priv: driver private structure
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000338 * @entry : descriptor index to be used.
339 * @skb : the socket buffer
340 * Description :
341 * This function will read timestamp from the descriptor & pass it to stack.
342 * and also perform some sanity checks.
343 */
344static void stmmac_get_tx_hwtstamp(struct stmmac_priv *priv,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000345 unsigned int entry, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000346{
347 struct skb_shared_hwtstamps shhwtstamp;
348 u64 ns;
349 void *desc = NULL;
350
351 if (!priv->hwts_tx_en)
352 return;
353
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000354 /* exit if skb doesn't support hw tstamp */
damuzi00075e43642014-01-17 23:47:59 +0800355 if (likely(!skb || !(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000356 return;
357
358 if (priv->adv_ts)
359 desc = (priv->dma_etx + entry);
360 else
361 desc = (priv->dma_tx + entry);
362
363 /* check tx tstamp status */
364 if (!priv->hw->desc->get_tx_timestamp_status((struct dma_desc *)desc))
365 return;
366
367 /* get the valid tstamp */
368 ns = priv->hw->desc->get_timestamp(desc, priv->adv_ts);
369
370 memset(&shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
371 shhwtstamp.hwtstamp = ns_to_ktime(ns);
372 /* pass tstamp to stack */
373 skb_tstamp_tx(skb, &shhwtstamp);
374
375 return;
376}
377
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100378/* stmmac_get_rx_hwtstamp - get HW RX timestamps
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000379 * @priv: driver private structure
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000380 * @entry : descriptor index to be used.
381 * @skb : the socket buffer
382 * Description :
383 * This function will read received packet's timestamp from the descriptor
384 * and pass it to stack. It also perform some sanity checks.
385 */
386static void stmmac_get_rx_hwtstamp(struct stmmac_priv *priv,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000387 unsigned int entry, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000388{
389 struct skb_shared_hwtstamps *shhwtstamp = NULL;
390 u64 ns;
391 void *desc = NULL;
392
393 if (!priv->hwts_rx_en)
394 return;
395
396 if (priv->adv_ts)
397 desc = (priv->dma_erx + entry);
398 else
399 desc = (priv->dma_rx + entry);
400
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000401 /* exit if rx tstamp is not valid */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000402 if (!priv->hw->desc->get_rx_timestamp_status(desc, priv->adv_ts))
403 return;
404
405 /* get valid tstamp */
406 ns = priv->hw->desc->get_timestamp(desc, priv->adv_ts);
407 shhwtstamp = skb_hwtstamps(skb);
408 memset(shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
409 shhwtstamp->hwtstamp = ns_to_ktime(ns);
410}
411
412/**
413 * stmmac_hwtstamp_ioctl - control hardware timestamping.
414 * @dev: device pointer.
415 * @ifr: An IOCTL specefic structure, that can contain a pointer to
416 * a proprietary structure used to pass information to the driver.
417 * Description:
418 * This function configures the MAC to enable/disable both outgoing(TX)
419 * and incoming(RX) packets time stamping based on user input.
420 * Return Value:
421 * 0 on success and an appropriate -ve integer on failure.
422 */
423static int stmmac_hwtstamp_ioctl(struct net_device *dev, struct ifreq *ifr)
424{
425 struct stmmac_priv *priv = netdev_priv(dev);
426 struct hwtstamp_config config;
427 struct timespec now;
428 u64 temp = 0;
429 u32 ptp_v2 = 0;
430 u32 tstamp_all = 0;
431 u32 ptp_over_ipv4_udp = 0;
432 u32 ptp_over_ipv6_udp = 0;
433 u32 ptp_over_ethernet = 0;
434 u32 snap_type_sel = 0;
435 u32 ts_master_en = 0;
436 u32 ts_event_en = 0;
437 u32 value = 0;
438
439 if (!(priv->dma_cap.time_stamp || priv->adv_ts)) {
440 netdev_alert(priv->dev, "No support for HW time stamping\n");
441 priv->hwts_tx_en = 0;
442 priv->hwts_rx_en = 0;
443
444 return -EOPNOTSUPP;
445 }
446
447 if (copy_from_user(&config, ifr->ifr_data,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000448 sizeof(struct hwtstamp_config)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000449 return -EFAULT;
450
451 pr_debug("%s config flags:0x%x, tx_type:0x%x, rx_filter:0x%x\n",
452 __func__, config.flags, config.tx_type, config.rx_filter);
453
454 /* reserved for future extensions */
455 if (config.flags)
456 return -EINVAL;
457
Ben Hutchings5f3da322013-11-14 00:43:41 +0000458 if (config.tx_type != HWTSTAMP_TX_OFF &&
459 config.tx_type != HWTSTAMP_TX_ON)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000460 return -ERANGE;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000461
462 if (priv->adv_ts) {
463 switch (config.rx_filter) {
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000464 case HWTSTAMP_FILTER_NONE:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000465 /* time stamp no incoming packet at all */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000466 config.rx_filter = HWTSTAMP_FILTER_NONE;
467 break;
468
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000469 case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000470 /* PTP v1, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000471 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
472 /* take time stamp for all event messages */
473 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
474
475 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
476 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
477 break;
478
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000479 case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000480 /* PTP v1, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000481 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_SYNC;
482 /* take time stamp for SYNC messages only */
483 ts_event_en = PTP_TCR_TSEVNTENA;
484
485 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
486 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
487 break;
488
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000489 case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000490 /* PTP v1, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000491 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ;
492 /* take time stamp for Delay_Req messages only */
493 ts_master_en = PTP_TCR_TSMSTRENA;
494 ts_event_en = PTP_TCR_TSEVNTENA;
495
496 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
497 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
498 break;
499
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000500 case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000501 /* PTP v2, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000502 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
503 ptp_v2 = PTP_TCR_TSVER2ENA;
504 /* take time stamp for all event messages */
505 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
506
507 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
508 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
509 break;
510
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000511 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000512 /* PTP v2, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000513 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_SYNC;
514 ptp_v2 = PTP_TCR_TSVER2ENA;
515 /* take time stamp for SYNC messages only */
516 ts_event_en = PTP_TCR_TSEVNTENA;
517
518 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
519 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
520 break;
521
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000522 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000523 /* PTP v2, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000524 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ;
525 ptp_v2 = PTP_TCR_TSVER2ENA;
526 /* take time stamp for Delay_Req messages only */
527 ts_master_en = PTP_TCR_TSMSTRENA;
528 ts_event_en = PTP_TCR_TSEVNTENA;
529
530 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
531 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
532 break;
533
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000534 case HWTSTAMP_FILTER_PTP_V2_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000535 /* PTP v2/802.AS1 any layer, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000536 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
537 ptp_v2 = PTP_TCR_TSVER2ENA;
538 /* take time stamp for all event messages */
539 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
540
541 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
542 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
543 ptp_over_ethernet = PTP_TCR_TSIPENA;
544 break;
545
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000546 case HWTSTAMP_FILTER_PTP_V2_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000547 /* PTP v2/802.AS1, any layer, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000548 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_SYNC;
549 ptp_v2 = PTP_TCR_TSVER2ENA;
550 /* take time stamp for SYNC messages only */
551 ts_event_en = PTP_TCR_TSEVNTENA;
552
553 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
554 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
555 ptp_over_ethernet = PTP_TCR_TSIPENA;
556 break;
557
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000558 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000559 /* PTP v2/802.AS1, any layer, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000560 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_DELAY_REQ;
561 ptp_v2 = PTP_TCR_TSVER2ENA;
562 /* take time stamp for Delay_Req messages only */
563 ts_master_en = PTP_TCR_TSMSTRENA;
564 ts_event_en = PTP_TCR_TSEVNTENA;
565
566 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
567 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
568 ptp_over_ethernet = PTP_TCR_TSIPENA;
569 break;
570
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000571 case HWTSTAMP_FILTER_ALL:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000572 /* time stamp any incoming packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000573 config.rx_filter = HWTSTAMP_FILTER_ALL;
574 tstamp_all = PTP_TCR_TSENALL;
575 break;
576
577 default:
578 return -ERANGE;
579 }
580 } else {
581 switch (config.rx_filter) {
582 case HWTSTAMP_FILTER_NONE:
583 config.rx_filter = HWTSTAMP_FILTER_NONE;
584 break;
585 default:
586 /* PTP v1, UDP, any kind of event packet */
587 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
588 break;
589 }
590 }
591 priv->hwts_rx_en = ((config.rx_filter == HWTSTAMP_FILTER_NONE) ? 0 : 1);
Ben Hutchings5f3da322013-11-14 00:43:41 +0000592 priv->hwts_tx_en = config.tx_type == HWTSTAMP_TX_ON;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000593
594 if (!priv->hwts_tx_en && !priv->hwts_rx_en)
595 priv->hw->ptp->config_hw_tstamping(priv->ioaddr, 0);
596 else {
597 value = (PTP_TCR_TSENA | PTP_TCR_TSCFUPDT | PTP_TCR_TSCTRLSSR |
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000598 tstamp_all | ptp_v2 | ptp_over_ethernet |
599 ptp_over_ipv6_udp | ptp_over_ipv4_udp | ts_event_en |
600 ts_master_en | snap_type_sel);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000601
602 priv->hw->ptp->config_hw_tstamping(priv->ioaddr, value);
603
604 /* program Sub Second Increment reg */
605 priv->hw->ptp->config_sub_second_increment(priv->ioaddr);
606
607 /* calculate default added value:
608 * formula is :
609 * addend = (2^32)/freq_div_ratio;
Giuseppe CAVALLARO55664012014-08-27 10:37:49 +0200610 * where, freq_div_ratio = clk_ptp_ref_i/50MHz
611 * hence, addend = ((2^32) * 50MHz)/clk_ptp_ref_i;
612 * NOTE: clk_ptp_ref_i should be >= 50MHz to
Joe Perchesdbedd442015-03-06 20:49:12 -0800613 * achieve 20ns accuracy.
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000614 *
615 * 2^x * y == (y << x), hence
616 * 2^32 * 50000000 ==> (50000000 << 32)
617 */
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000618 temp = (u64) (50000000ULL << 32);
Giuseppe CAVALLARO55664012014-08-27 10:37:49 +0200619 priv->default_addend = div_u64(temp, priv->clk_ptp_rate);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000620 priv->hw->ptp->config_addend(priv->ioaddr,
621 priv->default_addend);
622
623 /* initialize system time */
624 getnstimeofday(&now);
625 priv->hw->ptp->init_systime(priv->ioaddr, now.tv_sec,
626 now.tv_nsec);
627 }
628
629 return copy_to_user(ifr->ifr_data, &config,
630 sizeof(struct hwtstamp_config)) ? -EFAULT : 0;
631}
632
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000633/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100634 * stmmac_init_ptp - init PTP
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000635 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100636 * Description: this is to verify if the HW supports the PTPv1 or PTPv2.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000637 * This is done by looking at the HW cap. register.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100638 * This function also registers the ptp driver.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000639 */
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000640static int stmmac_init_ptp(struct stmmac_priv *priv)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000641{
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000642 if (!(priv->dma_cap.time_stamp || priv->dma_cap.atime_stamp))
643 return -EOPNOTSUPP;
644
Giuseppe CAVALLARO55664012014-08-27 10:37:49 +0200645 /* Fall-back to main clock in case of no PTP ref is passed */
646 priv->clk_ptp_ref = devm_clk_get(priv->device, "clk_ptp_ref");
647 if (IS_ERR(priv->clk_ptp_ref)) {
648 priv->clk_ptp_rate = clk_get_rate(priv->stmmac_clk);
649 priv->clk_ptp_ref = NULL;
650 } else {
651 clk_prepare_enable(priv->clk_ptp_ref);
652 priv->clk_ptp_rate = clk_get_rate(priv->clk_ptp_ref);
653 }
654
Vince Bridgers7cd01392013-12-20 11:19:34 -0600655 priv->adv_ts = 0;
656 if (priv->dma_cap.atime_stamp && priv->extend_desc)
657 priv->adv_ts = 1;
658
659 if (netif_msg_hw(priv) && priv->dma_cap.time_stamp)
660 pr_debug("IEEE 1588-2002 Time Stamp supported\n");
661
662 if (netif_msg_hw(priv) && priv->adv_ts)
663 pr_debug("IEEE 1588-2008 Advanced Time Stamp supported\n");
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000664
665 priv->hw->ptp = &stmmac_ptp;
666 priv->hwts_tx_en = 0;
667 priv->hwts_rx_en = 0;
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000668
669 return stmmac_ptp_register(priv);
670}
671
672static void stmmac_release_ptp(struct stmmac_priv *priv)
673{
Giuseppe CAVALLARO55664012014-08-27 10:37:49 +0200674 if (priv->clk_ptp_ref)
675 clk_disable_unprepare(priv->clk_ptp_ref);
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000676 stmmac_ptp_unregister(priv);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000677}
678
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700679/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100680 * stmmac_adjust_link - adjusts the link parameters
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700681 * @dev: net device structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100682 * Description: this is the helper called by the physical abstraction layer
683 * drivers to communicate the phy link status. According the speed and duplex
684 * this driver can invoke registered glue-logic as well.
685 * It also invoke the eee initialization because it could happen when switch
686 * on different networks (that are eee capable).
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700687 */
688static void stmmac_adjust_link(struct net_device *dev)
689{
690 struct stmmac_priv *priv = netdev_priv(dev);
691 struct phy_device *phydev = priv->phydev;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700692 unsigned long flags;
693 int new_state = 0;
694 unsigned int fc = priv->flow_ctrl, pause_time = priv->pause;
695
696 if (phydev == NULL)
697 return;
698
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700699 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000700
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700701 if (phydev->link) {
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000702 u32 ctrl = readl(priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700703
704 /* Now we make sure that we can be in full duplex mode.
705 * If not, we operate in half-duplex mode. */
706 if (phydev->duplex != priv->oldduplex) {
707 new_state = 1;
708 if (!(phydev->duplex))
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000709 ctrl &= ~priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700710 else
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000711 ctrl |= priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700712 priv->oldduplex = phydev->duplex;
713 }
714 /* Flow Control operation */
715 if (phydev->pause)
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500716 priv->hw->mac->flow_ctrl(priv->hw, phydev->duplex,
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000717 fc, pause_time);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700718
719 if (phydev->speed != priv->speed) {
720 new_state = 1;
721 switch (phydev->speed) {
722 case 1000:
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000723 if (likely(priv->plat->has_gmac))
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000724 ctrl &= ~priv->hw->link.port;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000725 stmmac_hw_fix_mac_speed(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700726 break;
727 case 100:
728 case 10:
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000729 if (priv->plat->has_gmac) {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000730 ctrl |= priv->hw->link.port;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700731 if (phydev->speed == SPEED_100) {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000732 ctrl |= priv->hw->link.speed;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700733 } else {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000734 ctrl &= ~(priv->hw->link.speed);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700735 }
736 } else {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000737 ctrl &= ~priv->hw->link.port;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700738 }
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000739 stmmac_hw_fix_mac_speed(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700740 break;
741 default:
742 if (netif_msg_link(priv))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000743 pr_warn("%s: Speed (%d) not 10/100\n",
744 dev->name, phydev->speed);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700745 break;
746 }
747
748 priv->speed = phydev->speed;
749 }
750
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000751 writel(ctrl, priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700752
753 if (!priv->oldlink) {
754 new_state = 1;
755 priv->oldlink = 1;
756 }
757 } else if (priv->oldlink) {
758 new_state = 1;
759 priv->oldlink = 0;
760 priv->speed = 0;
761 priv->oldduplex = -1;
762 }
763
764 if (new_state && netif_msg_link(priv))
765 phy_print_status(phydev);
766
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100767 spin_unlock_irqrestore(&priv->lock, flags);
768
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200769 /* At this stage, it could be needed to setup the EEE or adjust some
770 * MAC related HW registers.
771 */
772 priv->eee_enabled = stmmac_eee_init(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700773}
774
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000775/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100776 * stmmac_check_pcs_mode - verify if RGMII/SGMII is supported
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000777 * @priv: driver private structure
778 * Description: this is to verify if the HW supports the PCS.
779 * Physical Coding Sublayer (PCS) interface that can be used when the MAC is
780 * configured for the TBI, RTBI, or SGMII PHY interface.
781 */
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000782static void stmmac_check_pcs_mode(struct stmmac_priv *priv)
783{
784 int interface = priv->plat->interface;
785
786 if (priv->dma_cap.pcs) {
Byungho An0d909dc2013-06-28 16:35:31 +0900787 if ((interface == PHY_INTERFACE_MODE_RGMII) ||
788 (interface == PHY_INTERFACE_MODE_RGMII_ID) ||
789 (interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
790 (interface == PHY_INTERFACE_MODE_RGMII_TXID)) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000791 pr_debug("STMMAC: PCS RGMII support enable\n");
792 priv->pcs = STMMAC_PCS_RGMII;
Byungho An0d909dc2013-06-28 16:35:31 +0900793 } else if (interface == PHY_INTERFACE_MODE_SGMII) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000794 pr_debug("STMMAC: PCS SGMII support enable\n");
795 priv->pcs = STMMAC_PCS_SGMII;
796 }
797 }
798}
799
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700800/**
801 * stmmac_init_phy - PHY initialization
802 * @dev: net device structure
803 * Description: it initializes the driver's PHY state, and attaches the PHY
804 * to the mac driver.
805 * Return value:
806 * 0 on success
807 */
808static int stmmac_init_phy(struct net_device *dev)
809{
810 struct stmmac_priv *priv = netdev_priv(dev);
811 struct phy_device *phydev;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000812 char phy_id_fmt[MII_BUS_ID_SIZE + 3];
Giuseppe CAVALLARO109cdd62010-01-06 23:07:11 +0000813 char bus_id[MII_BUS_ID_SIZE];
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000814 int interface = priv->plat->interface;
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000815 int max_speed = priv->plat->max_speed;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700816 priv->oldlink = 0;
817 priv->speed = 0;
818 priv->oldduplex = -1;
819
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700820 if (priv->plat->phy_node) {
821 phydev = of_phy_connect(dev, priv->plat->phy_node,
822 &stmmac_adjust_link, 0, interface);
823 } else {
824 if (priv->plat->phy_bus_name)
825 snprintf(bus_id, MII_BUS_ID_SIZE, "%s-%x",
826 priv->plat->phy_bus_name, priv->plat->bus_id);
827 else
828 snprintf(bus_id, MII_BUS_ID_SIZE, "stmmac-%x",
829 priv->plat->bus_id);
Srinivas Kandagatlaf142af22012-04-04 04:33:19 +0000830
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700831 snprintf(phy_id_fmt, MII_BUS_ID_SIZE + 3, PHY_ID_FMT, bus_id,
832 priv->plat->phy_addr);
833 pr_debug("stmmac_init_phy: trying to attach to %s\n",
834 phy_id_fmt);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700835
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700836 phydev = phy_connect(dev, phy_id_fmt, &stmmac_adjust_link,
837 interface);
838 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700839
840 if (IS_ERR(phydev)) {
841 pr_err("%s: Could not attach to PHY\n", dev->name);
842 return PTR_ERR(phydev);
843 }
844
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000845 /* Stop Advertising 1000BASE Capability if interface is not GMII */
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000846 if ((interface == PHY_INTERFACE_MODE_MII) ||
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000847 (interface == PHY_INTERFACE_MODE_RMII) ||
Pavel Macheka77e4ac2014-08-25 13:31:16 +0200848 (max_speed < 1000 && max_speed > 0))
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000849 phydev->advertising &= ~(SUPPORTED_1000baseT_Half |
850 SUPPORTED_1000baseT_Full);
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000851
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700852 /*
853 * Broken HW is sometimes missing the pull-up resistor on the
854 * MDIO line, which results in reads to non-existent devices returning
855 * 0 rather than 0xffff. Catch this here and treat 0 as a non-existent
856 * device as well.
857 * Note: phydev->phy_id is the result of reading the UID PHY registers.
858 */
Mathieu Olivari27732382015-05-27 11:02:48 -0700859 if (!priv->plat->phy_node && phydev->phy_id == 0) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700860 phy_disconnect(phydev);
861 return -ENODEV;
862 }
863 pr_debug("stmmac_init_phy: %s: attached to PHY (UID 0x%x)"
Giuseppe CAVALLARO36bcfe72011-07-20 00:05:23 +0000864 " Link = %d\n", dev->name, phydev->phy_id, phydev->link);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700865
866 priv->phydev = phydev;
867
868 return 0;
869}
870
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700871/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100872 * stmmac_display_ring - display ring
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000873 * @head: pointer to the head of the ring passed.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700874 * @size: size of the ring.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000875 * @extend_desc: to verify if extended descriptors are used.
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000876 * Description: display the control/status and buffer descriptors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700877 */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000878static void stmmac_display_ring(void *head, int size, int extend_desc)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700879{
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700880 int i;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000881 struct dma_extended_desc *ep = (struct dma_extended_desc *)head;
882 struct dma_desc *p = (struct dma_desc *)head;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000883
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700884 for (i = 0; i < size; i++) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000885 u64 x;
886 if (extend_desc) {
887 x = *(u64 *) ep;
888 pr_info("%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000889 i, (unsigned int)virt_to_phys(ep),
890 (unsigned int)x, (unsigned int)(x >> 32),
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000891 ep->basic.des2, ep->basic.des3);
892 ep++;
893 } else {
894 x = *(u64 *) p;
895 pr_info("%d [0x%x]: 0x%x 0x%x 0x%x 0x%x",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000896 i, (unsigned int)virt_to_phys(p),
897 (unsigned int)x, (unsigned int)(x >> 32),
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000898 p->des2, p->des3);
899 p++;
900 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700901 pr_info("\n");
902 }
903}
904
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000905static void stmmac_display_rings(struct stmmac_priv *priv)
906{
907 unsigned int txsize = priv->dma_tx_size;
908 unsigned int rxsize = priv->dma_rx_size;
909
910 if (priv->extend_desc) {
911 pr_info("Extended RX descriptor ring:\n");
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000912 stmmac_display_ring((void *)priv->dma_erx, rxsize, 1);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000913 pr_info("Extended TX descriptor ring:\n");
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000914 stmmac_display_ring((void *)priv->dma_etx, txsize, 1);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000915 } else {
916 pr_info("RX descriptor ring:\n");
917 stmmac_display_ring((void *)priv->dma_rx, rxsize, 0);
918 pr_info("TX descriptor ring:\n");
919 stmmac_display_ring((void *)priv->dma_tx, txsize, 0);
920 }
921}
922
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000923static int stmmac_set_bfsize(int mtu, int bufsize)
924{
925 int ret = bufsize;
926
927 if (mtu >= BUF_SIZE_4KiB)
928 ret = BUF_SIZE_8KiB;
929 else if (mtu >= BUF_SIZE_2KiB)
930 ret = BUF_SIZE_4KiB;
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100931 else if (mtu > DEFAULT_BUFSIZE)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000932 ret = BUF_SIZE_2KiB;
933 else
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100934 ret = DEFAULT_BUFSIZE;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000935
936 return ret;
937}
938
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000939/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100940 * stmmac_clear_descriptors - clear descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000941 * @priv: driver private structure
942 * Description: this function is called to clear the tx and rx descriptors
943 * in case of both basic and extended descriptors are used.
944 */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000945static void stmmac_clear_descriptors(struct stmmac_priv *priv)
946{
947 int i;
948 unsigned int txsize = priv->dma_tx_size;
949 unsigned int rxsize = priv->dma_rx_size;
950
951 /* Clear the Rx/Tx descriptors */
952 for (i = 0; i < rxsize; i++)
953 if (priv->extend_desc)
954 priv->hw->desc->init_rx_desc(&priv->dma_erx[i].basic,
955 priv->use_riwt, priv->mode,
956 (i == rxsize - 1));
957 else
958 priv->hw->desc->init_rx_desc(&priv->dma_rx[i],
959 priv->use_riwt, priv->mode,
960 (i == rxsize - 1));
961 for (i = 0; i < txsize; i++)
962 if (priv->extend_desc)
963 priv->hw->desc->init_tx_desc(&priv->dma_etx[i].basic,
964 priv->mode,
965 (i == txsize - 1));
966 else
967 priv->hw->desc->init_tx_desc(&priv->dma_tx[i],
968 priv->mode,
969 (i == txsize - 1));
970}
971
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100972/**
973 * stmmac_init_rx_buffers - init the RX descriptor buffer.
974 * @priv: driver private structure
975 * @p: descriptor pointer
976 * @i: descriptor index
977 * @flags: gfp flag.
978 * Description: this function is called to allocate a receive buffer, perform
979 * the DMA mapping and init the descriptor.
980 */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000981static int stmmac_init_rx_buffers(struct stmmac_priv *priv, struct dma_desc *p,
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +0100982 int i, gfp_t flags)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000983{
984 struct sk_buff *skb;
985
Vineet Gupta4ec49a32015-05-20 12:04:40 +0530986 skb = __netdev_alloc_skb_ip_align(priv->dev, priv->dma_buf_sz, flags);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200987 if (!skb) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000988 pr_err("%s: Rx init fails; skb is NULL\n", __func__);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200989 return -ENOMEM;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000990 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000991 priv->rx_skbuff[i] = skb;
992 priv->rx_skbuff_dma[i] = dma_map_single(priv->device, skb->data,
993 priv->dma_buf_sz,
994 DMA_FROM_DEVICE);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200995 if (dma_mapping_error(priv->device, priv->rx_skbuff_dma[i])) {
996 pr_err("%s: DMA mapping error\n", __func__);
997 dev_kfree_skb_any(skb);
998 return -EINVAL;
999 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001000
1001 p->des2 = priv->rx_skbuff_dma[i];
1002
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001003 if ((priv->hw->mode->init_desc3) &&
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001004 (priv->dma_buf_sz == BUF_SIZE_16KiB))
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001005 priv->hw->mode->init_desc3(p);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001006
1007 return 0;
1008}
1009
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001010static void stmmac_free_rx_buffers(struct stmmac_priv *priv, int i)
1011{
1012 if (priv->rx_skbuff[i]) {
1013 dma_unmap_single(priv->device, priv->rx_skbuff_dma[i],
1014 priv->dma_buf_sz, DMA_FROM_DEVICE);
1015 dev_kfree_skb_any(priv->rx_skbuff[i]);
1016 }
1017 priv->rx_skbuff[i] = NULL;
1018}
1019
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001020/**
1021 * init_dma_desc_rings - init the RX/TX descriptor rings
1022 * @dev: net device structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001023 * @flags: gfp flag.
1024 * Description: this function initializes the DMA RX/TX descriptors
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001025 * and allocates the socket buffers. It suppors the chained and ring
1026 * modes.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001027 */
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01001028static int init_dma_desc_rings(struct net_device *dev, gfp_t flags)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001029{
1030 int i;
1031 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001032 unsigned int txsize = priv->dma_tx_size;
1033 unsigned int rxsize = priv->dma_rx_size;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001034 unsigned int bfsize = 0;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001035 int ret = -ENOMEM;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001036
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001037 if (priv->hw->mode->set_16kib_bfsize)
1038 bfsize = priv->hw->mode->set_16kib_bfsize(dev->mtu);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001039
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001040 if (bfsize < BUF_SIZE_16KiB)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001041 bfsize = stmmac_set_bfsize(dev->mtu, priv->dma_buf_sz);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001042
Vince Bridgers2618abb2014-01-20 05:39:01 -06001043 priv->dma_buf_sz = bfsize;
1044
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001045 if (netif_msg_probe(priv))
1046 pr_debug("%s: txsize %d, rxsize %d, bfsize %d\n", __func__,
1047 txsize, rxsize, bfsize);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001048
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001049 if (netif_msg_probe(priv)) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001050 pr_debug("(%s) dma_rx_phy=0x%08x dma_tx_phy=0x%08x\n", __func__,
1051 (u32) priv->dma_rx_phy, (u32) priv->dma_tx_phy);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001052
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001053 /* RX INITIALIZATION */
1054 pr_debug("\tSKB addresses:\nskb\t\tskb data\tdma data\n");
1055 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001056 for (i = 0; i < rxsize; i++) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001057 struct dma_desc *p;
1058 if (priv->extend_desc)
1059 p = &((priv->dma_erx + i)->basic);
1060 else
1061 p = priv->dma_rx + i;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001062
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01001063 ret = stmmac_init_rx_buffers(priv, p, i, flags);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001064 if (ret)
1065 goto err_init_rx_buffers;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001066
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001067 if (netif_msg_probe(priv))
1068 pr_debug("[%p]\t[%p]\t[%x]\n", priv->rx_skbuff[i],
1069 priv->rx_skbuff[i]->data,
1070 (unsigned int)priv->rx_skbuff_dma[i]);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001071 }
1072 priv->cur_rx = 0;
1073 priv->dirty_rx = (unsigned int)(i - rxsize);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001074 buf_sz = bfsize;
1075
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001076 /* Setup the chained descriptor addresses */
1077 if (priv->mode == STMMAC_CHAIN_MODE) {
1078 if (priv->extend_desc) {
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001079 priv->hw->mode->init(priv->dma_erx, priv->dma_rx_phy,
1080 rxsize, 1);
1081 priv->hw->mode->init(priv->dma_etx, priv->dma_tx_phy,
1082 txsize, 1);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001083 } else {
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001084 priv->hw->mode->init(priv->dma_rx, priv->dma_rx_phy,
1085 rxsize, 0);
1086 priv->hw->mode->init(priv->dma_tx, priv->dma_tx_phy,
1087 txsize, 0);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001088 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001089 }
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001090
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001091 /* TX INITIALIZATION */
1092 for (i = 0; i < txsize; i++) {
1093 struct dma_desc *p;
1094 if (priv->extend_desc)
1095 p = &((priv->dma_etx + i)->basic);
1096 else
1097 p = priv->dma_tx + i;
1098 p->des2 = 0;
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001099 priv->tx_skbuff_dma[i].buf = 0;
1100 priv->tx_skbuff_dma[i].map_as_page = false;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001101 priv->tx_skbuff[i] = NULL;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001102 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001103
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001104 priv->dirty_tx = 0;
1105 priv->cur_tx = 0;
Beniamino Galvani38979572015-01-21 19:07:27 +01001106 netdev_reset_queue(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001107
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001108 stmmac_clear_descriptors(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001109
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001110 if (netif_msg_hw(priv))
1111 stmmac_display_rings(priv);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001112
1113 return 0;
1114err_init_rx_buffers:
1115 while (--i >= 0)
1116 stmmac_free_rx_buffers(priv, i);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001117 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001118}
1119
1120static void dma_free_rx_skbufs(struct stmmac_priv *priv)
1121{
1122 int i;
1123
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001124 for (i = 0; i < priv->dma_rx_size; i++)
1125 stmmac_free_rx_buffers(priv, i);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001126}
1127
1128static void dma_free_tx_skbufs(struct stmmac_priv *priv)
1129{
1130 int i;
1131
1132 for (i = 0; i < priv->dma_tx_size; i++) {
damuzi00075e43642014-01-17 23:47:59 +08001133 struct dma_desc *p;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001134
damuzi00075e43642014-01-17 23:47:59 +08001135 if (priv->extend_desc)
1136 p = &((priv->dma_etx + i)->basic);
1137 else
1138 p = priv->dma_tx + i;
1139
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001140 if (priv->tx_skbuff_dma[i].buf) {
1141 if (priv->tx_skbuff_dma[i].map_as_page)
1142 dma_unmap_page(priv->device,
1143 priv->tx_skbuff_dma[i].buf,
1144 priv->hw->desc->get_tx_len(p),
1145 DMA_TO_DEVICE);
1146 else
1147 dma_unmap_single(priv->device,
1148 priv->tx_skbuff_dma[i].buf,
1149 priv->hw->desc->get_tx_len(p),
1150 DMA_TO_DEVICE);
damuzi00075e43642014-01-17 23:47:59 +08001151 }
1152
1153 if (priv->tx_skbuff[i] != NULL) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001154 dev_kfree_skb_any(priv->tx_skbuff[i]);
1155 priv->tx_skbuff[i] = NULL;
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001156 priv->tx_skbuff_dma[i].buf = 0;
1157 priv->tx_skbuff_dma[i].map_as_page = false;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001158 }
1159 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001160}
1161
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001162/**
1163 * alloc_dma_desc_resources - alloc TX/RX resources.
1164 * @priv: private structure
1165 * Description: according to which descriptor can be used (extend or basic)
1166 * this function allocates the resources for TX and RX paths. In case of
1167 * reception, for example, it pre-allocated the RX socket buffer in order to
1168 * allow zero-copy mechanism.
1169 */
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001170static int alloc_dma_desc_resources(struct stmmac_priv *priv)
1171{
1172 unsigned int txsize = priv->dma_tx_size;
1173 unsigned int rxsize = priv->dma_rx_size;
1174 int ret = -ENOMEM;
1175
1176 priv->rx_skbuff_dma = kmalloc_array(rxsize, sizeof(dma_addr_t),
1177 GFP_KERNEL);
1178 if (!priv->rx_skbuff_dma)
1179 return -ENOMEM;
1180
1181 priv->rx_skbuff = kmalloc_array(rxsize, sizeof(struct sk_buff *),
1182 GFP_KERNEL);
1183 if (!priv->rx_skbuff)
1184 goto err_rx_skbuff;
1185
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001186 priv->tx_skbuff_dma = kmalloc_array(txsize,
1187 sizeof(*priv->tx_skbuff_dma),
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001188 GFP_KERNEL);
1189 if (!priv->tx_skbuff_dma)
1190 goto err_tx_skbuff_dma;
1191
1192 priv->tx_skbuff = kmalloc_array(txsize, sizeof(struct sk_buff *),
1193 GFP_KERNEL);
1194 if (!priv->tx_skbuff)
1195 goto err_tx_skbuff;
1196
1197 if (priv->extend_desc) {
Alexey Brodkinf1590672015-06-24 11:47:41 +03001198 priv->dma_erx = dma_zalloc_coherent(priv->device, rxsize *
1199 sizeof(struct
1200 dma_extended_desc),
1201 &priv->dma_rx_phy,
1202 GFP_KERNEL);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001203 if (!priv->dma_erx)
1204 goto err_dma;
1205
Alexey Brodkinf1590672015-06-24 11:47:41 +03001206 priv->dma_etx = dma_zalloc_coherent(priv->device, txsize *
1207 sizeof(struct
1208 dma_extended_desc),
1209 &priv->dma_tx_phy,
1210 GFP_KERNEL);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001211 if (!priv->dma_etx) {
1212 dma_free_coherent(priv->device, priv->dma_rx_size *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001213 sizeof(struct dma_extended_desc),
1214 priv->dma_erx, priv->dma_rx_phy);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001215 goto err_dma;
1216 }
1217 } else {
Alexey Brodkinf1590672015-06-24 11:47:41 +03001218 priv->dma_rx = dma_zalloc_coherent(priv->device, rxsize *
1219 sizeof(struct dma_desc),
1220 &priv->dma_rx_phy,
1221 GFP_KERNEL);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001222 if (!priv->dma_rx)
1223 goto err_dma;
1224
Alexey Brodkinf1590672015-06-24 11:47:41 +03001225 priv->dma_tx = dma_zalloc_coherent(priv->device, txsize *
1226 sizeof(struct dma_desc),
1227 &priv->dma_tx_phy,
1228 GFP_KERNEL);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001229 if (!priv->dma_tx) {
1230 dma_free_coherent(priv->device, priv->dma_rx_size *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001231 sizeof(struct dma_desc),
1232 priv->dma_rx, priv->dma_rx_phy);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001233 goto err_dma;
1234 }
1235 }
1236
1237 return 0;
1238
1239err_dma:
1240 kfree(priv->tx_skbuff);
1241err_tx_skbuff:
1242 kfree(priv->tx_skbuff_dma);
1243err_tx_skbuff_dma:
1244 kfree(priv->rx_skbuff);
1245err_rx_skbuff:
1246 kfree(priv->rx_skbuff_dma);
1247 return ret;
1248}
1249
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001250static void free_dma_desc_resources(struct stmmac_priv *priv)
1251{
1252 /* Release the DMA TX/RX socket buffers */
1253 dma_free_rx_skbufs(priv);
1254 dma_free_tx_skbufs(priv);
1255
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001256 /* Free DMA regions of consistent memory previously allocated */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001257 if (!priv->extend_desc) {
1258 dma_free_coherent(priv->device,
1259 priv->dma_tx_size * sizeof(struct dma_desc),
1260 priv->dma_tx, priv->dma_tx_phy);
1261 dma_free_coherent(priv->device,
1262 priv->dma_rx_size * sizeof(struct dma_desc),
1263 priv->dma_rx, priv->dma_rx_phy);
1264 } else {
1265 dma_free_coherent(priv->device, priv->dma_tx_size *
1266 sizeof(struct dma_extended_desc),
1267 priv->dma_etx, priv->dma_tx_phy);
1268 dma_free_coherent(priv->device, priv->dma_rx_size *
1269 sizeof(struct dma_extended_desc),
1270 priv->dma_erx, priv->dma_rx_phy);
1271 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001272 kfree(priv->rx_skbuff_dma);
1273 kfree(priv->rx_skbuff);
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001274 kfree(priv->tx_skbuff_dma);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001275 kfree(priv->tx_skbuff);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001276}
1277
1278/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001279 * stmmac_dma_operation_mode - HW DMA operation mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001280 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001281 * Description: it is used for configuring the DMA operation mode register in
1282 * order to program the tx/rx DMA thresholds or Store-And-Forward mode.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001283 */
1284static void stmmac_dma_operation_mode(struct stmmac_priv *priv)
1285{
Vince Bridgersf88203a2015-04-15 11:17:42 -05001286 int rxfifosz = priv->plat->rx_fifo_size;
1287
Sonic Zhange2a240c2013-08-28 18:55:39 +08001288 if (priv->plat->force_thresh_dma_mode)
Vince Bridgersf88203a2015-04-15 11:17:42 -05001289 priv->hw->dma->dma_mode(priv->ioaddr, tc, tc, rxfifosz);
Sonic Zhange2a240c2013-08-28 18:55:39 +08001290 else if (priv->plat->force_sf_dma_mode || priv->plat->tx_coe) {
Srinivas Kandagatla61b80132011-07-17 20:54:09 +00001291 /*
1292 * In case of GMAC, SF mode can be enabled
1293 * to perform the TX COE in HW. This depends on:
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00001294 * 1) TX COE if actually supported
1295 * 2) There is no bugged Jumbo frame support
1296 * that needs to not insert csum in the TDES.
1297 */
Vince Bridgersf88203a2015-04-15 11:17:42 -05001298 priv->hw->dma->dma_mode(priv->ioaddr, SF_DMA_MODE, SF_DMA_MODE,
1299 rxfifosz);
Sonic Zhangb2dec112015-01-30 13:49:32 +08001300 priv->xstats.threshold = SF_DMA_MODE;
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00001301 } else
Vince Bridgersf88203a2015-04-15 11:17:42 -05001302 priv->hw->dma->dma_mode(priv->ioaddr, tc, SF_DMA_MODE,
1303 rxfifosz);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001304}
1305
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001306/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001307 * stmmac_tx_clean - to manage the transmission completion
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001308 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001309 * Description: it reclaims the transmit resources after transmission completes.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001310 */
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001311static void stmmac_tx_clean(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001312{
1313 unsigned int txsize = priv->dma_tx_size;
Beniamino Galvani38979572015-01-21 19:07:27 +01001314 unsigned int bytes_compl = 0, pkts_compl = 0;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001315
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00001316 spin_lock(&priv->tx_lock);
1317
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001318 priv->xstats.tx_clean++;
1319
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001320 while (priv->dirty_tx != priv->cur_tx) {
1321 int last;
1322 unsigned int entry = priv->dirty_tx % txsize;
1323 struct sk_buff *skb = priv->tx_skbuff[entry];
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001324 struct dma_desc *p;
1325
1326 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001327 p = (struct dma_desc *)(priv->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001328 else
1329 p = priv->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001330
1331 /* Check if the descriptor is owned by the DMA. */
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +00001332 if (priv->hw->desc->get_tx_owner(p))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001333 break;
1334
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001335 /* Verify tx error by looking at the last segment. */
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +00001336 last = priv->hw->desc->get_tx_ls(p);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001337 if (likely(last)) {
1338 int tx_error =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001339 priv->hw->desc->tx_status(&priv->dev->stats,
1340 &priv->xstats, p,
1341 priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001342 if (likely(tx_error == 0)) {
1343 priv->dev->stats.tx_packets++;
1344 priv->xstats.tx_pkt_n++;
1345 } else
1346 priv->dev->stats.tx_errors++;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00001347
1348 stmmac_get_tx_hwtstamp(priv, entry, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001349 }
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001350 if (netif_msg_tx_done(priv))
1351 pr_debug("%s: curr %d, dirty %d\n", __func__,
1352 priv->cur_tx, priv->dirty_tx);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001353
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001354 if (likely(priv->tx_skbuff_dma[entry].buf)) {
1355 if (priv->tx_skbuff_dma[entry].map_as_page)
1356 dma_unmap_page(priv->device,
1357 priv->tx_skbuff_dma[entry].buf,
1358 priv->hw->desc->get_tx_len(p),
1359 DMA_TO_DEVICE);
1360 else
1361 dma_unmap_single(priv->device,
1362 priv->tx_skbuff_dma[entry].buf,
1363 priv->hw->desc->get_tx_len(p),
1364 DMA_TO_DEVICE);
1365 priv->tx_skbuff_dma[entry].buf = 0;
1366 priv->tx_skbuff_dma[entry].map_as_page = false;
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001367 }
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001368 priv->hw->mode->clean_desc3(priv, p);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001369
1370 if (likely(skb != NULL)) {
Beniamino Galvani38979572015-01-21 19:07:27 +01001371 pkts_compl++;
1372 bytes_compl += skb->len;
Eric W. Biederman7c565c32014-03-15 18:11:09 -07001373 dev_consume_skb_any(skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001374 priv->tx_skbuff[entry] = NULL;
1375 }
1376
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001377 priv->hw->desc->release_tx_desc(p, priv->mode);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001378
Giuseppe CAVALLARO13497f52012-06-04 06:36:22 +00001379 priv->dirty_tx++;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001380 }
Beniamino Galvani38979572015-01-21 19:07:27 +01001381
1382 netdev_completed_queue(priv->dev, pkts_compl, bytes_compl);
1383
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001384 if (unlikely(netif_queue_stopped(priv->dev) &&
1385 stmmac_tx_avail(priv) > STMMAC_TX_THRESH(priv))) {
1386 netif_tx_lock(priv->dev);
1387 if (netif_queue_stopped(priv->dev) &&
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001388 stmmac_tx_avail(priv) > STMMAC_TX_THRESH(priv)) {
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001389 if (netif_msg_tx_done(priv))
1390 pr_debug("%s: restart transmit\n", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001391 netif_wake_queue(priv->dev);
1392 }
1393 netif_tx_unlock(priv->dev);
1394 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001395
1396 if ((priv->eee_enabled) && (!priv->tx_path_in_lpi_mode)) {
1397 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +02001398 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001399 }
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00001400 spin_unlock(&priv->tx_lock);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001401}
1402
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001403static inline void stmmac_enable_dma_irq(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001404{
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00001405 priv->hw->dma->enable_dma_irq(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001406}
1407
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001408static inline void stmmac_disable_dma_irq(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001409{
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00001410 priv->hw->dma->disable_dma_irq(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001411}
1412
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001413/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001414 * stmmac_tx_err - to manage the tx error
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001415 * @priv: driver private structure
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001416 * Description: it cleans the descriptors and restarts the transmission
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001417 * in case of transmission errors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001418 */
1419static void stmmac_tx_err(struct stmmac_priv *priv)
1420{
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001421 int i;
1422 int txsize = priv->dma_tx_size;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001423 netif_stop_queue(priv->dev);
1424
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001425 priv->hw->dma->stop_tx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001426 dma_free_tx_skbufs(priv);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001427 for (i = 0; i < txsize; i++)
1428 if (priv->extend_desc)
1429 priv->hw->desc->init_tx_desc(&priv->dma_etx[i].basic,
1430 priv->mode,
1431 (i == txsize - 1));
1432 else
1433 priv->hw->desc->init_tx_desc(&priv->dma_tx[i],
1434 priv->mode,
1435 (i == txsize - 1));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001436 priv->dirty_tx = 0;
1437 priv->cur_tx = 0;
Beniamino Galvani38979572015-01-21 19:07:27 +01001438 netdev_reset_queue(priv->dev);
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001439 priv->hw->dma->start_tx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001440
1441 priv->dev->stats.tx_errors++;
1442 netif_wake_queue(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001443}
1444
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001445/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001446 * stmmac_dma_interrupt - DMA ISR
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001447 * @priv: driver private structure
1448 * Description: this is the DMA ISR. It is called by the main ISR.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001449 * It calls the dwmac dma routine and schedule poll method in case of some
1450 * work can be done.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001451 */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001452static void stmmac_dma_interrupt(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001453{
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001454 int status;
Vince Bridgersf88203a2015-04-15 11:17:42 -05001455 int rxfifosz = priv->plat->rx_fifo_size;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001456
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001457 status = priv->hw->dma->dma_interrupt(priv->ioaddr, &priv->xstats);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001458 if (likely((status & handle_rx)) || (status & handle_tx)) {
1459 if (likely(napi_schedule_prep(&priv->napi))) {
1460 stmmac_disable_dma_irq(priv);
1461 __napi_schedule(&priv->napi);
1462 }
1463 }
1464 if (unlikely(status & tx_hard_error_bump_tc)) {
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001465 /* Try to bump up the dma threshold on this failure */
Sonic Zhangb2dec112015-01-30 13:49:32 +08001466 if (unlikely(priv->xstats.threshold != SF_DMA_MODE) &&
1467 (tc <= 256)) {
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001468 tc += 64;
Sonic Zhangc405abe2015-01-22 14:55:56 +08001469 if (priv->plat->force_thresh_dma_mode)
Vince Bridgersf88203a2015-04-15 11:17:42 -05001470 priv->hw->dma->dma_mode(priv->ioaddr, tc, tc,
1471 rxfifosz);
Sonic Zhangc405abe2015-01-22 14:55:56 +08001472 else
1473 priv->hw->dma->dma_mode(priv->ioaddr, tc,
Vince Bridgersf88203a2015-04-15 11:17:42 -05001474 SF_DMA_MODE, rxfifosz);
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001475 priv->xstats.threshold = tc;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001476 }
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001477 } else if (unlikely(status == tx_hard_error))
1478 stmmac_tx_err(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001479}
1480
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001481/**
1482 * stmmac_mmc_setup: setup the Mac Management Counters (MMC)
1483 * @priv: driver private structure
1484 * Description: this masks the MMC irq, in fact, the counters are managed in SW.
1485 */
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001486static void stmmac_mmc_setup(struct stmmac_priv *priv)
1487{
1488 unsigned int mode = MMC_CNTRL_RESET_ON_READ | MMC_CNTRL_COUNTER_RESET |
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001489 MMC_CNTRL_PRESET | MMC_CNTRL_FULL_HALF_PRESET;
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001490
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001491 dwmac_mmc_intr_all_mask(priv->ioaddr);
Giuseppe CAVALLARO4f795b22011-11-18 05:00:20 +00001492
1493 if (priv->dma_cap.rmon) {
1494 dwmac_mmc_ctrl(priv->ioaddr, mode);
1495 memset(&priv->mmc, 0, sizeof(struct stmmac_counters));
1496 } else
Stefan Roeseaae54cf2012-01-10 01:47:51 +00001497 pr_info(" No MAC Management Counters available\n");
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001498}
1499
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001500/**
1501 * stmmac_get_synopsys_id - return the SYINID.
1502 * @priv: driver private structure
1503 * Description: this simple function is to decode and return the SYINID
1504 * starting from the HW core register.
1505 */
Giuseppe CAVALLAROf0b9d782011-09-01 21:51:40 +00001506static u32 stmmac_get_synopsys_id(struct stmmac_priv *priv)
1507{
1508 u32 hwid = priv->hw->synopsys_uid;
1509
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001510 /* Check Synopsys Id (not available on old chips) */
Giuseppe CAVALLAROf0b9d782011-09-01 21:51:40 +00001511 if (likely(hwid)) {
1512 u32 uid = ((hwid & 0x0000ff00) >> 8);
1513 u32 synid = (hwid & 0x000000ff);
1514
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00001515 pr_info("stmmac - user ID: 0x%x, Synopsys ID: 0x%x\n",
Giuseppe CAVALLAROf0b9d782011-09-01 21:51:40 +00001516 uid, synid);
1517
1518 return synid;
1519 }
1520 return 0;
1521}
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001522
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001523/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001524 * stmmac_selec_desc_mode - to select among: normal/alternate/extend descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001525 * @priv: driver private structure
1526 * Description: select the Enhanced/Alternate or Normal descriptors.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001527 * In case of Enhanced/Alternate, it checks if the extended descriptors are
1528 * supported by the HW capability register.
Giuseppe CAVALLAROff3dd782012-06-04 19:22:55 +00001529 */
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001530static void stmmac_selec_desc_mode(struct stmmac_priv *priv)
1531{
1532 if (priv->plat->enh_desc) {
1533 pr_info(" Enhanced/Alternate descriptors\n");
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001534
1535 /* GMAC older than 3.50 has no extended descriptors */
1536 if (priv->synopsys_id >= DWMAC_CORE_3_50) {
1537 pr_info("\tEnabled extended descriptors\n");
1538 priv->extend_desc = 1;
1539 } else
1540 pr_warn("Extended descriptors not supported\n");
1541
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001542 priv->hw->desc = &enh_desc_ops;
1543 } else {
1544 pr_info(" Normal descriptors\n");
1545 priv->hw->desc = &ndesc_ops;
1546 }
1547}
1548
1549/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001550 * stmmac_get_hw_features - get MAC capabilities from the HW cap. register.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001551 * @priv: driver private structure
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001552 * Description:
1553 * new GMAC chip generations have a new register to indicate the
1554 * presence of the optional feature/functions.
1555 * This can be also used to override the value passed through the
1556 * platform and necessary for old MAC10/100 and GMAC chips.
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001557 */
1558static int stmmac_get_hw_features(struct stmmac_priv *priv)
1559{
Giuseppe CAVALLARO5e6efe82011-10-26 19:43:07 +00001560 u32 hw_cap = 0;
Giuseppe CAVALLARO3c20f722011-10-26 19:43:09 +00001561
Giuseppe CAVALLARO5e6efe82011-10-26 19:43:07 +00001562 if (priv->hw->dma->get_hw_feature) {
1563 hw_cap = priv->hw->dma->get_hw_feature(priv->ioaddr);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001564
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001565 priv->dma_cap.mbps_10_100 = (hw_cap & DMA_HW_FEAT_MIISEL);
1566 priv->dma_cap.mbps_1000 = (hw_cap & DMA_HW_FEAT_GMIISEL) >> 1;
1567 priv->dma_cap.half_duplex = (hw_cap & DMA_HW_FEAT_HDSEL) >> 2;
1568 priv->dma_cap.hash_filter = (hw_cap & DMA_HW_FEAT_HASHSEL) >> 4;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001569 priv->dma_cap.multi_addr = (hw_cap & DMA_HW_FEAT_ADDMAC) >> 5;
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001570 priv->dma_cap.pcs = (hw_cap & DMA_HW_FEAT_PCSSEL) >> 6;
1571 priv->dma_cap.sma_mdio = (hw_cap & DMA_HW_FEAT_SMASEL) >> 8;
1572 priv->dma_cap.pmt_remote_wake_up =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001573 (hw_cap & DMA_HW_FEAT_RWKSEL) >> 9;
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001574 priv->dma_cap.pmt_magic_frame =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001575 (hw_cap & DMA_HW_FEAT_MGKSEL) >> 10;
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001576 /* MMC */
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001577 priv->dma_cap.rmon = (hw_cap & DMA_HW_FEAT_MMCSEL) >> 11;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001578 /* IEEE 1588-2002 */
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001579 priv->dma_cap.time_stamp =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001580 (hw_cap & DMA_HW_FEAT_TSVER1SEL) >> 12;
1581 /* IEEE 1588-2008 */
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001582 priv->dma_cap.atime_stamp =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001583 (hw_cap & DMA_HW_FEAT_TSVER2SEL) >> 13;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001584 /* 802.3az - Energy-Efficient Ethernet (EEE) */
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001585 priv->dma_cap.eee = (hw_cap & DMA_HW_FEAT_EEESEL) >> 14;
1586 priv->dma_cap.av = (hw_cap & DMA_HW_FEAT_AVSEL) >> 15;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001587 /* TX and RX csum */
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001588 priv->dma_cap.tx_coe = (hw_cap & DMA_HW_FEAT_TXCOESEL) >> 16;
1589 priv->dma_cap.rx_coe_type1 =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001590 (hw_cap & DMA_HW_FEAT_RXTYP1COE) >> 17;
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001591 priv->dma_cap.rx_coe_type2 =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001592 (hw_cap & DMA_HW_FEAT_RXTYP2COE) >> 18;
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001593 priv->dma_cap.rxfifo_over_2048 =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001594 (hw_cap & DMA_HW_FEAT_RXFIFOSIZE) >> 19;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001595 /* TX and RX number of channels */
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001596 priv->dma_cap.number_rx_channel =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001597 (hw_cap & DMA_HW_FEAT_RXCHCNT) >> 20;
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001598 priv->dma_cap.number_tx_channel =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001599 (hw_cap & DMA_HW_FEAT_TXCHCNT) >> 22;
1600 /* Alternate (enhanced) DESC mode */
1601 priv->dma_cap.enh_desc = (hw_cap & DMA_HW_FEAT_ENHDESSEL) >> 24;
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001602 }
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001603
1604 return hw_cap;
1605}
1606
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001607/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001608 * stmmac_check_ether_addr - check if the MAC addr is valid
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001609 * @priv: driver private structure
1610 * Description:
1611 * it is to verify if the MAC address is valid, in case of failures it
1612 * generates a random MAC address
1613 */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001614static void stmmac_check_ether_addr(struct stmmac_priv *priv)
1615{
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001616 if (!is_valid_ether_addr(priv->dev->dev_addr)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001617 priv->hw->mac->get_umac_addr(priv->hw,
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001618 priv->dev->dev_addr, 0);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001619 if (!is_valid_ether_addr(priv->dev->dev_addr))
Danny Kukawkaf2cedb62012-02-15 06:45:39 +00001620 eth_hw_addr_random(priv->dev);
Hans de Goedec88460b2014-01-26 15:50:44 +01001621 pr_info("%s: device MAC address %pM\n", priv->dev->name,
1622 priv->dev->dev_addr);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001623 }
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001624}
1625
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001626/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001627 * stmmac_init_dma_engine - DMA init.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001628 * @priv: driver private structure
1629 * Description:
1630 * It inits the DMA invoking the specific MAC/GMAC callback.
1631 * Some DMA parameters can be passed from the platform;
1632 * in case of these are not passed a default is kept for the MAC or GMAC.
1633 */
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001634static int stmmac_init_dma_engine(struct stmmac_priv *priv)
1635{
1636 int pbl = DEFAULT_DMA_PBL, fixed_burst = 0, burst_len = 0;
Giuseppe CAVALLAROb9cde0a2012-05-13 22:18:42 +00001637 int mixed_burst = 0;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001638 int atds = 0;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001639
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001640 if (priv->plat->dma_cfg) {
1641 pbl = priv->plat->dma_cfg->pbl;
1642 fixed_burst = priv->plat->dma_cfg->fixed_burst;
Giuseppe CAVALLAROb9cde0a2012-05-13 22:18:42 +00001643 mixed_burst = priv->plat->dma_cfg->mixed_burst;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001644 burst_len = priv->plat->dma_cfg->burst_len;
1645 }
1646
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001647 if (priv->extend_desc && (priv->mode == STMMAC_RING_MODE))
1648 atds = 1;
1649
Giuseppe CAVALLAROb9cde0a2012-05-13 22:18:42 +00001650 return priv->hw->dma->init(priv->ioaddr, pbl, fixed_burst, mixed_burst,
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001651 burst_len, priv->dma_tx_phy,
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001652 priv->dma_rx_phy, atds);
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001653}
1654
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001655/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001656 * stmmac_tx_timer - mitigation sw timer for tx.
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001657 * @data: data pointer
1658 * Description:
1659 * This is the timer handler to directly invoke the stmmac_tx_clean.
1660 */
1661static void stmmac_tx_timer(unsigned long data)
1662{
1663 struct stmmac_priv *priv = (struct stmmac_priv *)data;
1664
1665 stmmac_tx_clean(priv);
1666}
1667
1668/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001669 * stmmac_init_tx_coalesce - init tx mitigation options.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001670 * @priv: driver private structure
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001671 * Description:
1672 * This inits the transmit coalesce parameters: i.e. timer rate,
1673 * timer handler and default threshold used for enabling the
1674 * interrupt on completion bit.
1675 */
1676static void stmmac_init_tx_coalesce(struct stmmac_priv *priv)
1677{
1678 priv->tx_coal_frames = STMMAC_TX_FRAMES;
1679 priv->tx_coal_timer = STMMAC_COAL_TX_TIMER;
1680 init_timer(&priv->txtimer);
1681 priv->txtimer.expires = STMMAC_COAL_TIMER(priv->tx_coal_timer);
1682 priv->txtimer.data = (unsigned long)priv;
1683 priv->txtimer.function = stmmac_tx_timer;
1684 add_timer(&priv->txtimer);
1685}
1686
1687/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001688 * stmmac_hw_setup - setup mac in a usable state.
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001689 * @dev : pointer to the device structure.
1690 * Description:
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001691 * this is the main function to setup the HW in a usable state because the
1692 * dma engine is reset, the core registers are configured (e.g. AXI,
1693 * Checksum features, timers). The DMA is ready to start receiving and
1694 * transmitting.
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001695 * Return value:
1696 * 0 on success and an appropriate (-)ve integer as defined in errno.h
1697 * file on failure.
1698 */
Huacai Chenfe1319292014-12-19 22:38:18 +08001699static int stmmac_hw_setup(struct net_device *dev, bool init_ptp)
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001700{
1701 struct stmmac_priv *priv = netdev_priv(dev);
1702 int ret;
1703
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001704 /* DMA initialization and SW reset */
1705 ret = stmmac_init_dma_engine(priv);
1706 if (ret < 0) {
1707 pr_err("%s: DMA engine initialization failed\n", __func__);
1708 return ret;
1709 }
1710
1711 /* Copy the MAC addr into the HW */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001712 priv->hw->mac->set_umac_addr(priv->hw, dev->dev_addr, 0);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001713
1714 /* If required, perform hw setup of the bus. */
1715 if (priv->plat->bus_setup)
1716 priv->plat->bus_setup(priv->ioaddr);
1717
1718 /* Initialize the MAC Core */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001719 priv->hw->mac->core_init(priv->hw, dev->mtu);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001720
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02001721 ret = priv->hw->mac->rx_ipc(priv->hw);
1722 if (!ret) {
1723 pr_warn(" RX IPC Checksum Offload disabled\n");
1724 priv->plat->rx_coe = STMMAC_RX_COE_NONE;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02001725 priv->hw->rx_csum = 0;
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02001726 }
1727
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001728 /* Enable the MAC Rx/Tx */
1729 stmmac_set_mac(priv->ioaddr, true);
1730
1731 /* Set the HW DMA mode and the COE */
1732 stmmac_dma_operation_mode(priv);
1733
1734 stmmac_mmc_setup(priv);
1735
Huacai Chenfe1319292014-12-19 22:38:18 +08001736 if (init_ptp) {
1737 ret = stmmac_init_ptp(priv);
1738 if (ret && ret != -EOPNOTSUPP)
1739 pr_warn("%s: failed PTP initialisation\n", __func__);
1740 }
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001741
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01001742#ifdef CONFIG_DEBUG_FS
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001743 ret = stmmac_init_fs(dev);
1744 if (ret < 0)
1745 pr_warn("%s: failed debugFS registration\n", __func__);
1746#endif
1747 /* Start the ball rolling... */
1748 pr_debug("%s: DMA RX/TX processes started...\n", dev->name);
1749 priv->hw->dma->start_tx(priv->ioaddr);
1750 priv->hw->dma->start_rx(priv->ioaddr);
1751
1752 /* Dump DMA/MAC registers */
1753 if (netif_msg_hw(priv)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001754 priv->hw->mac->dump_regs(priv->hw);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001755 priv->hw->dma->dump_regs(priv->ioaddr);
1756 }
1757 priv->tx_lpi_timer = STMMAC_DEFAULT_TWT_LS;
1758
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001759 if ((priv->use_riwt) && (priv->hw->dma->rx_watchdog)) {
1760 priv->rx_riwt = MAX_DMA_RIWT;
1761 priv->hw->dma->rx_watchdog(priv->ioaddr, MAX_DMA_RIWT);
1762 }
1763
1764 if (priv->pcs && priv->hw->mac->ctrl_ane)
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001765 priv->hw->mac->ctrl_ane(priv->hw, 0);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001766
1767 return 0;
1768}
1769
1770/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001771 * stmmac_open - open entry point of the driver
1772 * @dev : pointer to the device structure.
1773 * Description:
1774 * This function is the open entry point of the driver.
1775 * Return value:
1776 * 0 on success and an appropriate (-)ve integer as defined in errno.h
1777 * file on failure.
1778 */
1779static int stmmac_open(struct net_device *dev)
1780{
1781 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001782 int ret;
1783
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00001784 stmmac_check_ether_addr(priv);
1785
Byungho An4d8f0822013-04-07 17:56:16 +00001786 if (priv->pcs != STMMAC_PCS_RGMII && priv->pcs != STMMAC_PCS_TBI &&
1787 priv->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00001788 ret = stmmac_init_phy(dev);
1789 if (ret) {
1790 pr_err("%s: Cannot attach to PHY (error: %d)\n",
1791 __func__, ret);
Hans de Goede89df20d2014-05-20 11:38:18 +02001792 return ret;
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00001793 }
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001794 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001795
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001796 /* Extra statistics */
1797 memset(&priv->xstats, 0, sizeof(struct stmmac_extra_stats));
1798 priv->xstats.threshold = tc;
1799
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001800 /* Create and initialize the TX/RX descriptors chains. */
1801 priv->dma_tx_size = STMMAC_ALIGN(dma_txsize);
1802 priv->dma_rx_size = STMMAC_ALIGN(dma_rxsize);
1803 priv->dma_buf_sz = STMMAC_ALIGN(buf_sz);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001804
Tobias Klauser7262b7b2014-02-22 13:09:03 +01001805 ret = alloc_dma_desc_resources(priv);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001806 if (ret < 0) {
1807 pr_err("%s: DMA descriptors allocation failed\n", __func__);
1808 goto dma_desc_error;
1809 }
1810
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01001811 ret = init_dma_desc_rings(dev, GFP_KERNEL);
1812 if (ret < 0) {
1813 pr_err("%s: DMA descriptors initialization failed\n", __func__);
1814 goto init_error;
1815 }
1816
Huacai Chenfe1319292014-12-19 22:38:18 +08001817 ret = stmmac_hw_setup(dev, true);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001818 if (ret < 0) {
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001819 pr_err("%s: Hw setup failed\n", __func__);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001820 goto init_error;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001821 }
1822
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01001823 stmmac_init_tx_coalesce(priv);
1824
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001825 if (priv->phydev)
1826 phy_start(priv->phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001827
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001828 /* Request the IRQ lines */
1829 ret = request_irq(dev->irq, stmmac_interrupt,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001830 IRQF_SHARED, dev->name, dev);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001831 if (unlikely(ret < 0)) {
1832 pr_err("%s: ERROR: allocating the IRQ %d (error: %d)\n",
1833 __func__, dev->irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001834 goto init_error;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001835 }
1836
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001837 /* Request the Wake IRQ in case of another line is used for WoL */
1838 if (priv->wol_irq != dev->irq) {
1839 ret = request_irq(priv->wol_irq, stmmac_interrupt,
1840 IRQF_SHARED, dev->name, dev);
1841 if (unlikely(ret < 0)) {
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001842 pr_err("%s: ERROR: allocating the WoL IRQ %d (%d)\n",
1843 __func__, priv->wol_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001844 goto wolirq_error;
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001845 }
1846 }
1847
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001848 /* Request the IRQ lines */
Chen-Yu Tsaid7ec8582014-05-29 22:31:40 +08001849 if (priv->lpi_irq > 0) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001850 ret = request_irq(priv->lpi_irq, stmmac_interrupt, IRQF_SHARED,
1851 dev->name, dev);
1852 if (unlikely(ret < 0)) {
1853 pr_err("%s: ERROR: allocating the LPI IRQ %d (%d)\n",
1854 __func__, priv->lpi_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001855 goto lpiirq_error;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001856 }
1857 }
1858
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001859 napi_enable(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001860 netif_start_queue(dev);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001861
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001862 return 0;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001863
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001864lpiirq_error:
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001865 if (priv->wol_irq != dev->irq)
1866 free_irq(priv->wol_irq, dev);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001867wolirq_error:
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001868 free_irq(dev->irq, dev);
1869
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001870init_error:
1871 free_dma_desc_resources(priv);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001872dma_desc_error:
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001873 if (priv->phydev)
1874 phy_disconnect(priv->phydev);
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00001875
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001876 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001877}
1878
1879/**
1880 * stmmac_release - close entry point of the driver
1881 * @dev : device pointer.
1882 * Description:
1883 * This is the stop entry point of the driver.
1884 */
1885static int stmmac_release(struct net_device *dev)
1886{
1887 struct stmmac_priv *priv = netdev_priv(dev);
1888
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001889 if (priv->eee_enabled)
1890 del_timer_sync(&priv->eee_ctrl_timer);
1891
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001892 /* Stop and disconnect the PHY */
1893 if (priv->phydev) {
1894 phy_stop(priv->phydev);
1895 phy_disconnect(priv->phydev);
1896 priv->phydev = NULL;
1897 }
1898
1899 netif_stop_queue(dev);
1900
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001901 napi_disable(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001902
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001903 del_timer_sync(&priv->txtimer);
1904
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001905 /* Free the IRQ lines */
1906 free_irq(dev->irq, dev);
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001907 if (priv->wol_irq != dev->irq)
1908 free_irq(priv->wol_irq, dev);
Chen-Yu Tsaid7ec8582014-05-29 22:31:40 +08001909 if (priv->lpi_irq > 0)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001910 free_irq(priv->lpi_irq, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001911
1912 /* Stop TX/RX DMA and clear the descriptors */
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001913 priv->hw->dma->stop_tx(priv->ioaddr);
1914 priv->hw->dma->stop_rx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001915
1916 /* Release and free the Rx/Tx resources */
1917 free_dma_desc_resources(priv);
1918
avisconti19449bf2010-10-25 18:58:14 +00001919 /* Disable the MAC Rx/Tx */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001920 stmmac_set_mac(priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001921
1922 netif_carrier_off(dev);
1923
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01001924#ifdef CONFIG_DEBUG_FS
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07001925 stmmac_exit_fs(dev);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001926#endif
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001927
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +00001928 stmmac_release_ptp(priv);
1929
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001930 return 0;
1931}
1932
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001933/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001934 * stmmac_xmit - Tx entry point of the driver
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001935 * @skb : the socket buffer
1936 * @dev : device pointer
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001937 * Description : this is the tx entry point of the driver.
1938 * It programs the chain or the ring and supports oversized frames
1939 * and SG feature.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001940 */
1941static netdev_tx_t stmmac_xmit(struct sk_buff *skb, struct net_device *dev)
1942{
1943 struct stmmac_priv *priv = netdev_priv(dev);
1944 unsigned int txsize = priv->dma_tx_size;
1945 unsigned int entry;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001946 int i, csum_insertion = 0, is_jumbo = 0;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001947 int nfrags = skb_shinfo(skb)->nr_frags;
1948 struct dma_desc *desc, *first;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001949 unsigned int nopaged_len = skb_headlen(skb);
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001950 unsigned int enh_desc = priv->plat->enh_desc;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001951
Fabrice Gasnier16ee8172014-11-04 17:08:05 +01001952 spin_lock(&priv->tx_lock);
1953
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001954 if (unlikely(stmmac_tx_avail(priv) < nfrags + 1)) {
Fabrice Gasnier16ee8172014-11-04 17:08:05 +01001955 spin_unlock(&priv->tx_lock);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001956 if (!netif_queue_stopped(dev)) {
1957 netif_stop_queue(dev);
1958 /* This is a hard error, log it. */
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001959 pr_err("%s: Tx Ring full when queue awake\n", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001960 }
1961 return NETDEV_TX_BUSY;
1962 }
1963
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001964 if (priv->tx_path_in_lpi_mode)
1965 stmmac_disable_eee_mode(priv);
1966
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001967 entry = priv->cur_tx % txsize;
1968
Michał Mirosław5e982f32011-04-09 02:46:55 +00001969 csum_insertion = (skb->ip_summed == CHECKSUM_PARTIAL);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001970
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001971 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001972 desc = (struct dma_desc *)(priv->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001973 else
1974 desc = priv->dma_tx + entry;
1975
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001976 first = desc;
1977
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001978 /* To program the descriptors according to the size of the frame */
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001979 if (enh_desc)
1980 is_jumbo = priv->hw->mode->is_jumbo_frm(skb->len, enh_desc);
1981
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001982 if (likely(!is_jumbo)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001983 desc->des2 = dma_map_single(priv->device, skb->data,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001984 nopaged_len, DMA_TO_DEVICE);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001985 if (dma_mapping_error(priv->device, desc->des2))
1986 goto dma_map_err;
1987 priv->tx_skbuff_dma[entry].buf = desc->des2;
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +00001988 priv->hw->desc->prepare_tx_desc(desc, 1, nopaged_len,
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001989 csum_insertion, priv->mode);
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001990 } else {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001991 desc = first;
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001992 entry = priv->hw->mode->jumbo_frm(priv, skb, csum_insertion);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001993 if (unlikely(entry < 0))
1994 goto dma_map_err;
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001995 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001996
1997 for (i = 0; i < nfrags; i++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00001998 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1999 int len = skb_frag_size(frag);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002000
damuzi00075e43642014-01-17 23:47:59 +08002001 priv->tx_skbuff[entry] = NULL;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002002 entry = (++priv->cur_tx) % txsize;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002003 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002004 desc = (struct dma_desc *)(priv->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002005 else
2006 desc = priv->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002007
Ian Campbellf7223802011-09-21 21:53:20 +00002008 desc->des2 = skb_frag_dma_map(priv->device, frag, 0, len,
2009 DMA_TO_DEVICE);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002010 if (dma_mapping_error(priv->device, desc->des2))
2011 goto dma_map_err; /* should reuse desc w/o issues */
2012
2013 priv->tx_skbuff_dma[entry].buf = desc->des2;
2014 priv->tx_skbuff_dma[entry].map_as_page = true;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002015 priv->hw->desc->prepare_tx_desc(desc, 0, len, csum_insertion,
2016 priv->mode);
Shiraz Hashimeb0dc4b2011-07-17 20:54:08 +00002017 wmb();
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +00002018 priv->hw->desc->set_tx_owner(desc);
Deepak Sikri8e839892012-07-08 21:14:45 +00002019 wmb();
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002020 }
2021
damuzi00075e43642014-01-17 23:47:59 +08002022 priv->tx_skbuff[entry] = skb;
2023
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002024 /* Finalize the latest segment. */
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +00002025 priv->hw->desc->close_tx_desc(desc);
Giuseppe CAVALLARO73cfe262009-11-22 22:59:56 +00002026
Shiraz Hashimeb0dc4b2011-07-17 20:54:08 +00002027 wmb();
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002028 /* According to the coalesce parameter the IC bit for the latest
2029 * segment could be reset and the timer re-started to invoke the
2030 * stmmac_tx function. This approach takes care about the fragments.
2031 */
2032 priv->tx_count_frames += nfrags + 1;
2033 if (priv->tx_coal_frames > priv->tx_count_frames) {
2034 priv->hw->desc->clear_tx_ic(desc);
2035 priv->xstats.tx_reset_ic_bit++;
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002036 mod_timer(&priv->txtimer,
2037 STMMAC_COAL_TIMER(priv->tx_coal_timer));
2038 } else
2039 priv->tx_count_frames = 0;
Shiraz Hashimeb0dc4b2011-07-17 20:54:08 +00002040
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002041 /* To avoid raise condition */
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +00002042 priv->hw->desc->set_tx_owner(first);
Deepak Sikri8e839892012-07-08 21:14:45 +00002043 wmb();
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002044
2045 priv->cur_tx++;
2046
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002047 if (netif_msg_pktdata(priv)) {
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002048 pr_debug("%s: curr %d dirty=%d entry=%d, first=%p, nfrags=%d",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002049 __func__, (priv->cur_tx % txsize),
2050 (priv->dirty_tx % txsize), entry, first, nfrags);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002051
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002052 if (priv->extend_desc)
2053 stmmac_display_ring((void *)priv->dma_etx, txsize, 1);
2054 else
2055 stmmac_display_ring((void *)priv->dma_tx, txsize, 0);
2056
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002057 pr_debug(">>> frame to be transmitted: ");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002058 print_pkt(skb->data, skb->len);
2059 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002060 if (unlikely(stmmac_tx_avail(priv) <= (MAX_SKB_FRAGS + 1))) {
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002061 if (netif_msg_hw(priv))
2062 pr_debug("%s: stop transmitted packets\n", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002063 netif_stop_queue(dev);
2064 }
2065
2066 dev->stats.tx_bytes += skb->len;
2067
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002068 if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
2069 priv->hwts_tx_en)) {
2070 /* declare that device is doing timestamping */
2071 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2072 priv->hw->desc->enable_tx_timestamp(first);
2073 }
2074
2075 if (!priv->hwts_tx_en)
2076 skb_tx_timestamp(skb);
Richard Cochran3e82ce12011-06-12 02:19:06 +00002077
Beniamino Galvani38979572015-01-21 19:07:27 +01002078 netdev_sent_queue(dev, skb->len);
Richard Cochran52f64fa2011-06-19 03:31:43 +00002079 priv->hw->dma->enable_dma_transmission(priv->ioaddr);
2080
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00002081 spin_unlock(&priv->tx_lock);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002082 return NETDEV_TX_OK;
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00002083
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002084dma_map_err:
Fabrice Gasnier758a0ab2014-11-04 17:08:06 +01002085 spin_unlock(&priv->tx_lock);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002086 dev_err(priv->device, "Tx dma map failed\n");
2087 dev_kfree_skb(skb);
2088 priv->dev->stats.tx_dropped++;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002089 return NETDEV_TX_OK;
2090}
2091
Vince Bridgersb9381982014-01-14 13:42:05 -06002092static void stmmac_rx_vlan(struct net_device *dev, struct sk_buff *skb)
2093{
2094 struct ethhdr *ehdr;
2095 u16 vlanid;
2096
2097 if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) ==
2098 NETIF_F_HW_VLAN_CTAG_RX &&
2099 !__vlan_get_tag(skb, &vlanid)) {
2100 /* pop the vlan tag */
2101 ehdr = (struct ethhdr *)skb->data;
2102 memmove(skb->data + VLAN_HLEN, ehdr, ETH_ALEN * 2);
2103 skb_pull(skb, VLAN_HLEN);
2104 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlanid);
2105 }
2106}
2107
2108
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002109/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002110 * stmmac_rx_refill - refill used skb preallocated buffers
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002111 * @priv: driver private structure
2112 * Description : this is to reallocate the skb for the reception process
2113 * that is based on zero-copy.
2114 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002115static inline void stmmac_rx_refill(struct stmmac_priv *priv)
2116{
2117 unsigned int rxsize = priv->dma_rx_size;
2118 int bfsize = priv->dma_buf_sz;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002119
2120 for (; priv->cur_rx - priv->dirty_rx > 0; priv->dirty_rx++) {
2121 unsigned int entry = priv->dirty_rx % rxsize;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002122 struct dma_desc *p;
2123
2124 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002125 p = (struct dma_desc *)(priv->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002126 else
2127 p = priv->dma_rx + entry;
2128
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002129 if (likely(priv->rx_skbuff[entry] == NULL)) {
2130 struct sk_buff *skb;
2131
Eric Dumazetacb600d2012-10-05 06:23:55 +00002132 skb = netdev_alloc_skb_ip_align(priv->dev, bfsize);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002133
2134 if (unlikely(skb == NULL))
2135 break;
2136
2137 priv->rx_skbuff[entry] = skb;
2138 priv->rx_skbuff_dma[entry] =
2139 dma_map_single(priv->device, skb->data, bfsize,
2140 DMA_FROM_DEVICE);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002141 if (dma_mapping_error(priv->device,
2142 priv->rx_skbuff_dma[entry])) {
2143 dev_err(priv->device, "Rx dma map failed\n");
2144 dev_kfree_skb(skb);
2145 break;
2146 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002147 p->des2 = priv->rx_skbuff_dma[entry];
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00002148
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01002149 priv->hw->mode->refill_desc3(priv, p);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00002150
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002151 if (netif_msg_rx_status(priv))
2152 pr_debug("\trefill entry #%d\n", entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002153 }
Shiraz Hashimeb0dc4b2011-07-17 20:54:08 +00002154 wmb();
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002155 priv->hw->desc->set_rx_owner(p);
Deepak Sikri8e839892012-07-08 21:14:45 +00002156 wmb();
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002157 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002158}
2159
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002160/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002161 * stmmac_rx - manage the receive process
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002162 * @priv: driver private structure
2163 * @limit: napi bugget.
2164 * Description : this the function called by the napi poll method.
2165 * It gets all the frames inside the ring.
2166 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002167static int stmmac_rx(struct stmmac_priv *priv, int limit)
2168{
2169 unsigned int rxsize = priv->dma_rx_size;
2170 unsigned int entry = priv->cur_rx % rxsize;
2171 unsigned int next_entry;
2172 unsigned int count = 0;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002173 int coe = priv->hw->rx_csum;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002174
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002175 if (netif_msg_rx_status(priv)) {
2176 pr_debug("%s: descriptor ring:\n", __func__);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002177 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002178 stmmac_display_ring((void *)priv->dma_erx, rxsize, 1);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002179 else
2180 stmmac_display_ring((void *)priv->dma_rx, rxsize, 0);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002181 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002182 while (count < limit) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002183 int status;
Giuseppe CAVALLARO9401bb52013-04-08 02:10:03 +00002184 struct dma_desc *p;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002185
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002186 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002187 p = (struct dma_desc *)(priv->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002188 else
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002189 p = priv->dma_rx + entry;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002190
2191 if (priv->hw->desc->get_rx_owner(p))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002192 break;
2193
2194 count++;
2195
2196 next_entry = (++priv->cur_rx) % rxsize;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002197 if (priv->extend_desc)
Giuseppe CAVALLARO9401bb52013-04-08 02:10:03 +00002198 prefetch(priv->dma_erx + next_entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002199 else
Giuseppe CAVALLARO9401bb52013-04-08 02:10:03 +00002200 prefetch(priv->dma_rx + next_entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002201
2202 /* read the status of the incoming frame */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002203 status = priv->hw->desc->rx_status(&priv->dev->stats,
2204 &priv->xstats, p);
2205 if ((priv->extend_desc) && (priv->hw->desc->rx_extended_status))
2206 priv->hw->desc->rx_extended_status(&priv->dev->stats,
2207 &priv->xstats,
2208 priv->dma_erx +
2209 entry);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002210 if (unlikely(status == discard_frame)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002211 priv->dev->stats.rx_errors++;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002212 if (priv->hwts_rx_en && !priv->extend_desc) {
2213 /* DESC2 & DESC3 will be overwitten by device
2214 * with timestamp value, hence reinitialize
2215 * them in stmmac_rx_refill() function so that
2216 * device can reuse it.
2217 */
2218 priv->rx_skbuff[entry] = NULL;
2219 dma_unmap_single(priv->device,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002220 priv->rx_skbuff_dma[entry],
2221 priv->dma_buf_sz,
2222 DMA_FROM_DEVICE);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002223 }
2224 } else {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002225 struct sk_buff *skb;
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00002226 int frame_len;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002227
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002228 frame_len = priv->hw->desc->get_rx_frame_len(p, coe);
2229
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00002230 /* ACS is set; GMAC core strips PAD/FCS for IEEE 802.3
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002231 * Type frames (LLC/LLC-SNAP)
2232 */
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00002233 if (unlikely(status != llc_snap))
2234 frame_len -= ETH_FCS_LEN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002235
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002236 if (netif_msg_rx_status(priv)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002237 pr_debug("\tdesc: %p [entry %d] buff=0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002238 p, entry, p->des2);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002239 if (frame_len > ETH_FRAME_LEN)
2240 pr_debug("\tframe size %d, COE: %d\n",
2241 frame_len, status);
2242 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002243 skb = priv->rx_skbuff[entry];
2244 if (unlikely(!skb)) {
2245 pr_err("%s: Inconsistent Rx descriptor chain\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002246 priv->dev->name);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002247 priv->dev->stats.rx_dropped++;
2248 break;
2249 }
2250 prefetch(skb->data - NET_IP_ALIGN);
2251 priv->rx_skbuff[entry] = NULL;
2252
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002253 stmmac_get_rx_hwtstamp(priv, entry, skb);
2254
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002255 skb_put(skb, frame_len);
2256 dma_unmap_single(priv->device,
2257 priv->rx_skbuff_dma[entry],
2258 priv->dma_buf_sz, DMA_FROM_DEVICE);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002259
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002260 if (netif_msg_pktdata(priv)) {
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002261 pr_debug("frame received (%dbytes)", frame_len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002262 print_pkt(skb->data, frame_len);
2263 }
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002264
Vince Bridgersb9381982014-01-14 13:42:05 -06002265 stmmac_rx_vlan(priv->dev, skb);
2266
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002267 skb->protocol = eth_type_trans(skb, priv->dev);
2268
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002269 if (unlikely(!coe))
Eric Dumazetbc8acf22010-09-02 13:07:41 -07002270 skb_checksum_none_assert(skb);
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00002271 else
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002272 skb->ip_summed = CHECKSUM_UNNECESSARY;
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00002273
2274 napi_gro_receive(&priv->napi, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002275
2276 priv->dev->stats.rx_packets++;
2277 priv->dev->stats.rx_bytes += frame_len;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002278 }
2279 entry = next_entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002280 }
2281
2282 stmmac_rx_refill(priv);
2283
2284 priv->xstats.rx_pkt_n += count;
2285
2286 return count;
2287}
2288
2289/**
2290 * stmmac_poll - stmmac poll method (NAPI)
2291 * @napi : pointer to the napi structure.
2292 * @budget : maximum number of packets that the current CPU can receive from
2293 * all interfaces.
2294 * Description :
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002295 * To look at the incoming frames and clear the tx resources.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002296 */
2297static int stmmac_poll(struct napi_struct *napi, int budget)
2298{
2299 struct stmmac_priv *priv = container_of(napi, struct stmmac_priv, napi);
2300 int work_done = 0;
2301
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002302 priv->xstats.napi_poll++;
2303 stmmac_tx_clean(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002304
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002305 work_done = stmmac_rx(priv, budget);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002306 if (work_done < budget) {
2307 napi_complete(napi);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002308 stmmac_enable_dma_irq(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002309 }
2310 return work_done;
2311}
2312
2313/**
2314 * stmmac_tx_timeout
2315 * @dev : Pointer to net device structure
2316 * Description: this function is called when a packet transmission fails to
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00002317 * complete within a reasonable time. The driver will mark the error in the
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002318 * netdev structure and arrange for the device to be reset to a sane state
2319 * in order to transmit a new packet.
2320 */
2321static void stmmac_tx_timeout(struct net_device *dev)
2322{
2323 struct stmmac_priv *priv = netdev_priv(dev);
2324
2325 /* Clear Tx resources and restart transmitting again */
2326 stmmac_tx_err(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002327}
2328
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002329/**
Jiri Pirko01789342011-08-16 06:29:00 +00002330 * stmmac_set_rx_mode - entry point for multicast addressing
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002331 * @dev : pointer to the device structure
2332 * Description:
2333 * This function is a driver entry point which gets called by the kernel
2334 * whenever multicast addresses must be enabled/disabled.
2335 * Return value:
2336 * void.
2337 */
Jiri Pirko01789342011-08-16 06:29:00 +00002338static void stmmac_set_rx_mode(struct net_device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002339{
2340 struct stmmac_priv *priv = netdev_priv(dev);
2341
Vince Bridgers3b57de92014-07-31 15:49:17 -05002342 priv->hw->mac->set_filter(priv->hw, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002343}
2344
2345/**
2346 * stmmac_change_mtu - entry point to change MTU size for the device.
2347 * @dev : device pointer.
2348 * @new_mtu : the new MTU size for the device.
2349 * Description: the Maximum Transfer Unit (MTU) is used by the network layer
2350 * to drive packet transmission. Ethernet has an MTU of 1500 octets
2351 * (ETH_DATA_LEN). This value can be changed with ifconfig.
2352 * Return value:
2353 * 0 on success and an appropriate (-)ve integer as defined in errno.h
2354 * file on failure.
2355 */
2356static int stmmac_change_mtu(struct net_device *dev, int new_mtu)
2357{
2358 struct stmmac_priv *priv = netdev_priv(dev);
2359 int max_mtu;
2360
2361 if (netif_running(dev)) {
2362 pr_err("%s: must be stopped to change its MTU\n", dev->name);
2363 return -EBUSY;
2364 }
2365
Giuseppe CAVALLARO48febf72011-10-18 00:01:21 +00002366 if (priv->plat->enh_desc)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002367 max_mtu = JUMBO_LEN;
2368 else
Giuseppe CAVALLARO45db81e2011-10-18 01:39:55 +00002369 max_mtu = SKB_MAX_HEAD(NET_SKB_PAD + NET_IP_ALIGN);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002370
Vince Bridgers2618abb2014-01-20 05:39:01 -06002371 if (priv->plat->maxmtu < max_mtu)
2372 max_mtu = priv->plat->maxmtu;
2373
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002374 if ((new_mtu < 46) || (new_mtu > max_mtu)) {
2375 pr_err("%s: invalid MTU, max MTU is: %d\n", dev->name, max_mtu);
2376 return -EINVAL;
2377 }
2378
Michał Mirosław5e982f32011-04-09 02:46:55 +00002379 dev->mtu = new_mtu;
2380 netdev_update_features(dev);
2381
2382 return 0;
2383}
2384
Michał Mirosławc8f44af2011-11-15 15:29:55 +00002385static netdev_features_t stmmac_fix_features(struct net_device *dev,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002386 netdev_features_t features)
Michał Mirosław5e982f32011-04-09 02:46:55 +00002387{
2388 struct stmmac_priv *priv = netdev_priv(dev);
2389
Deepak SIKRI38912bd2012-04-04 04:33:21 +00002390 if (priv->plat->rx_coe == STMMAC_RX_COE_NONE)
Michał Mirosław5e982f32011-04-09 02:46:55 +00002391 features &= ~NETIF_F_RXCSUM;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002392
Michał Mirosław5e982f32011-04-09 02:46:55 +00002393 if (!priv->plat->tx_coe)
2394 features &= ~NETIF_F_ALL_CSUM;
2395
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00002396 /* Some GMAC devices have a bugged Jumbo frame support that
2397 * needs to have the Tx COE disabled for oversized frames
2398 * (due to limited buffer sizes). In this case we disable
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002399 * the TX csum insertionin the TDES and not use SF.
2400 */
Michał Mirosław5e982f32011-04-09 02:46:55 +00002401 if (priv->plat->bugged_jumbo && (dev->mtu > ETH_DATA_LEN))
2402 features &= ~NETIF_F_ALL_CSUM;
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00002403
Michał Mirosław5e982f32011-04-09 02:46:55 +00002404 return features;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002405}
2406
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002407static int stmmac_set_features(struct net_device *netdev,
2408 netdev_features_t features)
2409{
2410 struct stmmac_priv *priv = netdev_priv(netdev);
2411
2412 /* Keep the COE Type in case of csum is supporting */
2413 if (features & NETIF_F_RXCSUM)
2414 priv->hw->rx_csum = priv->plat->rx_coe;
2415 else
2416 priv->hw->rx_csum = 0;
2417 /* No check needed because rx_coe has been set before and it will be
2418 * fixed in case of issue.
2419 */
2420 priv->hw->mac->rx_ipc(priv->hw);
2421
2422 return 0;
2423}
2424
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002425/**
2426 * stmmac_interrupt - main ISR
2427 * @irq: interrupt number.
2428 * @dev_id: to pass the net device pointer.
2429 * Description: this is the main driver interrupt service routine.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002430 * It can call:
2431 * o DMA service routine (to manage incoming frame reception and transmission
2432 * status)
2433 * o Core interrupts to manage: remote wake-up, management counter, LPI
2434 * interrupts.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002435 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002436static irqreturn_t stmmac_interrupt(int irq, void *dev_id)
2437{
2438 struct net_device *dev = (struct net_device *)dev_id;
2439 struct stmmac_priv *priv = netdev_priv(dev);
2440
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00002441 if (priv->irq_wake)
2442 pm_wakeup_event(priv->device, 0);
2443
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002444 if (unlikely(!dev)) {
2445 pr_err("%s: invalid dev pointer\n", __func__);
2446 return IRQ_NONE;
2447 }
2448
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002449 /* To handle GMAC own interrupts */
2450 if (priv->plat->has_gmac) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05002451 int status = priv->hw->mac->host_irq_status(priv->hw,
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00002452 &priv->xstats);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002453 if (unlikely(status)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002454 /* For LPI we need to save the tx status */
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00002455 if (status & CORE_IRQ_TX_PATH_IN_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002456 priv->tx_path_in_lpi_mode = true;
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00002457 if (status & CORE_IRQ_TX_PATH_EXIT_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002458 priv->tx_path_in_lpi_mode = false;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002459 }
2460 }
2461
2462 /* To handle DMA interrupts */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00002463 stmmac_dma_interrupt(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002464
2465 return IRQ_HANDLED;
2466}
2467
2468#ifdef CONFIG_NET_POLL_CONTROLLER
2469/* Polling receive - used by NETCONSOLE and other diagnostic tools
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002470 * to allow network I/O with interrupts disabled.
2471 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002472static void stmmac_poll_controller(struct net_device *dev)
2473{
2474 disable_irq(dev->irq);
2475 stmmac_interrupt(dev->irq, dev);
2476 enable_irq(dev->irq);
2477}
2478#endif
2479
2480/**
2481 * stmmac_ioctl - Entry point for the Ioctl
2482 * @dev: Device pointer.
2483 * @rq: An IOCTL specefic structure, that can contain a pointer to
2484 * a proprietary structure used to pass information to the driver.
2485 * @cmd: IOCTL command
2486 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002487 * Currently it supports the phy_mii_ioctl(...) and HW time stamping.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002488 */
2489static int stmmac_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
2490{
2491 struct stmmac_priv *priv = netdev_priv(dev);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002492 int ret = -EOPNOTSUPP;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002493
2494 if (!netif_running(dev))
2495 return -EINVAL;
2496
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002497 switch (cmd) {
2498 case SIOCGMIIPHY:
2499 case SIOCGMIIREG:
2500 case SIOCSMIIREG:
2501 if (!priv->phydev)
2502 return -EINVAL;
2503 ret = phy_mii_ioctl(priv->phydev, rq, cmd);
2504 break;
2505 case SIOCSHWTSTAMP:
2506 ret = stmmac_hwtstamp_ioctl(dev, rq);
2507 break;
2508 default:
2509 break;
2510 }
Richard Cochran28b04112010-07-17 08:48:55 +00002511
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002512 return ret;
2513}
2514
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01002515#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002516static struct dentry *stmmac_fs_dir;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002517
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002518static void sysfs_display_ring(void *head, int size, int extend_desc,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002519 struct seq_file *seq)
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002520{
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002521 int i;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002522 struct dma_extended_desc *ep = (struct dma_extended_desc *)head;
2523 struct dma_desc *p = (struct dma_desc *)head;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002524
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002525 for (i = 0; i < size; i++) {
2526 u64 x;
2527 if (extend_desc) {
2528 x = *(u64 *) ep;
2529 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002530 i, (unsigned int)virt_to_phys(ep),
2531 (unsigned int)x, (unsigned int)(x >> 32),
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002532 ep->basic.des2, ep->basic.des3);
2533 ep++;
2534 } else {
2535 x = *(u64 *) p;
2536 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002537 i, (unsigned int)virt_to_phys(ep),
2538 (unsigned int)x, (unsigned int)(x >> 32),
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002539 p->des2, p->des3);
2540 p++;
2541 }
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002542 seq_printf(seq, "\n");
2543 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002544}
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002545
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002546static int stmmac_sysfs_ring_read(struct seq_file *seq, void *v)
2547{
2548 struct net_device *dev = seq->private;
2549 struct stmmac_priv *priv = netdev_priv(dev);
2550 unsigned int txsize = priv->dma_tx_size;
2551 unsigned int rxsize = priv->dma_rx_size;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002552
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002553 if (priv->extend_desc) {
2554 seq_printf(seq, "Extended RX descriptor ring:\n");
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002555 sysfs_display_ring((void *)priv->dma_erx, rxsize, 1, seq);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002556 seq_printf(seq, "Extended TX descriptor ring:\n");
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002557 sysfs_display_ring((void *)priv->dma_etx, txsize, 1, seq);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002558 } else {
2559 seq_printf(seq, "RX descriptor ring:\n");
2560 sysfs_display_ring((void *)priv->dma_rx, rxsize, 0, seq);
2561 seq_printf(seq, "TX descriptor ring:\n");
2562 sysfs_display_ring((void *)priv->dma_tx, txsize, 0, seq);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002563 }
2564
2565 return 0;
2566}
2567
2568static int stmmac_sysfs_ring_open(struct inode *inode, struct file *file)
2569{
2570 return single_open(file, stmmac_sysfs_ring_read, inode->i_private);
2571}
2572
2573static const struct file_operations stmmac_rings_status_fops = {
2574 .owner = THIS_MODULE,
2575 .open = stmmac_sysfs_ring_open,
2576 .read = seq_read,
2577 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00002578 .release = single_release,
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002579};
2580
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002581static int stmmac_sysfs_dma_cap_read(struct seq_file *seq, void *v)
2582{
2583 struct net_device *dev = seq->private;
2584 struct stmmac_priv *priv = netdev_priv(dev);
2585
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00002586 if (!priv->hw_cap_support) {
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002587 seq_printf(seq, "DMA HW features not supported\n");
2588 return 0;
2589 }
2590
2591 seq_printf(seq, "==============================\n");
2592 seq_printf(seq, "\tDMA HW features\n");
2593 seq_printf(seq, "==============================\n");
2594
2595 seq_printf(seq, "\t10/100 Mbps %s\n",
2596 (priv->dma_cap.mbps_10_100) ? "Y" : "N");
2597 seq_printf(seq, "\t1000 Mbps %s\n",
2598 (priv->dma_cap.mbps_1000) ? "Y" : "N");
2599 seq_printf(seq, "\tHalf duple %s\n",
2600 (priv->dma_cap.half_duplex) ? "Y" : "N");
2601 seq_printf(seq, "\tHash Filter: %s\n",
2602 (priv->dma_cap.hash_filter) ? "Y" : "N");
2603 seq_printf(seq, "\tMultiple MAC address registers: %s\n",
2604 (priv->dma_cap.multi_addr) ? "Y" : "N");
2605 seq_printf(seq, "\tPCS (TBI/SGMII/RTBI PHY interfatces): %s\n",
2606 (priv->dma_cap.pcs) ? "Y" : "N");
2607 seq_printf(seq, "\tSMA (MDIO) Interface: %s\n",
2608 (priv->dma_cap.sma_mdio) ? "Y" : "N");
2609 seq_printf(seq, "\tPMT Remote wake up: %s\n",
2610 (priv->dma_cap.pmt_remote_wake_up) ? "Y" : "N");
2611 seq_printf(seq, "\tPMT Magic Frame: %s\n",
2612 (priv->dma_cap.pmt_magic_frame) ? "Y" : "N");
2613 seq_printf(seq, "\tRMON module: %s\n",
2614 (priv->dma_cap.rmon) ? "Y" : "N");
2615 seq_printf(seq, "\tIEEE 1588-2002 Time Stamp: %s\n",
2616 (priv->dma_cap.time_stamp) ? "Y" : "N");
2617 seq_printf(seq, "\tIEEE 1588-2008 Advanced Time Stamp:%s\n",
2618 (priv->dma_cap.atime_stamp) ? "Y" : "N");
2619 seq_printf(seq, "\t802.3az - Energy-Efficient Ethernet (EEE) %s\n",
2620 (priv->dma_cap.eee) ? "Y" : "N");
2621 seq_printf(seq, "\tAV features: %s\n", (priv->dma_cap.av) ? "Y" : "N");
2622 seq_printf(seq, "\tChecksum Offload in TX: %s\n",
2623 (priv->dma_cap.tx_coe) ? "Y" : "N");
2624 seq_printf(seq, "\tIP Checksum Offload (type1) in RX: %s\n",
2625 (priv->dma_cap.rx_coe_type1) ? "Y" : "N");
2626 seq_printf(seq, "\tIP Checksum Offload (type2) in RX: %s\n",
2627 (priv->dma_cap.rx_coe_type2) ? "Y" : "N");
2628 seq_printf(seq, "\tRXFIFO > 2048bytes: %s\n",
2629 (priv->dma_cap.rxfifo_over_2048) ? "Y" : "N");
2630 seq_printf(seq, "\tNumber of Additional RX channel: %d\n",
2631 priv->dma_cap.number_rx_channel);
2632 seq_printf(seq, "\tNumber of Additional TX channel: %d\n",
2633 priv->dma_cap.number_tx_channel);
2634 seq_printf(seq, "\tEnhanced descriptors: %s\n",
2635 (priv->dma_cap.enh_desc) ? "Y" : "N");
2636
2637 return 0;
2638}
2639
2640static int stmmac_sysfs_dma_cap_open(struct inode *inode, struct file *file)
2641{
2642 return single_open(file, stmmac_sysfs_dma_cap_read, inode->i_private);
2643}
2644
2645static const struct file_operations stmmac_dma_cap_fops = {
2646 .owner = THIS_MODULE,
2647 .open = stmmac_sysfs_dma_cap_open,
2648 .read = seq_read,
2649 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00002650 .release = single_release,
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002651};
2652
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002653static int stmmac_init_fs(struct net_device *dev)
2654{
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07002655 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002656
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07002657 /* Create per netdev entries */
2658 priv->dbgfs_dir = debugfs_create_dir(dev->name, stmmac_fs_dir);
2659
2660 if (!priv->dbgfs_dir || IS_ERR(priv->dbgfs_dir)) {
2661 pr_err("ERROR %s/%s, debugfs create directory failed\n",
2662 STMMAC_RESOURCE_NAME, dev->name);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002663
2664 return -ENOMEM;
2665 }
2666
2667 /* Entry to report DMA RX/TX rings */
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07002668 priv->dbgfs_rings_status =
2669 debugfs_create_file("descriptors_status", S_IRUGO,
2670 priv->dbgfs_dir, dev,
2671 &stmmac_rings_status_fops);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002672
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07002673 if (!priv->dbgfs_rings_status || IS_ERR(priv->dbgfs_rings_status)) {
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002674 pr_info("ERROR creating stmmac ring debugfs file\n");
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07002675 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002676
2677 return -ENOMEM;
2678 }
2679
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002680 /* Entry to report the DMA HW features */
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07002681 priv->dbgfs_dma_cap = debugfs_create_file("dma_cap", S_IRUGO,
2682 priv->dbgfs_dir,
2683 dev, &stmmac_dma_cap_fops);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002684
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07002685 if (!priv->dbgfs_dma_cap || IS_ERR(priv->dbgfs_dma_cap)) {
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002686 pr_info("ERROR creating stmmac MMC debugfs file\n");
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07002687 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002688
2689 return -ENOMEM;
2690 }
2691
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002692 return 0;
2693}
2694
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07002695static void stmmac_exit_fs(struct net_device *dev)
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002696{
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07002697 struct stmmac_priv *priv = netdev_priv(dev);
2698
2699 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002700}
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01002701#endif /* CONFIG_DEBUG_FS */
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002702
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002703static const struct net_device_ops stmmac_netdev_ops = {
2704 .ndo_open = stmmac_open,
2705 .ndo_start_xmit = stmmac_xmit,
2706 .ndo_stop = stmmac_release,
2707 .ndo_change_mtu = stmmac_change_mtu,
Michał Mirosław5e982f32011-04-09 02:46:55 +00002708 .ndo_fix_features = stmmac_fix_features,
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002709 .ndo_set_features = stmmac_set_features,
Jiri Pirko01789342011-08-16 06:29:00 +00002710 .ndo_set_rx_mode = stmmac_set_rx_mode,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002711 .ndo_tx_timeout = stmmac_tx_timeout,
2712 .ndo_do_ioctl = stmmac_ioctl,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002713#ifdef CONFIG_NET_POLL_CONTROLLER
2714 .ndo_poll_controller = stmmac_poll_controller,
2715#endif
2716 .ndo_set_mac_address = eth_mac_addr,
2717};
2718
2719/**
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002720 * stmmac_hw_init - Init the MAC device
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002721 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002722 * Description: this function is to configure the MAC device according to
2723 * some platform parameters or the HW capability register. It prepares the
2724 * driver to use either ring or chain modes and to setup either enhanced or
2725 * normal descriptors.
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002726 */
2727static int stmmac_hw_init(struct stmmac_priv *priv)
2728{
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002729 struct mac_device_info *mac;
2730
2731 /* Identify the MAC HW device */
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00002732 if (priv->plat->has_gmac) {
2733 priv->dev->priv_flags |= IFF_UNICAST_FLT;
Vince Bridgers3b57de92014-07-31 15:49:17 -05002734 mac = dwmac1000_setup(priv->ioaddr,
2735 priv->plat->multicast_filter_bins,
2736 priv->plat->unicast_filter_entries);
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00002737 } else {
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002738 mac = dwmac100_setup(priv->ioaddr);
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00002739 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002740 if (!mac)
2741 return -ENOMEM;
2742
2743 priv->hw = mac;
2744
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002745 /* Get and dump the chip ID */
Giuseppe CAVALLAROcffb13f2012-05-13 22:18:41 +00002746 priv->synopsys_id = stmmac_get_synopsys_id(priv);
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002747
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002748 /* To use the chained or ring mode */
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002749 if (chain_mode) {
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01002750 priv->hw->mode = &chain_mode_ops;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002751 pr_info(" Chain mode enabled\n");
2752 priv->mode = STMMAC_CHAIN_MODE;
2753 } else {
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01002754 priv->hw->mode = &ring_mode_ops;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002755 pr_info(" Ring mode enabled\n");
2756 priv->mode = STMMAC_RING_MODE;
2757 }
2758
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002759 /* Get the HW capability (new GMAC newer than 3.50a) */
2760 priv->hw_cap_support = stmmac_get_hw_features(priv);
2761 if (priv->hw_cap_support) {
2762 pr_info(" DMA HW capability register supported");
2763
2764 /* We can override some gmac/dma configuration fields: e.g.
2765 * enh_desc, tx_coe (e.g. that are passed through the
2766 * platform) with the values from the HW capability
2767 * register (if supported).
2768 */
2769 priv->plat->enh_desc = priv->dma_cap.enh_desc;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002770 priv->plat->pmt = priv->dma_cap.pmt_remote_wake_up;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00002771
Sonic Zhangdec21652015-01-22 14:55:57 +08002772 /* TXCOE doesn't work in thresh DMA mode */
2773 if (priv->plat->force_thresh_dma_mode)
2774 priv->plat->tx_coe = 0;
2775 else
2776 priv->plat->tx_coe = priv->dma_cap.tx_coe;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00002777
2778 if (priv->dma_cap.rx_coe_type2)
2779 priv->plat->rx_coe = STMMAC_RX_COE_TYPE2;
2780 else if (priv->dma_cap.rx_coe_type1)
2781 priv->plat->rx_coe = STMMAC_RX_COE_TYPE1;
2782
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002783 } else
2784 pr_info(" No HW DMA feature register supported");
2785
Byungho An61369d02013-06-28 16:35:32 +09002786 /* To use alternate (extended) or normal descriptor structures */
2787 stmmac_selec_desc_mode(priv);
2788
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002789 if (priv->plat->rx_coe) {
2790 priv->hw->rx_csum = priv->plat->rx_coe;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00002791 pr_info(" RX Checksum Offload Engine supported (type %d)\n",
2792 priv->plat->rx_coe);
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002793 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002794 if (priv->plat->tx_coe)
2795 pr_info(" TX Checksum insertion supported\n");
2796
2797 if (priv->plat->pmt) {
2798 pr_info(" Wake-Up On Lan supported\n");
2799 device_set_wakeup_capable(priv->device, 1);
2800 }
2801
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002802 return 0;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002803}
2804
2805/**
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002806 * stmmac_dvr_probe
2807 * @device: device pointer
Giuseppe CAVALLAROff3dd782012-06-04 19:22:55 +00002808 * @plat_dat: platform data pointer
Joachim Eastwoode56788c2015-05-20 20:03:07 +02002809 * @res: stmmac resource pointer
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002810 * Description: this is the main probe function used to
2811 * call the alloc_etherdev, allocate the priv structure.
Andy Shevchenko9afec6e2015-01-27 18:38:03 +02002812 * Return:
Joachim Eastwood15ffac72015-05-20 20:03:08 +02002813 * returns 0 on success, otherwise errno.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002814 */
Joachim Eastwood15ffac72015-05-20 20:03:08 +02002815int stmmac_dvr_probe(struct device *device,
2816 struct plat_stmmacenet_data *plat_dat,
2817 struct stmmac_resources *res)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002818{
2819 int ret = 0;
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002820 struct net_device *ndev = NULL;
2821 struct stmmac_priv *priv;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002822
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002823 ndev = alloc_etherdev(sizeof(struct stmmac_priv));
Joe Perches41de8d42012-01-29 13:47:52 +00002824 if (!ndev)
Joachim Eastwood15ffac72015-05-20 20:03:08 +02002825 return -ENOMEM;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002826
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002827 SET_NETDEV_DEV(ndev, device);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002828
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002829 priv = netdev_priv(ndev);
2830 priv->device = device;
2831 priv->dev = ndev;
2832
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002833 stmmac_set_ethtool_ops(ndev);
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002834 priv->pause = pause;
2835 priv->plat = plat_dat;
Joachim Eastwoode56788c2015-05-20 20:03:07 +02002836 priv->ioaddr = res->addr;
2837 priv->dev->base_addr = (unsigned long)res->addr;
2838
2839 priv->dev->irq = res->irq;
2840 priv->wol_irq = res->wol_irq;
2841 priv->lpi_irq = res->lpi_irq;
2842
2843 if (res->mac)
2844 memcpy(priv->dev->dev_addr, res->mac, ETH_ALEN);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002845
Joachim Eastwood803f8fc2015-05-20 20:03:06 +02002846 dev_set_drvdata(device, priv);
2847
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002848 /* Verify driver arguments */
2849 stmmac_verify_args();
2850
2851 /* Override with kernel parameters if supplied XXX CRS XXX
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002852 * this needs to have multiple instances
2853 */
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002854 if ((phyaddr >= 0) && (phyaddr <= 31))
2855 priv->plat->phy_addr = phyaddr;
2856
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08002857 priv->stmmac_clk = devm_clk_get(priv->device, STMMAC_RESOURCE_NAME);
2858 if (IS_ERR(priv->stmmac_clk)) {
2859 dev_warn(priv->device, "%s: warning: cannot get CSR clock\n",
2860 __func__);
Kweh, Hock Leongc5bb86c2014-09-26 21:42:55 +08002861 /* If failed to obtain stmmac_clk and specific clk_csr value
2862 * is NOT passed from the platform, probe fail.
2863 */
2864 if (!priv->plat->clk_csr) {
2865 ret = PTR_ERR(priv->stmmac_clk);
2866 goto error_clk_get;
2867 } else {
2868 priv->stmmac_clk = NULL;
2869 }
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08002870 }
2871 clk_prepare_enable(priv->stmmac_clk);
2872
Andrew Bresticker5f9755d2015-04-07 13:38:45 -07002873 priv->pclk = devm_clk_get(priv->device, "pclk");
2874 if (IS_ERR(priv->pclk)) {
2875 if (PTR_ERR(priv->pclk) == -EPROBE_DEFER) {
2876 ret = -EPROBE_DEFER;
2877 goto error_pclk_get;
2878 }
2879 priv->pclk = NULL;
2880 }
2881 clk_prepare_enable(priv->pclk);
2882
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +08002883 priv->stmmac_rst = devm_reset_control_get(priv->device,
2884 STMMAC_RESOURCE_NAME);
2885 if (IS_ERR(priv->stmmac_rst)) {
2886 if (PTR_ERR(priv->stmmac_rst) == -EPROBE_DEFER) {
2887 ret = -EPROBE_DEFER;
2888 goto error_hw_init;
2889 }
2890 dev_info(priv->device, "no reset control found\n");
2891 priv->stmmac_rst = NULL;
2892 }
2893 if (priv->stmmac_rst)
2894 reset_control_deassert(priv->stmmac_rst);
2895
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002896 /* Init MAC and get the capabilities */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002897 ret = stmmac_hw_init(priv);
2898 if (ret)
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08002899 goto error_hw_init;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002900
2901 ndev->netdev_ops = &stmmac_netdev_ops;
2902
2903 ndev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
2904 NETIF_F_RXCSUM;
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002905 ndev->features |= ndev->hw_features | NETIF_F_HIGHDMA;
2906 ndev->watchdog_timeo = msecs_to_jiffies(watchdog);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002907#ifdef STMMAC_VLAN_TAG_USED
2908 /* Both mac100 and gmac support receive VLAN tag detection */
Patrick McHardyf6469682013-04-19 02:04:27 +00002909 ndev->features |= NETIF_F_HW_VLAN_CTAG_RX;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002910#endif
2911 priv->msg_enable = netif_msg_init(debug, default_msg_level);
2912
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002913 if (flow_ctrl)
2914 priv->flow_ctrl = FLOW_AUTO; /* RX/TX pause on */
2915
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00002916 /* Rx Watchdog is available in the COREs newer than the 3.40.
2917 * In some case, for example on bugged HW this feature
2918 * has to be disable and this can be done by passing the
2919 * riwt_off field from the platform.
2920 */
2921 if ((priv->synopsys_id >= DWMAC_CORE_3_50) && (!priv->plat->riwt_off)) {
2922 priv->use_riwt = 1;
2923 pr_info(" Enable RX Mitigation via HW Watchdog Timer\n");
2924 }
2925
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002926 netif_napi_add(ndev, &priv->napi, stmmac_poll, 64);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002927
Vlad Lunguf8e96162010-11-29 22:52:52 +00002928 spin_lock_init(&priv->lock);
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00002929 spin_lock_init(&priv->tx_lock);
Vlad Lunguf8e96162010-11-29 22:52:52 +00002930
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002931 ret = register_netdev(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002932 if (ret) {
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002933 pr_err("%s: ERROR %i registering the device\n", __func__, ret);
Viresh Kumar6a81c262012-07-30 14:39:41 -07002934 goto error_netdev_register;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002935 }
2936
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +00002937 /* If a specific clk_csr value is passed from the platform
2938 * this means that the CSR Clock Range selection cannot be
2939 * changed at run-time and it is fixed. Viceversa the driver'll try to
2940 * set the MDC clock dynamically according to the csr actual
2941 * clock input.
2942 */
2943 if (!priv->plat->clk_csr)
2944 stmmac_clk_csr_set(priv);
2945 else
2946 priv->clk_csr = priv->plat->clk_csr;
2947
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00002948 stmmac_check_pcs_mode(priv);
2949
Byungho An4d8f0822013-04-07 17:56:16 +00002950 if (priv->pcs != STMMAC_PCS_RGMII && priv->pcs != STMMAC_PCS_TBI &&
2951 priv->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00002952 /* MDIO bus Registration */
2953 ret = stmmac_mdio_register(ndev);
2954 if (ret < 0) {
2955 pr_debug("%s: MDIO bus (id: %d) registration failed",
2956 __func__, priv->plat->bus_id);
2957 goto error_mdio_register;
2958 }
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00002959 }
2960
Joachim Eastwood15ffac72015-05-20 20:03:08 +02002961 return 0;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002962
Viresh Kumar6a81c262012-07-30 14:39:41 -07002963error_mdio_register:
Dan Carpenter34a52f32010-12-20 21:34:56 +00002964 unregister_netdev(ndev);
Viresh Kumar6a81c262012-07-30 14:39:41 -07002965error_netdev_register:
2966 netif_napi_del(&priv->napi);
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08002967error_hw_init:
Andrew Bresticker5f9755d2015-04-07 13:38:45 -07002968 clk_disable_unprepare(priv->pclk);
2969error_pclk_get:
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08002970 clk_disable_unprepare(priv->stmmac_clk);
2971error_clk_get:
Dan Carpenter34a52f32010-12-20 21:34:56 +00002972 free_netdev(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002973
Joachim Eastwood15ffac72015-05-20 20:03:08 +02002974 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002975}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02002976EXPORT_SYMBOL_GPL(stmmac_dvr_probe);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002977
2978/**
2979 * stmmac_dvr_remove
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002980 * @ndev: net device pointer
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002981 * Description: this function resets the TX/RX processes, disables the MAC RX/TX
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002982 * changes the link status, releases the DMA descriptor rings.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002983 */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002984int stmmac_dvr_remove(struct net_device *ndev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002985{
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00002986 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002987
2988 pr_info("%s:\n\tremoving driver", __func__);
2989
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00002990 priv->hw->dma->stop_rx(priv->ioaddr);
2991 priv->hw->dma->stop_tx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002992
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002993 stmmac_set_mac(priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002994 netif_carrier_off(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002995 unregister_netdev(ndev);
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +08002996 if (priv->stmmac_rst)
2997 reset_control_assert(priv->stmmac_rst);
Andrew Bresticker5f9755d2015-04-07 13:38:45 -07002998 clk_disable_unprepare(priv->pclk);
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08002999 clk_disable_unprepare(priv->stmmac_clk);
Bryan O'Donoghuee7434712015-04-16 17:56:03 +01003000 if (priv->pcs != STMMAC_PCS_RGMII && priv->pcs != STMMAC_PCS_TBI &&
3001 priv->pcs != STMMAC_PCS_RTBI)
3002 stmmac_mdio_unregister(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003003 free_netdev(ndev);
3004
3005 return 0;
3006}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003007EXPORT_SYMBOL_GPL(stmmac_dvr_remove);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003008
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003009/**
3010 * stmmac_suspend - suspend callback
3011 * @ndev: net device pointer
3012 * Description: this is the function to suspend the device and it is called
3013 * by the platform driver to stop the network queue, release the resources,
3014 * program the PMT register (for WoL), clean and release driver resources.
3015 */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003016int stmmac_suspend(struct net_device *ndev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003017{
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003018 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003019 unsigned long flags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003020
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003021 if (!ndev || !netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003022 return 0;
3023
Francesco Virlinzi102463b2011-11-16 21:58:02 +00003024 if (priv->phydev)
3025 phy_stop(priv->phydev);
3026
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003027 spin_lock_irqsave(&priv->lock, flags);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003028
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003029 netif_device_detach(ndev);
3030 netif_stop_queue(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003031
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003032 napi_disable(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003033
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003034 /* Stop TX/RX DMA */
3035 priv->hw->dma->stop_tx(priv->ioaddr);
3036 priv->hw->dma->stop_rx(priv->ioaddr);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003037
3038 stmmac_clear_descriptors(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003039
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003040 /* Enable Power down mode by programming the PMT regs */
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003041 if (device_may_wakeup(priv->device)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05003042 priv->hw->mac->pmt(priv->hw, priv->wolopts);
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003043 priv->irq_wake = 1;
3044 } else {
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003045 stmmac_set_mac(priv->ioaddr, false);
Srinivas Kandagatladb88f102014-01-16 10:52:52 +00003046 pinctrl_pm_select_sleep_state(priv->device);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00003047 /* Disable clock in case of PWM is off */
Andrew Bresticker5f9755d2015-04-07 13:38:45 -07003048 clk_disable(priv->pclk);
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01003049 clk_disable(priv->stmmac_clk);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00003050 }
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003051 spin_unlock_irqrestore(&priv->lock, flags);
Vince Bridgers2d871aa2014-07-28 14:07:58 -05003052
3053 priv->oldlink = 0;
3054 priv->speed = 0;
3055 priv->oldduplex = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003056 return 0;
3057}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003058EXPORT_SYMBOL_GPL(stmmac_suspend);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003059
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003060/**
3061 * stmmac_resume - resume callback
3062 * @ndev: net device pointer
3063 * Description: when resume this function is invoked to setup the DMA and CORE
3064 * in a usable state.
3065 */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003066int stmmac_resume(struct net_device *ndev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003067{
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003068 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003069 unsigned long flags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003070
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003071 if (!netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003072 return 0;
3073
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003074 spin_lock_irqsave(&priv->lock, flags);
Giuseppe Cavallaroc4433be2010-09-06 05:02:11 +02003075
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003076 /* Power Down bit, into the PM register, is cleared
3077 * automatically as soon as a magic packet or a Wake-up frame
3078 * is received. Anyway, it's better to manually clear
3079 * this bit because it can generate problems while resuming
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003080 * from another devices (e.g. serial console).
3081 */
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00003082 if (device_may_wakeup(priv->device)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05003083 priv->hw->mac->pmt(priv->hw, 0);
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003084 priv->irq_wake = 0;
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00003085 } else {
Srinivas Kandagatladb88f102014-01-16 10:52:52 +00003086 pinctrl_pm_select_default_state(priv->device);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00003087 /* enable the clk prevously disabled */
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01003088 clk_enable(priv->stmmac_clk);
Andrew Bresticker5f9755d2015-04-07 13:38:45 -07003089 clk_enable(priv->pclk);
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00003090 /* reset the phy so that it's ready */
3091 if (priv->mii)
3092 stmmac_mdio_reset(priv->mii);
3093 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003094
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003095 netif_device_attach(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003096
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01003097 init_dma_desc_rings(ndev, GFP_ATOMIC);
Huacai Chenfe1319292014-12-19 22:38:18 +08003098 stmmac_hw_setup(ndev, false);
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01003099 stmmac_init_tx_coalesce(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003100
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003101 napi_enable(&priv->napi);
3102
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003103 netif_start_queue(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003104
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003105 spin_unlock_irqrestore(&priv->lock, flags);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00003106
3107 if (priv->phydev)
3108 phy_start(priv->phydev);
3109
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003110 return 0;
3111}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003112EXPORT_SYMBOL_GPL(stmmac_resume);
Giuseppe CAVALLAROba27ec62012-06-04 19:22:57 +00003113
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003114#ifndef MODULE
3115static int __init stmmac_cmdline_opt(char *str)
3116{
3117 char *opt;
3118
3119 if (!str || !*str)
3120 return -EINVAL;
3121 while ((opt = strsep(&str, ",")) != NULL) {
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003122 if (!strncmp(opt, "debug:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003123 if (kstrtoint(opt + 6, 0, &debug))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003124 goto err;
3125 } else if (!strncmp(opt, "phyaddr:", 8)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003126 if (kstrtoint(opt + 8, 0, &phyaddr))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003127 goto err;
3128 } else if (!strncmp(opt, "dma_txsize:", 11)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003129 if (kstrtoint(opt + 11, 0, &dma_txsize))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003130 goto err;
3131 } else if (!strncmp(opt, "dma_rxsize:", 11)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003132 if (kstrtoint(opt + 11, 0, &dma_rxsize))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003133 goto err;
3134 } else if (!strncmp(opt, "buf_sz:", 7)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003135 if (kstrtoint(opt + 7, 0, &buf_sz))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003136 goto err;
3137 } else if (!strncmp(opt, "tc:", 3)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003138 if (kstrtoint(opt + 3, 0, &tc))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003139 goto err;
3140 } else if (!strncmp(opt, "watchdog:", 9)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003141 if (kstrtoint(opt + 9, 0, &watchdog))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003142 goto err;
3143 } else if (!strncmp(opt, "flow_ctrl:", 10)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003144 if (kstrtoint(opt + 10, 0, &flow_ctrl))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003145 goto err;
3146 } else if (!strncmp(opt, "pause:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003147 if (kstrtoint(opt + 6, 0, &pause))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003148 goto err;
Giuseppe CAVALLARO506f6692013-02-14 23:00:13 +00003149 } else if (!strncmp(opt, "eee_timer:", 10)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003150 if (kstrtoint(opt + 10, 0, &eee_timer))
3151 goto err;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003152 } else if (!strncmp(opt, "chain_mode:", 11)) {
3153 if (kstrtoint(opt + 11, 0, &chain_mode))
3154 goto err;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003155 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003156 }
3157 return 0;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003158
3159err:
3160 pr_err("%s: ERROR broken module parameter conversion", __func__);
3161 return -EINVAL;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003162}
3163
3164__setup("stmmaceth=", stmmac_cmdline_opt);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003165#endif /* MODULE */
Giuseppe Cavallaro6fc0d0f2011-12-23 14:21:20 -05003166
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003167static int __init stmmac_init(void)
3168{
3169#ifdef CONFIG_DEBUG_FS
3170 /* Create debugfs main directory if it doesn't exist yet */
3171 if (!stmmac_fs_dir) {
3172 stmmac_fs_dir = debugfs_create_dir(STMMAC_RESOURCE_NAME, NULL);
3173
3174 if (!stmmac_fs_dir || IS_ERR(stmmac_fs_dir)) {
3175 pr_err("ERROR %s, debugfs create directory failed\n",
3176 STMMAC_RESOURCE_NAME);
3177
3178 return -ENOMEM;
3179 }
3180 }
3181#endif
3182
3183 return 0;
3184}
3185
3186static void __exit stmmac_exit(void)
3187{
3188#ifdef CONFIG_DEBUG_FS
3189 debugfs_remove_recursive(stmmac_fs_dir);
3190#endif
3191}
3192
3193module_init(stmmac_init)
3194module_exit(stmmac_exit)
3195
Giuseppe Cavallaro6fc0d0f2011-12-23 14:21:20 -05003196MODULE_DESCRIPTION("STMMAC 10/100/1000 Ethernet device driver");
3197MODULE_AUTHOR("Giuseppe Cavallaro <peppe.cavallaro@st.com>");
3198MODULE_LICENSE("GPL");