blob: 7cdea1bfea091917455e46cc18af7d6d80a2c0f0 [file] [log] [blame]
R Sricharan6b5de092012-05-10 19:46:00 +05301/*
2 * Copyright (C) 2012 Texas Instruments Incorporated - http://www.ti.com/
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 * Based on "omap4.dtsi"
8 */
9
Florian Vaussard6d624ea2013-05-31 14:32:56 +020010#include <dt-bindings/gpio/gpio.h>
Florian Vaussard8fea7d52013-05-31 14:32:57 +020011#include <dt-bindings/interrupt-controller/arm-gic.h>
Florian Vaussardbcd3cca2013-05-31 14:32:59 +020012#include <dt-bindings/pinctrl/omap.h>
R Sricharan6b5de092012-05-10 19:46:00 +053013
Florian Vaussard98ef79572013-05-31 14:32:55 +020014#include "skeleton.dtsi"
R Sricharan6b5de092012-05-10 19:46:00 +053015
16/ {
Santosh Shilimkarba1829b2013-02-12 15:57:55 +053017 #address-cells = <1>;
18 #size-cells = <1>;
19
R Sricharan6b5de092012-05-10 19:46:00 +053020 compatible = "ti,omap5";
21 interrupt-parent = <&gic>;
22
23 aliases {
24 serial0 = &uart1;
25 serial1 = &uart2;
26 serial2 = &uart3;
27 serial3 = &uart4;
28 serial4 = &uart5;
29 serial5 = &uart6;
30 };
31
32 cpus {
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010033 #address-cells = <1>;
34 #size-cells = <0>;
35
R Sricharan6b5de092012-05-10 19:46:00 +053036 cpu@0 {
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010037 device_type = "cpu";
R Sricharan6b5de092012-05-10 19:46:00 +053038 compatible = "arm,cortex-a15";
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010039 reg = <0x0>;
R Sricharan6b5de092012-05-10 19:46:00 +053040 };
41 cpu@1 {
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010042 device_type = "cpu";
R Sricharan6b5de092012-05-10 19:46:00 +053043 compatible = "arm,cortex-a15";
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010044 reg = <0x1>;
R Sricharan6b5de092012-05-10 19:46:00 +053045 };
46 };
47
Santosh Shilimkarb45ccc42013-02-10 21:40:19 +053048 timer {
49 compatible = "arm,armv7-timer";
Florian Vaussard8fea7d52013-05-31 14:32:57 +020050 /* PPI secure/nonsecure IRQ */
51 interrupts = <GIC_PPI 13 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>,
52 <GIC_PPI 14 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>,
53 <GIC_PPI 11 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>,
54 <GIC_PPI 10 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>;
Santosh Shilimkarb45ccc42013-02-10 21:40:19 +053055 clock-frequency = <6144000>;
56 };
57
Santosh Shilimkarba1829b2013-02-12 15:57:55 +053058 gic: interrupt-controller@48211000 {
59 compatible = "arm,cortex-a15-gic";
60 interrupt-controller;
61 #interrupt-cells = <3>;
62 reg = <0x48211000 0x1000>,
Santosh Shilimkar0129c162013-02-19 17:29:24 +053063 <0x48212000 0x1000>,
64 <0x48214000 0x2000>,
65 <0x48216000 0x2000>;
Santosh Shilimkarba1829b2013-02-12 15:57:55 +053066 };
67
R Sricharan6b5de092012-05-10 19:46:00 +053068 /*
69 * The soc node represents the soc top level view. It is uses for IPs
70 * that are not memory mapped in the MPU view or for the MPU itself.
71 */
72 soc {
73 compatible = "ti,omap-infra";
74 mpu {
75 compatible = "ti,omap5-mpu";
76 ti,hwmods = "mpu";
77 };
78 };
79
80 /*
81 * XXX: Use a flat representation of the OMAP3 interconnect.
82 * The real OMAP interconnect network is quite complex.
83 * Since that will not bring real advantage to represent that in DT for
84 * the moment, just use a fake OCP bus entry to represent the whole bus
85 * hierarchy.
86 */
87 ocp {
88 compatible = "ti,omap4-l3-noc", "simple-bus";
89 #address-cells = <1>;
90 #size-cells = <1>;
91 ranges;
92 ti,hwmods = "l3_main_1", "l3_main_2", "l3_main_3";
Santosh Shilimkar20a60ea2013-02-26 17:36:14 +053093 reg = <0x44000000 0x2000>,
94 <0x44800000 0x3000>,
95 <0x45000000 0x4000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +020096 interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
97 <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +053098
Jon Hunter3b3132f2012-11-01 09:12:23 -050099 counter32k: counter@4ae04000 {
100 compatible = "ti,omap-counter32k";
101 reg = <0x4ae04000 0x40>;
102 ti,hwmods = "counter_32k";
103 };
104
Peter Ujfalusi5da6a2d2012-10-04 14:57:27 +0300105 omap5_pmx_core: pinmux@4a002840 {
106 compatible = "ti,omap4-padconf", "pinctrl-single";
107 reg = <0x4a002840 0x01b6>;
108 #address-cells = <1>;
109 #size-cells = <0>;
110 pinctrl-single,register-width = <16>;
111 pinctrl-single,function-mask = <0x7fff>;
112 };
113 omap5_pmx_wkup: pinmux@4ae0c840 {
114 compatible = "ti,omap4-padconf", "pinctrl-single";
115 reg = <0x4ae0c840 0x0038>;
116 #address-cells = <1>;
117 #size-cells = <0>;
118 pinctrl-single,register-width = <16>;
119 pinctrl-single,function-mask = <0x7fff>;
120 };
121
Jon Hunter2c2dc542012-04-26 13:47:59 -0500122 sdma: dma-controller@4a056000 {
123 compatible = "ti,omap4430-sdma";
124 reg = <0x4a056000 0x1000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200125 interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
126 <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
127 <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
128 <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500129 #dma-cells = <1>;
130 #dma-channels = <32>;
131 #dma-requests = <127>;
132 };
133
R Sricharan6b5de092012-05-10 19:46:00 +0530134 gpio1: gpio@4ae10000 {
135 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200136 reg = <0x4ae10000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200137 interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530138 ti,hwmods = "gpio1";
Jon Huntere4b9b9f2013-04-04 15:16:16 -0500139 ti,gpio-always-on;
R Sricharan6b5de092012-05-10 19:46:00 +0530140 gpio-controller;
141 #gpio-cells = <2>;
142 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600143 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530144 };
145
146 gpio2: gpio@48055000 {
147 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200148 reg = <0x48055000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200149 interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530150 ti,hwmods = "gpio2";
151 gpio-controller;
152 #gpio-cells = <2>;
153 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600154 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530155 };
156
157 gpio3: gpio@48057000 {
158 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200159 reg = <0x48057000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200160 interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530161 ti,hwmods = "gpio3";
162 gpio-controller;
163 #gpio-cells = <2>;
164 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600165 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530166 };
167
168 gpio4: gpio@48059000 {
169 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200170 reg = <0x48059000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200171 interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530172 ti,hwmods = "gpio4";
173 gpio-controller;
174 #gpio-cells = <2>;
175 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600176 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530177 };
178
179 gpio5: gpio@4805b000 {
180 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200181 reg = <0x4805b000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200182 interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530183 ti,hwmods = "gpio5";
184 gpio-controller;
185 #gpio-cells = <2>;
186 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600187 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530188 };
189
190 gpio6: gpio@4805d000 {
191 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200192 reg = <0x4805d000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200193 interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530194 ti,hwmods = "gpio6";
195 gpio-controller;
196 #gpio-cells = <2>;
197 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600198 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530199 };
200
201 gpio7: gpio@48051000 {
202 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200203 reg = <0x48051000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200204 interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530205 ti,hwmods = "gpio7";
206 gpio-controller;
207 #gpio-cells = <2>;
208 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600209 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530210 };
211
212 gpio8: gpio@48053000 {
213 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200214 reg = <0x48053000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200215 interrupts = <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530216 ti,hwmods = "gpio8";
217 gpio-controller;
218 #gpio-cells = <2>;
219 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600220 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530221 };
222
Jon Hunter1c7dbb52013-02-22 15:33:31 -0600223 gpmc: gpmc@50000000 {
224 compatible = "ti,omap4430-gpmc";
225 reg = <0x50000000 0x1000>;
226 #address-cells = <2>;
227 #size-cells = <1>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200228 interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunter1c7dbb52013-02-22 15:33:31 -0600229 gpmc,num-cs = <8>;
230 gpmc,num-waitpins = <4>;
231 ti,hwmods = "gpmc";
232 };
233
Sourav Poddar6e6a9a52012-07-25 10:57:58 +0530234 i2c1: i2c@48070000 {
235 compatible = "ti,omap4-i2c";
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200236 reg = <0x48070000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200237 interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
Sourav Poddar6e6a9a52012-07-25 10:57:58 +0530238 #address-cells = <1>;
239 #size-cells = <0>;
240 ti,hwmods = "i2c1";
241 };
242
243 i2c2: i2c@48072000 {
244 compatible = "ti,omap4-i2c";
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200245 reg = <0x48072000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200246 interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
Sourav Poddar6e6a9a52012-07-25 10:57:58 +0530247 #address-cells = <1>;
248 #size-cells = <0>;
249 ti,hwmods = "i2c2";
250 };
251
252 i2c3: i2c@48060000 {
253 compatible = "ti,omap4-i2c";
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200254 reg = <0x48060000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200255 interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
Sourav Poddar6e6a9a52012-07-25 10:57:58 +0530256 #address-cells = <1>;
257 #size-cells = <0>;
258 ti,hwmods = "i2c3";
259 };
260
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200261 i2c4: i2c@4807a000 {
Sourav Poddar6e6a9a52012-07-25 10:57:58 +0530262 compatible = "ti,omap4-i2c";
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200263 reg = <0x4807a000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200264 interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
Sourav Poddar6e6a9a52012-07-25 10:57:58 +0530265 #address-cells = <1>;
266 #size-cells = <0>;
267 ti,hwmods = "i2c4";
268 };
269
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200270 i2c5: i2c@4807c000 {
Sourav Poddar6e6a9a52012-07-25 10:57:58 +0530271 compatible = "ti,omap4-i2c";
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200272 reg = <0x4807c000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200273 interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>;
Sourav Poddar6e6a9a52012-07-25 10:57:58 +0530274 #address-cells = <1>;
275 #size-cells = <0>;
276 ti,hwmods = "i2c5";
277 };
278
Felipe Balbi43286b12013-02-13 14:58:36 +0530279 mcspi1: spi@48098000 {
280 compatible = "ti,omap4-mcspi";
281 reg = <0x48098000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200282 interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
Felipe Balbi43286b12013-02-13 14:58:36 +0530283 #address-cells = <1>;
284 #size-cells = <0>;
285 ti,hwmods = "mcspi1";
286 ti,spi-num-cs = <4>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500287 dmas = <&sdma 35>,
288 <&sdma 36>,
289 <&sdma 37>,
290 <&sdma 38>,
291 <&sdma 39>,
292 <&sdma 40>,
293 <&sdma 41>,
294 <&sdma 42>;
295 dma-names = "tx0", "rx0", "tx1", "rx1",
296 "tx2", "rx2", "tx3", "rx3";
Felipe Balbi43286b12013-02-13 14:58:36 +0530297 };
298
299 mcspi2: spi@4809a000 {
300 compatible = "ti,omap4-mcspi";
301 reg = <0x4809a000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200302 interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>;
Felipe Balbi43286b12013-02-13 14:58:36 +0530303 #address-cells = <1>;
304 #size-cells = <0>;
305 ti,hwmods = "mcspi2";
306 ti,spi-num-cs = <2>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500307 dmas = <&sdma 43>,
308 <&sdma 44>,
309 <&sdma 45>,
310 <&sdma 46>;
311 dma-names = "tx0", "rx0", "tx1", "rx1";
Felipe Balbi43286b12013-02-13 14:58:36 +0530312 };
313
314 mcspi3: spi@480b8000 {
315 compatible = "ti,omap4-mcspi";
316 reg = <0x480b8000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200317 interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
Felipe Balbi43286b12013-02-13 14:58:36 +0530318 #address-cells = <1>;
319 #size-cells = <0>;
320 ti,hwmods = "mcspi3";
321 ti,spi-num-cs = <2>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500322 dmas = <&sdma 15>, <&sdma 16>;
323 dma-names = "tx0", "rx0";
Felipe Balbi43286b12013-02-13 14:58:36 +0530324 };
325
326 mcspi4: spi@480ba000 {
327 compatible = "ti,omap4-mcspi";
328 reg = <0x480ba000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200329 interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
Felipe Balbi43286b12013-02-13 14:58:36 +0530330 #address-cells = <1>;
331 #size-cells = <0>;
332 ti,hwmods = "mcspi4";
333 ti,spi-num-cs = <1>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500334 dmas = <&sdma 70>, <&sdma 71>;
335 dma-names = "tx0", "rx0";
Felipe Balbi43286b12013-02-13 14:58:36 +0530336 };
337
R Sricharan6b5de092012-05-10 19:46:00 +0530338 uart1: serial@4806a000 {
339 compatible = "ti,omap4-uart";
Sebastien Guiriec8e80f662012-10-23 10:37:11 +0200340 reg = <0x4806a000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200341 interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530342 ti,hwmods = "uart1";
343 clock-frequency = <48000000>;
344 };
345
346 uart2: serial@4806c000 {
347 compatible = "ti,omap4-uart";
Sebastien Guiriec8e80f662012-10-23 10:37:11 +0200348 reg = <0x4806c000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200349 interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530350 ti,hwmods = "uart2";
351 clock-frequency = <48000000>;
352 };
353
354 uart3: serial@48020000 {
355 compatible = "ti,omap4-uart";
Sebastien Guiriec8e80f662012-10-23 10:37:11 +0200356 reg = <0x48020000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200357 interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530358 ti,hwmods = "uart3";
359 clock-frequency = <48000000>;
360 };
361
362 uart4: serial@4806e000 {
363 compatible = "ti,omap4-uart";
Sebastien Guiriec8e80f662012-10-23 10:37:11 +0200364 reg = <0x4806e000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200365 interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530366 ti,hwmods = "uart4";
367 clock-frequency = <48000000>;
368 };
369
370 uart5: serial@48066000 {
Sebastien Guiriec8e80f662012-10-23 10:37:11 +0200371 compatible = "ti,omap4-uart";
372 reg = <0x48066000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200373 interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530374 ti,hwmods = "uart5";
375 clock-frequency = <48000000>;
376 };
377
378 uart6: serial@48068000 {
Sebastien Guiriec8e80f662012-10-23 10:37:11 +0200379 compatible = "ti,omap4-uart";
380 reg = <0x48068000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200381 interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530382 ti,hwmods = "uart6";
383 clock-frequency = <48000000>;
384 };
Balaji T K5dd18b02012-08-07 12:48:21 +0530385
386 mmc1: mmc@4809c000 {
387 compatible = "ti,omap4-hsmmc";
Sebastien Guiriec9a642362012-10-23 10:37:12 +0200388 reg = <0x4809c000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200389 interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
Balaji T K5dd18b02012-08-07 12:48:21 +0530390 ti,hwmods = "mmc1";
391 ti,dual-volt;
392 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500393 dmas = <&sdma 61>, <&sdma 62>;
394 dma-names = "tx", "rx";
Balaji T K5dd18b02012-08-07 12:48:21 +0530395 };
396
397 mmc2: mmc@480b4000 {
398 compatible = "ti,omap4-hsmmc";
Sebastien Guiriec9a642362012-10-23 10:37:12 +0200399 reg = <0x480b4000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200400 interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
Balaji T K5dd18b02012-08-07 12:48:21 +0530401 ti,hwmods = "mmc2";
402 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500403 dmas = <&sdma 47>, <&sdma 48>;
404 dma-names = "tx", "rx";
Balaji T K5dd18b02012-08-07 12:48:21 +0530405 };
406
407 mmc3: mmc@480ad000 {
408 compatible = "ti,omap4-hsmmc";
Sebastien Guiriec9a642362012-10-23 10:37:12 +0200409 reg = <0x480ad000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200410 interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
Balaji T K5dd18b02012-08-07 12:48:21 +0530411 ti,hwmods = "mmc3";
412 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500413 dmas = <&sdma 77>, <&sdma 78>;
414 dma-names = "tx", "rx";
Balaji T K5dd18b02012-08-07 12:48:21 +0530415 };
416
417 mmc4: mmc@480d1000 {
418 compatible = "ti,omap4-hsmmc";
Sebastien Guiriec9a642362012-10-23 10:37:12 +0200419 reg = <0x480d1000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200420 interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
Balaji T K5dd18b02012-08-07 12:48:21 +0530421 ti,hwmods = "mmc4";
422 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500423 dmas = <&sdma 57>, <&sdma 58>;
424 dma-names = "tx", "rx";
Balaji T K5dd18b02012-08-07 12:48:21 +0530425 };
426
427 mmc5: mmc@480d5000 {
428 compatible = "ti,omap4-hsmmc";
Sebastien Guiriec9a642362012-10-23 10:37:12 +0200429 reg = <0x480d5000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200430 interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
Balaji T K5dd18b02012-08-07 12:48:21 +0530431 ti,hwmods = "mmc5";
432 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500433 dmas = <&sdma 59>, <&sdma 60>;
434 dma-names = "tx", "rx";
Balaji T K5dd18b02012-08-07 12:48:21 +0530435 };
Sourav Poddar5449fbc2012-07-25 11:03:27 +0530436
437 keypad: keypad@4ae1c000 {
438 compatible = "ti,omap4-keypad";
Santosh Shilimkar8cc8b892013-01-23 19:53:30 +0530439 reg = <0x4ae1c000 0x400>;
Sourav Poddar5449fbc2012-07-25 11:03:27 +0530440 ti,hwmods = "kbd";
441 };
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300442
Peter Ujfalusicbb57f02012-08-29 16:31:07 +0300443 mcpdm: mcpdm@40132000 {
444 compatible = "ti,omap4-mcpdm";
445 reg = <0x40132000 0x7f>, /* MPU private access */
446 <0x49032000 0x7f>; /* L3 Interconnect */
447 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200448 interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusicbb57f02012-08-29 16:31:07 +0300449 ti,hwmods = "mcpdm";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100450 dmas = <&sdma 65>,
451 <&sdma 66>;
452 dma-names = "up_link", "dn_link";
Peter Ujfalusicbb57f02012-08-29 16:31:07 +0300453 };
454
455 dmic: dmic@4012e000 {
456 compatible = "ti,omap4-dmic";
457 reg = <0x4012e000 0x7f>, /* MPU private access */
458 <0x4902e000 0x7f>; /* L3 Interconnect */
459 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200460 interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusicbb57f02012-08-29 16:31:07 +0300461 ti,hwmods = "dmic";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100462 dmas = <&sdma 67>;
463 dma-names = "up_link";
Peter Ujfalusicbb57f02012-08-29 16:31:07 +0300464 };
465
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300466 mcbsp1: mcbsp@40122000 {
467 compatible = "ti,omap4-mcbsp";
468 reg = <0x40122000 0xff>, /* MPU private access */
469 <0x49022000 0xff>; /* L3 Interconnect */
470 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200471 interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300472 interrupt-names = "common";
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300473 ti,buffer-size = <128>;
474 ti,hwmods = "mcbsp1";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100475 dmas = <&sdma 33>,
476 <&sdma 34>;
477 dma-names = "tx", "rx";
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300478 };
479
480 mcbsp2: mcbsp@40124000 {
481 compatible = "ti,omap4-mcbsp";
482 reg = <0x40124000 0xff>, /* MPU private access */
483 <0x49024000 0xff>; /* L3 Interconnect */
484 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200485 interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300486 interrupt-names = "common";
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300487 ti,buffer-size = <128>;
488 ti,hwmods = "mcbsp2";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100489 dmas = <&sdma 17>,
490 <&sdma 18>;
491 dma-names = "tx", "rx";
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300492 };
493
494 mcbsp3: mcbsp@40126000 {
495 compatible = "ti,omap4-mcbsp";
496 reg = <0x40126000 0xff>, /* MPU private access */
497 <0x49026000 0xff>; /* L3 Interconnect */
498 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200499 interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300500 interrupt-names = "common";
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300501 ti,buffer-size = <128>;
502 ti,hwmods = "mcbsp3";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100503 dmas = <&sdma 19>,
504 <&sdma 20>;
505 dma-names = "tx", "rx";
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300506 };
Jon Hunterdf692a92012-11-01 09:09:51 -0500507
508 timer1: timer@4ae18000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500509 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500510 reg = <0x4ae18000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200511 interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500512 ti,hwmods = "timer1";
513 ti,timer-alwon;
514 };
515
516 timer2: timer@48032000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500517 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500518 reg = <0x48032000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200519 interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500520 ti,hwmods = "timer2";
521 };
522
523 timer3: timer@48034000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500524 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500525 reg = <0x48034000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200526 interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500527 ti,hwmods = "timer3";
528 };
529
530 timer4: timer@48036000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500531 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500532 reg = <0x48036000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200533 interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500534 ti,hwmods = "timer4";
535 };
536
537 timer5: timer@40138000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500538 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500539 reg = <0x40138000 0x80>,
540 <0x49038000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200541 interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500542 ti,hwmods = "timer5";
543 ti,timer-dsp;
Suman Anna83416132013-04-17 18:23:15 -0500544 ti,timer-pwm;
Jon Hunterdf692a92012-11-01 09:09:51 -0500545 };
546
547 timer6: timer@4013a000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500548 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500549 reg = <0x4013a000 0x80>,
550 <0x4903a000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200551 interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500552 ti,hwmods = "timer6";
553 ti,timer-dsp;
554 ti,timer-pwm;
555 };
556
557 timer7: timer@4013c000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500558 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500559 reg = <0x4013c000 0x80>,
560 <0x4903c000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200561 interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500562 ti,hwmods = "timer7";
563 ti,timer-dsp;
564 };
565
566 timer8: timer@4013e000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500567 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500568 reg = <0x4013e000 0x80>,
569 <0x4903e000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200570 interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500571 ti,hwmods = "timer8";
572 ti,timer-dsp;
573 ti,timer-pwm;
574 };
575
576 timer9: timer@4803e000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500577 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500578 reg = <0x4803e000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200579 interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500580 ti,hwmods = "timer9";
Suman Anna83416132013-04-17 18:23:15 -0500581 ti,timer-pwm;
Jon Hunterdf692a92012-11-01 09:09:51 -0500582 };
583
584 timer10: timer@48086000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500585 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500586 reg = <0x48086000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200587 interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500588 ti,hwmods = "timer10";
Suman Anna83416132013-04-17 18:23:15 -0500589 ti,timer-pwm;
Jon Hunterdf692a92012-11-01 09:09:51 -0500590 };
591
592 timer11: timer@48088000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500593 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500594 reg = <0x48088000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200595 interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500596 ti,hwmods = "timer11";
597 ti,timer-pwm;
598 };
Lokesh Vutlae6900dd2012-11-05 18:22:51 +0530599
Lokesh Vutla55452192013-02-27 11:54:45 +0530600 wdt2: wdt@4ae14000 {
601 compatible = "ti,omap5-wdt", "ti,omap3-wdt";
602 reg = <0x4ae14000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200603 interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
Lokesh Vutla55452192013-02-27 11:54:45 +0530604 ti,hwmods = "wd_timer2";
605 };
606
Lokesh Vutlae6900dd2012-11-05 18:22:51 +0530607 emif1: emif@0x4c000000 {
608 compatible = "ti,emif-4d5";
609 ti,hwmods = "emif1";
610 phy-type = <2>; /* DDR PHY type: Intelli PHY */
611 reg = <0x4c000000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200612 interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
Lokesh Vutlae6900dd2012-11-05 18:22:51 +0530613 hw-caps-read-idle-ctrl;
614 hw-caps-ll-interface;
615 hw-caps-temp-alert;
616 };
617
618 emif2: emif@0x4d000000 {
619 compatible = "ti,emif-4d5";
620 ti,hwmods = "emif2";
621 phy-type = <2>; /* DDR PHY type: Intelli PHY */
622 reg = <0x4d000000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200623 interrupts = <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>;
Lokesh Vutlae6900dd2012-11-05 18:22:51 +0530624 hw-caps-read-idle-ctrl;
625 hw-caps-ll-interface;
626 hw-caps-temp-alert;
627 };
Kishon Vijay Abraham Ifedc4282013-03-07 19:05:17 +0530628
629 omap_control_usb: omap-control-usb@4a002300 {
630 compatible = "ti,omap-control-usb";
631 reg = <0x4a002300 0x4>,
632 <0x4a002370 0x4>;
633 reg-names = "control_dev_conf", "phy_power_usb";
634 ti,type = <2>;
635 };
Kishon Vijay Abraham Ie9831962013-03-07 19:05:18 +0530636
Kishon Vijay Abraham I72f6f952013-03-07 19:05:20 +0530637 omap_dwc3@4a020000 {
638 compatible = "ti,dwc3";
639 ti,hwmods = "usb_otg_ss";
Felipe Balbi6f61ee22013-08-21 20:01:30 +0530640 reg = <0x4a020000 0x10000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200641 interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
Kishon Vijay Abraham I72f6f952013-03-07 19:05:20 +0530642 #address-cells = <1>;
643 #size-cells = <1>;
644 utmi-mode = <2>;
645 ranges;
646 dwc3@4a030000 {
Felipe Balbi22a5aa12013-07-02 21:20:24 +0300647 compatible = "snps,dwc3";
Felipe Balbi6f61ee22013-08-21 20:01:30 +0530648 reg = <0x4a030000 0x10000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200649 interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>;
Kishon Vijay Abraham I72f6f952013-03-07 19:05:20 +0530650 usb-phy = <&usb2_phy>, <&usb3_phy>;
651 tx-fifo-resize;
652 };
653 };
654
Felipe Balbib6731f72013-08-21 20:01:31 +0530655 ocp2scp@4a080000 {
Kishon Vijay Abraham Ie9831962013-03-07 19:05:18 +0530656 compatible = "ti,omap-ocp2scp";
657 #address-cells = <1>;
658 #size-cells = <1>;
Felipe Balbib6731f72013-08-21 20:01:31 +0530659 reg = <0x4a080000 0x20>;
Kishon Vijay Abraham Ie9831962013-03-07 19:05:18 +0530660 ranges;
661 ti,hwmods = "ocp2scp1";
Kishon Vijay Abraham Iae6a32d2013-03-07 19:05:19 +0530662 usb2_phy: usb2phy@4a084000 {
663 compatible = "ti,omap-usb2";
664 reg = <0x4a084000 0x7c>;
665 ctrl-module = <&omap_control_usb>;
666 };
667
668 usb3_phy: usb3phy@4a084400 {
669 compatible = "ti,omap-usb3";
670 reg = <0x4a084400 0x80>,
671 <0x4a084800 0x64>,
672 <0x4a084c00 0x40>;
673 reg-names = "phy_rx", "phy_tx", "pll_ctrl";
674 ctrl-module = <&omap_control_usb>;
675 };
Kishon Vijay Abraham Ie9831962013-03-07 19:05:18 +0530676 };
Roger Quadrosed7f8e82013-06-07 18:52:48 +0530677
678 usbhstll: usbhstll@4a062000 {
679 compatible = "ti,usbhs-tll";
680 reg = <0x4a062000 0x1000>;
681 interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
682 ti,hwmods = "usb_tll_hs";
683 };
684
685 usbhshost: usbhshost@4a064000 {
686 compatible = "ti,usbhs-host";
687 reg = <0x4a064000 0x800>;
688 ti,hwmods = "usb_host_hs";
689 #address-cells = <1>;
690 #size-cells = <1>;
691 ranges;
692
693 usbhsohci: ohci@4a064800 {
694 compatible = "ti,ohci-omap3", "usb-ohci";
695 reg = <0x4a064800 0x400>;
696 interrupt-parent = <&gic>;
697 interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
698 };
699
700 usbhsehci: ehci@4a064c00 {
701 compatible = "ti,ehci-omap", "usb-ehci";
702 reg = <0x4a064c00 0x400>;
703 interrupt-parent = <&gic>;
704 interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
705 };
706 };
Eduardo Valentincbad26d2013-06-18 22:36:38 -0400707
708 bandgap@4a0021e0 {
709 reg = <0x4a0021e0 0xc
710 0x4a00232c 0xc
711 0x4a002380 0x2c
712 0x4a0023C0 0x3c>;
713 interrupts = <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>;
714 compatible = "ti,omap5430-bandgap";
715 };
R Sricharan6b5de092012-05-10 19:46:00 +0530716 };
717};