blob: 97cbcdd901bea5d9737ac6fd92cc37bbc3fdc6a8 [file] [log] [blame]
Chander Kashyap34dcedf2013-06-19 00:29:35 +09001/*
2 * SAMSUNG EXYNOS5420 SoC device tree source
3 *
4 * Copyright (c) 2013 Samsung Electronics Co., Ltd.
5 * http://www.samsung.com
6 *
7 * SAMSUNG EXYNOS54200 SoC device nodes are listed in this file.
8 * EXYNOS5420 based board files can include this file and provide
9 * values for board specfic bindings.
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License version 2 as
13 * published by the Free Software Foundation.
14 */
15
Andrzej Hajda1dd4e592014-02-26 09:53:30 +090016#include <dt-bindings/clock/exynos5420.h>
Chander Kashyap34dcedf2013-06-19 00:29:35 +090017#include "exynos5.dtsi"
Padmavathi Venna0bd03f62013-08-19 04:56:33 +090018#include "exynos5420-pinctrl.dtsi"
Andrew Bresticker35e82772013-08-19 04:58:38 +090019
Tushar Behera602408e2014-03-21 04:31:30 +090020#include <dt-bindings/clock/exynos-audss-clk.h>
Andrew Bresticker35e82772013-08-19 04:58:38 +090021
Chander Kashyap34dcedf2013-06-19 00:29:35 +090022/ {
Sachin Kamat8bdb31b2014-03-21 02:17:22 +090023 compatible = "samsung,exynos5420", "samsung,exynos5";
Chander Kashyap34dcedf2013-06-19 00:29:35 +090024
Leela Krishna Amudalad81c6cb2013-06-19 22:16:06 +090025 aliases {
Yuvaraj Kumar C D0e2c5912013-10-21 05:57:00 +090026 mshc0 = &mmc_0;
27 mshc1 = &mmc_1;
28 mshc2 = &mmc_2;
Leela Krishna Amudalad81c6cb2013-06-19 22:16:06 +090029 pinctrl0 = &pinctrl_0;
30 pinctrl1 = &pinctrl_1;
31 pinctrl2 = &pinctrl_2;
32 pinctrl3 = &pinctrl_3;
33 pinctrl4 = &pinctrl_4;
Andrew Brestickerf49e3472013-10-08 06:49:46 +090034 i2c0 = &i2c_0;
35 i2c1 = &i2c_1;
36 i2c2 = &i2c_2;
37 i2c3 = &i2c_3;
Sachin Kamat1a9110d2013-12-12 07:01:11 +090038 i2c4 = &hsi2c_4;
39 i2c5 = &hsi2c_5;
40 i2c6 = &hsi2c_6;
41 i2c7 = &hsi2c_7;
42 i2c8 = &hsi2c_8;
43 i2c9 = &hsi2c_9;
44 i2c10 = &hsi2c_10;
Leela Krishna Amudala01eb4632013-10-21 05:59:06 +090045 gsc0 = &gsc_0;
46 gsc1 = &gsc_1;
Leela Krishna Amudalae84a2d92013-12-19 02:36:37 +090047 spi0 = &spi_0;
48 spi1 = &spi_1;
49 spi2 = &spi_2;
Leela Krishna Amudalad81c6cb2013-06-19 22:16:06 +090050 };
51
Chander Kashyap34dcedf2013-06-19 00:29:35 +090052 cpus {
53 #address-cells = <1>;
54 #size-cells = <0>;
55
56 cpu0: cpu@0 {
57 device_type = "cpu";
58 compatible = "arm,cortex-a15";
59 reg = <0x0>;
60 clock-frequency = <1800000000>;
61 };
62
63 cpu1: cpu@1 {
64 device_type = "cpu";
65 compatible = "arm,cortex-a15";
66 reg = <0x1>;
67 clock-frequency = <1800000000>;
68 };
69
70 cpu2: cpu@2 {
71 device_type = "cpu";
72 compatible = "arm,cortex-a15";
73 reg = <0x2>;
74 clock-frequency = <1800000000>;
75 };
76
77 cpu3: cpu@3 {
78 device_type = "cpu";
79 compatible = "arm,cortex-a15";
80 reg = <0x3>;
81 clock-frequency = <1800000000>;
82 };
Chander Kashyap1c0e0852013-12-02 07:49:59 +090083
84 cpu4: cpu@100 {
85 device_type = "cpu";
86 compatible = "arm,cortex-a7";
87 reg = <0x100>;
88 clock-frequency = <1000000000>;
89 };
90
91 cpu5: cpu@101 {
92 device_type = "cpu";
93 compatible = "arm,cortex-a7";
94 reg = <0x101>;
95 clock-frequency = <1000000000>;
96 };
97
98 cpu6: cpu@102 {
99 device_type = "cpu";
100 compatible = "arm,cortex-a7";
101 reg = <0x102>;
102 clock-frequency = <1000000000>;
103 };
104
105 cpu7: cpu@103 {
106 device_type = "cpu";
107 compatible = "arm,cortex-a7";
108 reg = <0x103>;
109 clock-frequency = <1000000000>;
110 };
Chander Kashyap34dcedf2013-06-19 00:29:35 +0900111 };
112
Lee Jones92040bd2013-08-06 03:04:59 +0900113 clock: clock-controller@10010000 {
Chander Kashyap34dcedf2013-06-19 00:29:35 +0900114 compatible = "samsung,exynos5420-clock";
115 reg = <0x10010000 0x30000>;
116 #clock-cells = <1>;
117 };
118
Andrew Bresticker35e82772013-08-19 04:58:38 +0900119 clock_audss: audss-clock-controller@3810000 {
120 compatible = "samsung,exynos5420-audss-clock";
121 reg = <0x03810000 0x0C>;
122 #clock-cells = <1>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900123 clocks = <&clock CLK_FIN_PLL>, <&clock CLK_FOUT_EPLL>,
124 <&clock CLK_SCLK_MAUDIO0>, <&clock CLK_SCLK_MAUPCM0>;
Andrew Bresticker59d711e2013-09-25 14:12:52 -0700125 clock-names = "pll_ref", "pll_in", "sclk_audio", "sclk_pcm_in";
Andrew Bresticker35e82772013-08-19 04:58:38 +0900126 };
127
Arun Kumar Kf09d0622013-08-19 04:43:01 +0900128 codec@11000000 {
129 compatible = "samsung,mfc-v7";
130 reg = <0x11000000 0x10000>;
131 interrupts = <0 96 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900132 clocks = <&clock CLK_MFC>;
Arun Kumar Kf09d0622013-08-19 04:43:01 +0900133 clock-names = "mfc";
134 };
135
Yuvaraj Kumar C D0e2c5912013-10-21 05:57:00 +0900136 mmc_0: mmc@12200000 {
137 compatible = "samsung,exynos5420-dw-mshc-smu";
138 interrupts = <0 75 0>;
139 #address-cells = <1>;
140 #size-cells = <0>;
141 reg = <0x12200000 0x2000>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900142 clocks = <&clock CLK_MMC0>, <&clock CLK_SCLK_MMC0>;
Yuvaraj Kumar C D0e2c5912013-10-21 05:57:00 +0900143 clock-names = "biu", "ciu";
144 fifo-depth = <0x40>;
145 status = "disabled";
146 };
147
148 mmc_1: mmc@12210000 {
149 compatible = "samsung,exynos5420-dw-mshc-smu";
150 interrupts = <0 76 0>;
151 #address-cells = <1>;
152 #size-cells = <0>;
153 reg = <0x12210000 0x2000>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900154 clocks = <&clock CLK_MMC1>, <&clock CLK_SCLK_MMC1>;
Yuvaraj Kumar C D0e2c5912013-10-21 05:57:00 +0900155 clock-names = "biu", "ciu";
156 fifo-depth = <0x40>;
157 status = "disabled";
158 };
159
160 mmc_2: mmc@12220000 {
161 compatible = "samsung,exynos5420-dw-mshc";
162 interrupts = <0 77 0>;
163 #address-cells = <1>;
164 #size-cells = <0>;
165 reg = <0x12220000 0x1000>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900166 clocks = <&clock CLK_MMC2>, <&clock CLK_SCLK_MMC2>;
Yuvaraj Kumar C D0e2c5912013-10-21 05:57:00 +0900167 clock-names = "biu", "ciu";
168 fifo-depth = <0x40>;
169 status = "disabled";
170 };
171
Chander Kashyap34dcedf2013-06-19 00:29:35 +0900172 mct@101C0000 {
173 compatible = "samsung,exynos4210-mct";
174 reg = <0x101C0000 0x800>;
175 interrupt-controller;
176 #interrups-cells = <1>;
177 interrupt-parent = <&mct_map>;
Chander Kashyap6c16ded2013-12-02 07:48:23 +0900178 interrupts = <0>, <1>, <2>, <3>, <4>, <5>, <6>, <7>,
179 <8>, <9>, <10>, <11>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900180 clocks = <&clock CLK_FIN_PLL>, <&clock CLK_MCT>;
Chander Kashyap34dcedf2013-06-19 00:29:35 +0900181 clock-names = "fin_pll", "mct";
182
183 mct_map: mct-map {
184 #interrupt-cells = <1>;
185 #address-cells = <0>;
186 #size-cells = <0>;
187 interrupt-map = <0 &combiner 23 3>,
188 <1 &combiner 23 4>,
189 <2 &combiner 25 2>,
190 <3 &combiner 25 3>,
191 <4 &gic 0 120 0>,
192 <5 &gic 0 121 0>,
193 <6 &gic 0 122 0>,
Chander Kashyap6c16ded2013-12-02 07:48:23 +0900194 <7 &gic 0 123 0>,
195 <8 &gic 0 128 0>,
196 <9 &gic 0 129 0>,
197 <10 &gic 0 130 0>,
198 <11 &gic 0 131 0>;
Chander Kashyap34dcedf2013-06-19 00:29:35 +0900199 };
200 };
201
Yadwinder Singh Brardcfca2c2013-08-14 17:08:32 +0900202 gsc_pd: power-domain@10044000 {
203 compatible = "samsung,exynos4210-pd";
204 reg = <0x10044000 0x20>;
205 };
206
207 isp_pd: power-domain@10044020 {
208 compatible = "samsung,exynos4210-pd";
209 reg = <0x10044020 0x20>;
210 };
211
212 mfc_pd: power-domain@10044060 {
213 compatible = "samsung,exynos4210-pd";
214 reg = <0x10044060 0x20>;
215 };
216
217 disp_pd: power-domain@100440C0 {
218 compatible = "samsung,exynos4210-pd";
219 reg = <0x100440C0 0x20>;
220 };
221
222 mau_pd: power-domain@100440E0 {
223 compatible = "samsung,exynos4210-pd";
224 reg = <0x100440E0 0x20>;
225 };
226
227 g2d_pd: power-domain@10044100 {
228 compatible = "samsung,exynos4210-pd";
229 reg = <0x10044100 0x20>;
230 };
231
232 msc_pd: power-domain@10044120 {
233 compatible = "samsung,exynos4210-pd";
234 reg = <0x10044120 0x20>;
235 };
236
Leela Krishna Amudalad81c6cb2013-06-19 22:16:06 +0900237 pinctrl_0: pinctrl@13400000 {
238 compatible = "samsung,exynos5420-pinctrl";
239 reg = <0x13400000 0x1000>;
240 interrupts = <0 45 0>;
241
242 wakeup-interrupt-controller {
243 compatible = "samsung,exynos4210-wakeup-eint";
244 interrupt-parent = <&gic>;
245 interrupts = <0 32 0>;
246 };
247 };
248
249 pinctrl_1: pinctrl@13410000 {
250 compatible = "samsung,exynos5420-pinctrl";
251 reg = <0x13410000 0x1000>;
252 interrupts = <0 78 0>;
253 };
254
255 pinctrl_2: pinctrl@14000000 {
256 compatible = "samsung,exynos5420-pinctrl";
257 reg = <0x14000000 0x1000>;
258 interrupts = <0 46 0>;
259 };
260
261 pinctrl_3: pinctrl@14010000 {
262 compatible = "samsung,exynos5420-pinctrl";
263 reg = <0x14010000 0x1000>;
264 interrupts = <0 50 0>;
265 };
266
267 pinctrl_4: pinctrl@03860000 {
268 compatible = "samsung,exynos5420-pinctrl";
269 reg = <0x03860000 0x1000>;
270 interrupts = <0 47 0>;
271 };
272
Vikas Sajjana81951d2013-08-26 02:28:05 +0900273 rtc@101E0000 {
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900274 clocks = <&clock CLK_RTC>;
Vikas Sajjana81951d2013-08-26 02:28:05 +0900275 clock-names = "rtc";
Sachin Kamat451c4022014-02-24 08:47:28 +0900276 status = "disabled";
Vikas Sajjana81951d2013-08-26 02:28:05 +0900277 };
278
Padmavathi Vennae3188532013-12-19 02:32:41 +0900279 amba {
280 #address-cells = <1>;
281 #size-cells = <1>;
282 compatible = "arm,amba-bus";
283 interrupt-parent = <&gic>;
284 ranges;
285
Sachin Kamat6dd2f1c2014-02-24 08:47:28 +0900286 adma: adma@03880000 {
287 compatible = "arm,pl330", "arm,primecell";
288 reg = <0x03880000 0x1000>;
289 interrupts = <0 110 0>;
290 clocks = <&clock_audss EXYNOS_ADMA>;
291 clock-names = "apb_pclk";
292 #dma-cells = <1>;
293 #dma-channels = <6>;
294 #dma-requests = <16>;
295 };
296
Padmavathi Vennae3188532013-12-19 02:32:41 +0900297 pdma0: pdma@121A0000 {
298 compatible = "arm,pl330", "arm,primecell";
299 reg = <0x121A0000 0x1000>;
300 interrupts = <0 34 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900301 clocks = <&clock CLK_PDMA0>;
Padmavathi Vennae3188532013-12-19 02:32:41 +0900302 clock-names = "apb_pclk";
303 #dma-cells = <1>;
304 #dma-channels = <8>;
305 #dma-requests = <32>;
306 };
307
308 pdma1: pdma@121B0000 {
309 compatible = "arm,pl330", "arm,primecell";
310 reg = <0x121B0000 0x1000>;
311 interrupts = <0 35 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900312 clocks = <&clock CLK_PDMA1>;
Padmavathi Vennae3188532013-12-19 02:32:41 +0900313 clock-names = "apb_pclk";
314 #dma-cells = <1>;
315 #dma-channels = <8>;
316 #dma-requests = <32>;
317 };
318
319 mdma0: mdma@10800000 {
320 compatible = "arm,pl330", "arm,primecell";
321 reg = <0x10800000 0x1000>;
322 interrupts = <0 33 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900323 clocks = <&clock CLK_MDMA0>;
Padmavathi Vennae3188532013-12-19 02:32:41 +0900324 clock-names = "apb_pclk";
325 #dma-cells = <1>;
326 #dma-channels = <8>;
327 #dma-requests = <1>;
328 };
329
330 mdma1: mdma@11C10000 {
331 compatible = "arm,pl330", "arm,primecell";
332 reg = <0x11C10000 0x1000>;
333 interrupts = <0 124 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900334 clocks = <&clock CLK_MDMA1>;
Padmavathi Vennae3188532013-12-19 02:32:41 +0900335 clock-names = "apb_pclk";
336 #dma-cells = <1>;
337 #dma-channels = <8>;
338 #dma-requests = <1>;
Seungwon Jeone6015c12014-05-09 07:02:33 +0900339 /*
340 * MDMA1 can support both secure and non-secure
341 * AXI transactions. When this is enabled in the kernel
342 * for boards that run in secure mode, we are getting
343 * imprecise external aborts causing the kernel to oops.
344 */
345 status = "disabled";
Padmavathi Vennae3188532013-12-19 02:32:41 +0900346 };
347 };
348
Sachin Kamat98bcb542014-02-24 08:47:28 +0900349 i2s0: i2s@03830000 {
350 compatible = "samsung,exynos5420-i2s";
351 reg = <0x03830000 0x100>;
352 dmas = <&adma 0
353 &adma 2
354 &adma 1>;
355 dma-names = "tx", "rx", "tx-sec";
356 clocks = <&clock_audss EXYNOS_I2S_BUS>,
357 <&clock_audss EXYNOS_I2S_BUS>,
358 <&clock_audss EXYNOS_SCLK_I2S>;
359 clock-names = "iis", "i2s_opclk0", "i2s_opclk1";
360 samsung,idma-addr = <0x03000000>;
361 pinctrl-names = "default";
362 pinctrl-0 = <&i2s0_bus>;
363 status = "disabled";
364 };
365
366 i2s1: i2s@12D60000 {
367 compatible = "samsung,exynos5420-i2s";
368 reg = <0x12D60000 0x100>;
369 dmas = <&pdma1 12
370 &pdma1 11>;
371 dma-names = "tx", "rx";
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900372 clocks = <&clock CLK_I2S1>, <&clock CLK_SCLK_I2S1>;
Sachin Kamat98bcb542014-02-24 08:47:28 +0900373 clock-names = "iis", "i2s_opclk0";
374 pinctrl-names = "default";
375 pinctrl-0 = <&i2s1_bus>;
376 status = "disabled";
377 };
378
379 i2s2: i2s@12D70000 {
380 compatible = "samsung,exynos5420-i2s";
381 reg = <0x12D70000 0x100>;
382 dmas = <&pdma0 12
383 &pdma0 11>;
384 dma-names = "tx", "rx";
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900385 clocks = <&clock CLK_I2S2>, <&clock CLK_SCLK_I2S2>;
Sachin Kamat98bcb542014-02-24 08:47:28 +0900386 clock-names = "iis", "i2s_opclk0";
387 pinctrl-names = "default";
388 pinctrl-0 = <&i2s2_bus>;
389 status = "disabled";
390 };
391
Leela Krishna Amudalae84a2d92013-12-19 02:36:37 +0900392 spi_0: spi@12d20000 {
393 compatible = "samsung,exynos4210-spi";
394 reg = <0x12d20000 0x100>;
395 interrupts = <0 66 0>;
396 dmas = <&pdma0 5
397 &pdma0 4>;
398 dma-names = "tx", "rx";
399 #address-cells = <1>;
400 #size-cells = <0>;
401 pinctrl-names = "default";
402 pinctrl-0 = <&spi0_bus>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900403 clocks = <&clock CLK_SPI0>, <&clock CLK_SCLK_SPI0>;
Leela Krishna Amudalae84a2d92013-12-19 02:36:37 +0900404 clock-names = "spi", "spi_busclk0";
405 status = "disabled";
406 };
407
408 spi_1: spi@12d30000 {
409 compatible = "samsung,exynos4210-spi";
410 reg = <0x12d30000 0x100>;
411 interrupts = <0 67 0>;
412 dmas = <&pdma1 5
413 &pdma1 4>;
414 dma-names = "tx", "rx";
415 #address-cells = <1>;
416 #size-cells = <0>;
417 pinctrl-names = "default";
418 pinctrl-0 = <&spi1_bus>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900419 clocks = <&clock CLK_SPI1>, <&clock CLK_SCLK_SPI1>;
Leela Krishna Amudalae84a2d92013-12-19 02:36:37 +0900420 clock-names = "spi", "spi_busclk0";
421 status = "disabled";
422 };
423
424 spi_2: spi@12d40000 {
425 compatible = "samsung,exynos4210-spi";
426 reg = <0x12d40000 0x100>;
427 interrupts = <0 68 0>;
428 dmas = <&pdma0 7
429 &pdma0 6>;
430 dma-names = "tx", "rx";
431 #address-cells = <1>;
432 #size-cells = <0>;
433 pinctrl-names = "default";
434 pinctrl-0 = <&spi2_bus>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900435 clocks = <&clock CLK_SPI2>, <&clock CLK_SCLK_SPI2>;
Leela Krishna Amudalae84a2d92013-12-19 02:36:37 +0900436 clock-names = "spi", "spi_busclk0";
437 status = "disabled";
438 };
439
Chander Kashyap34dcedf2013-06-19 00:29:35 +0900440 serial@12C00000 {
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900441 clocks = <&clock CLK_UART0>, <&clock CLK_SCLK_UART0>;
Chander Kashyap34dcedf2013-06-19 00:29:35 +0900442 clock-names = "uart", "clk_uart_baud0";
443 };
444
445 serial@12C10000 {
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900446 clocks = <&clock CLK_UART1>, <&clock CLK_SCLK_UART1>;
Chander Kashyap34dcedf2013-06-19 00:29:35 +0900447 clock-names = "uart", "clk_uart_baud0";
448 };
449
450 serial@12C20000 {
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900451 clocks = <&clock CLK_UART2>, <&clock CLK_SCLK_UART2>;
Chander Kashyap34dcedf2013-06-19 00:29:35 +0900452 clock-names = "uart", "clk_uart_baud0";
453 };
454
455 serial@12C30000 {
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900456 clocks = <&clock CLK_UART3>, <&clock CLK_SCLK_UART3>;
Chander Kashyap34dcedf2013-06-19 00:29:35 +0900457 clock-names = "uart", "clk_uart_baud0";
458 };
Vikas Sajjanee3381d2013-08-14 17:08:33 +0900459
Leela Krishna Amudala022cf302013-12-19 02:41:02 +0900460 pwm: pwm@12dd0000 {
461 compatible = "samsung,exynos4210-pwm";
462 reg = <0x12dd0000 0x100>;
463 samsung,pwm-outputs = <0>, <1>, <2>, <3>;
464 #pwm-cells = <3>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900465 clocks = <&clock CLK_PWM>;
Leela Krishna Amudala022cf302013-12-19 02:41:02 +0900466 clock-names = "timers";
467 };
468
Vikas Sajjan1339d332013-08-14 17:15:06 +0900469 dp_phy: video-phy@10040728 {
470 compatible = "samsung,exynos5250-dp-video-phy";
471 reg = <0x10040728 4>;
472 #phy-cells = <0>;
473 };
474
475 dp-controller@145B0000 {
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900476 clocks = <&clock CLK_DP1>;
Vikas Sajjan1339d332013-08-14 17:15:06 +0900477 clock-names = "dp";
478 phys = <&dp_phy>;
479 phy-names = "dp";
480 };
481
Vikas Sajjanee3381d2013-08-14 17:08:33 +0900482 fimd@14400000 {
483 samsung,power-domain = <&disp_pd>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900484 clocks = <&clock CLK_SCLK_FIMD1>, <&clock CLK_FIMD1>;
Vikas Sajjanee3381d2013-08-14 17:08:33 +0900485 clock-names = "sclk_fimd", "fimd";
486 };
Naveen Krishna Chatradhif408f9d2013-08-26 02:44:30 +0900487
488 adc: adc@12D10000 {
489 compatible = "samsung,exynos-adc-v2";
490 reg = <0x12D10000 0x100>, <0x10040720 0x4>;
491 interrupts = <0 106 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900492 clocks = <&clock CLK_TSADC>;
Naveen Krishna Chatradhif408f9d2013-08-26 02:44:30 +0900493 clock-names = "adc";
494 #io-channel-cells = <1>;
495 io-channel-ranges;
496 status = "disabled";
497 };
Andrew Brestickerf49e3472013-10-08 06:49:46 +0900498
499 i2c_0: i2c@12C60000 {
500 compatible = "samsung,s3c2440-i2c";
501 reg = <0x12C60000 0x100>;
502 interrupts = <0 56 0>;
503 #address-cells = <1>;
504 #size-cells = <0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900505 clocks = <&clock CLK_I2C0>;
Andrew Brestickerf49e3472013-10-08 06:49:46 +0900506 clock-names = "i2c";
507 pinctrl-names = "default";
508 pinctrl-0 = <&i2c0_bus>;
509 status = "disabled";
510 };
511
512 i2c_1: i2c@12C70000 {
513 compatible = "samsung,s3c2440-i2c";
514 reg = <0x12C70000 0x100>;
515 interrupts = <0 57 0>;
516 #address-cells = <1>;
517 #size-cells = <0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900518 clocks = <&clock CLK_I2C1>;
Andrew Brestickerf49e3472013-10-08 06:49:46 +0900519 clock-names = "i2c";
520 pinctrl-names = "default";
521 pinctrl-0 = <&i2c1_bus>;
522 status = "disabled";
523 };
524
525 i2c_2: i2c@12C80000 {
526 compatible = "samsung,s3c2440-i2c";
527 reg = <0x12C80000 0x100>;
528 interrupts = <0 58 0>;
529 #address-cells = <1>;
530 #size-cells = <0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900531 clocks = <&clock CLK_I2C2>;
Andrew Brestickerf49e3472013-10-08 06:49:46 +0900532 clock-names = "i2c";
533 pinctrl-names = "default";
534 pinctrl-0 = <&i2c2_bus>;
535 status = "disabled";
536 };
537
538 i2c_3: i2c@12C90000 {
539 compatible = "samsung,s3c2440-i2c";
540 reg = <0x12C90000 0x100>;
541 interrupts = <0 59 0>;
542 #address-cells = <1>;
543 #size-cells = <0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900544 clocks = <&clock CLK_I2C3>;
Andrew Brestickerf49e3472013-10-08 06:49:46 +0900545 clock-names = "i2c";
546 pinctrl-names = "default";
547 pinctrl-0 = <&i2c3_bus>;
548 status = "disabled";
549 };
Rahul Sharmab0e505c2013-10-08 06:49:46 +0900550
Sachin Kamat1a9110d2013-12-12 07:01:11 +0900551 hsi2c_4: i2c@12CA0000 {
552 compatible = "samsung,exynos5-hsi2c";
553 reg = <0x12CA0000 0x1000>;
554 interrupts = <0 60 0>;
555 #address-cells = <1>;
556 #size-cells = <0>;
557 pinctrl-names = "default";
558 pinctrl-0 = <&i2c4_hs_bus>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900559 clocks = <&clock CLK_I2C4>;
Sachin Kamat1a9110d2013-12-12 07:01:11 +0900560 clock-names = "hsi2c";
561 status = "disabled";
562 };
563
564 hsi2c_5: i2c@12CB0000 {
565 compatible = "samsung,exynos5-hsi2c";
566 reg = <0x12CB0000 0x1000>;
567 interrupts = <0 61 0>;
568 #address-cells = <1>;
569 #size-cells = <0>;
570 pinctrl-names = "default";
571 pinctrl-0 = <&i2c5_hs_bus>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900572 clocks = <&clock CLK_I2C5>;
Sachin Kamat1a9110d2013-12-12 07:01:11 +0900573 clock-names = "hsi2c";
574 status = "disabled";
575 };
576
577 hsi2c_6: i2c@12CC0000 {
578 compatible = "samsung,exynos5-hsi2c";
579 reg = <0x12CC0000 0x1000>;
580 interrupts = <0 62 0>;
581 #address-cells = <1>;
582 #size-cells = <0>;
583 pinctrl-names = "default";
584 pinctrl-0 = <&i2c6_hs_bus>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900585 clocks = <&clock CLK_I2C6>;
Sachin Kamat1a9110d2013-12-12 07:01:11 +0900586 clock-names = "hsi2c";
587 status = "disabled";
588 };
589
590 hsi2c_7: i2c@12CD0000 {
591 compatible = "samsung,exynos5-hsi2c";
592 reg = <0x12CD0000 0x1000>;
593 interrupts = <0 63 0>;
594 #address-cells = <1>;
595 #size-cells = <0>;
596 pinctrl-names = "default";
597 pinctrl-0 = <&i2c7_hs_bus>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900598 clocks = <&clock CLK_I2C7>;
Sachin Kamat1a9110d2013-12-12 07:01:11 +0900599 clock-names = "hsi2c";
600 status = "disabled";
601 };
602
603 hsi2c_8: i2c@12E00000 {
604 compatible = "samsung,exynos5-hsi2c";
605 reg = <0x12E00000 0x1000>;
606 interrupts = <0 87 0>;
607 #address-cells = <1>;
608 #size-cells = <0>;
609 pinctrl-names = "default";
610 pinctrl-0 = <&i2c8_hs_bus>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900611 clocks = <&clock CLK_I2C8>;
Sachin Kamat1a9110d2013-12-12 07:01:11 +0900612 clock-names = "hsi2c";
613 status = "disabled";
614 };
615
616 hsi2c_9: i2c@12E10000 {
617 compatible = "samsung,exynos5-hsi2c";
618 reg = <0x12E10000 0x1000>;
619 interrupts = <0 88 0>;
620 #address-cells = <1>;
621 #size-cells = <0>;
622 pinctrl-names = "default";
623 pinctrl-0 = <&i2c9_hs_bus>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900624 clocks = <&clock CLK_I2C9>;
Sachin Kamat1a9110d2013-12-12 07:01:11 +0900625 clock-names = "hsi2c";
626 status = "disabled";
627 };
628
629 hsi2c_10: i2c@12E20000 {
630 compatible = "samsung,exynos5-hsi2c";
631 reg = <0x12E20000 0x1000>;
632 interrupts = <0 203 0>;
633 #address-cells = <1>;
634 #size-cells = <0>;
635 pinctrl-names = "default";
636 pinctrl-0 = <&i2c10_hs_bus>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900637 clocks = <&clock CLK_I2C10>;
Sachin Kamat1a9110d2013-12-12 07:01:11 +0900638 clock-names = "hsi2c";
639 status = "disabled";
640 };
641
Rahul Sharmab0e505c2013-10-08 06:49:46 +0900642 hdmi@14530000 {
643 compatible = "samsung,exynos4212-hdmi";
644 reg = <0x14530000 0x70000>;
645 interrupts = <0 95 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900646 clocks = <&clock CLK_HDMI>, <&clock CLK_SCLK_HDMI>,
647 <&clock CLK_DOUT_PIXEL>, <&clock CLK_SCLK_HDMIPHY>,
648 <&clock CLK_MOUT_HDMI>;
Rahul Sharmab0e505c2013-10-08 06:49:46 +0900649 clock-names = "hdmi", "sclk_hdmi", "sclk_pixel",
650 "sclk_hdmiphy", "mout_hdmi";
651 status = "disabled";
652 };
653
654 mixer@14450000 {
655 compatible = "samsung,exynos5420-mixer";
656 reg = <0x14450000 0x10000>;
657 interrupts = <0 94 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900658 clocks = <&clock CLK_MIXER>, <&clock CLK_SCLK_HDMI>;
Rahul Sharmab0e505c2013-10-08 06:49:46 +0900659 clock-names = "mixer", "sclk_hdmi";
660 };
Leela Krishna Amudala01eb4632013-10-21 05:59:06 +0900661
662 gsc_0: video-scaler@13e00000 {
663 compatible = "samsung,exynos5-gsc";
664 reg = <0x13e00000 0x1000>;
665 interrupts = <0 85 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900666 clocks = <&clock CLK_GSCL0>;
Leela Krishna Amudala01eb4632013-10-21 05:59:06 +0900667 clock-names = "gscl";
668 samsung,power-domain = <&gsc_pd>;
669 };
670
671 gsc_1: video-scaler@13e10000 {
672 compatible = "samsung,exynos5-gsc";
673 reg = <0x13e10000 0x1000>;
674 interrupts = <0 86 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900675 clocks = <&clock CLK_GSCL1>;
Leela Krishna Amudala01eb4632013-10-21 05:59:06 +0900676 clock-names = "gscl";
677 samsung,power-domain = <&gsc_pd>;
678 };
Naveen Krishna Chatradhi655de642013-12-21 05:59:49 +0900679
Leela Krishna Amudalac6800362014-02-16 01:57:56 +0900680 pmu_system_controller: system-controller@10040000 {
681 compatible = "samsung,exynos5420-pmu", "syscon";
682 reg = <0x10040000 0x5000>;
683 };
684
Naveen Krishna Chatradhi655de642013-12-21 05:59:49 +0900685 tmu_cpu0: tmu@10060000 {
686 compatible = "samsung,exynos5420-tmu";
687 reg = <0x10060000 0x100>;
688 interrupts = <0 65 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900689 clocks = <&clock CLK_TMU>;
Naveen Krishna Chatradhi655de642013-12-21 05:59:49 +0900690 clock-names = "tmu_apbif";
691 };
692
693 tmu_cpu1: tmu@10064000 {
694 compatible = "samsung,exynos5420-tmu";
695 reg = <0x10064000 0x100>;
696 interrupts = <0 183 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900697 clocks = <&clock CLK_TMU>;
Naveen Krishna Chatradhi655de642013-12-21 05:59:49 +0900698 clock-names = "tmu_apbif";
699 };
700
701 tmu_cpu2: tmu@10068000 {
702 compatible = "samsung,exynos5420-tmu-ext-triminfo";
703 reg = <0x10068000 0x100>, <0x1006c000 0x4>;
704 interrupts = <0 184 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900705 clocks = <&clock CLK_TMU>, <&clock CLK_TMU>;
Naveen Krishna Chatradhi655de642013-12-21 05:59:49 +0900706 clock-names = "tmu_apbif", "tmu_triminfo_apbif";
707 };
708
709 tmu_cpu3: tmu@1006c000 {
710 compatible = "samsung,exynos5420-tmu-ext-triminfo";
711 reg = <0x1006c000 0x100>, <0x100a0000 0x4>;
712 interrupts = <0 185 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900713 clocks = <&clock CLK_TMU>, <&clock CLK_TMU_GPU>;
Naveen Krishna Chatradhi655de642013-12-21 05:59:49 +0900714 clock-names = "tmu_apbif", "tmu_triminfo_apbif";
715 };
716
717 tmu_gpu: tmu@100a0000 {
718 compatible = "samsung,exynos5420-tmu-ext-triminfo";
719 reg = <0x100a0000 0x100>, <0x10068000 0x4>;
720 interrupts = <0 215 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900721 clocks = <&clock CLK_TMU_GPU>, <&clock CLK_TMU>;
Naveen Krishna Chatradhi655de642013-12-21 05:59:49 +0900722 clock-names = "tmu_apbif", "tmu_triminfo_apbif";
723 };
Leela Krishna Amudala1d287622014-02-16 01:58:29 +0900724
725 watchdog@101D0000 {
726 compatible = "samsung,exynos5420-wdt";
727 reg = <0x101D0000 0x100>;
728 interrupts = <0 42 0>;
Andrzej Hajda1dd4e592014-02-26 09:53:30 +0900729 clocks = <&clock CLK_WDT>;
Leela Krishna Amudala1d287622014-02-16 01:58:29 +0900730 clock-names = "watchdog";
731 samsung,syscon-phandle = <&pmu_system_controller>;
732 };
Naveen Krishna Chatradhi183af252014-03-18 07:38:04 +0900733
734 sss@10830000 {
735 compatible = "samsung,exynos4210-secss";
736 reg = <0x10830000 0x10000>;
737 interrupts = <0 112 0>;
738 clocks = <&clock 471>;
739 clock-names = "secss";
740 samsung,power-domain = <&g2d_pd>;
741 };
Chander Kashyap34dcedf2013-06-19 00:29:35 +0900742};