blob: 596aabbf90375c586164984e9ba0e763529cc320 [file] [log] [blame]
Xiubo Li43550822013-12-17 11:24:38 +08001/*
2 * Freescale ALSA SoC Digital Audio Interface (SAI) driver.
3 *
4 * Copyright 2012-2013 Freescale Semiconductor, Inc.
5 *
6 * This program is free software, you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License as published by the
8 * Free Software Foundation, either version 2 of the License, or(at your
9 * option) any later version.
10 *
11 */
12
13#include <linux/clk.h>
14#include <linux/delay.h>
15#include <linux/dmaengine.h>
16#include <linux/module.h>
17#include <linux/of_address.h>
18#include <linux/slab.h>
19#include <sound/core.h>
20#include <sound/dmaengine_pcm.h>
21#include <sound/pcm_params.h>
22
23#include "fsl_sai.h"
24
25static inline u32 sai_readl(struct fsl_sai *sai,
26 const void __iomem *addr)
27{
28 u32 val;
29
30 val = __raw_readl(addr);
31
32 if (likely(sai->big_endian_regs))
33 val = be32_to_cpu(val);
34 else
35 val = le32_to_cpu(val);
36 rmb();
37
38 return val;
39}
40
41static inline void sai_writel(struct fsl_sai *sai,
42 u32 val, void __iomem *addr)
43{
44 wmb();
45 if (likely(sai->big_endian_regs))
46 val = cpu_to_be32(val);
47 else
48 val = cpu_to_le32(val);
49
50 __raw_writel(val, addr);
51}
52
53static int fsl_sai_set_dai_sysclk_tr(struct snd_soc_dai *cpu_dai,
54 int clk_id, unsigned int freq, int fsl_dir)
55{
Xiubo Li43550822013-12-17 11:24:38 +080056 struct fsl_sai *sai = snd_soc_dai_get_drvdata(cpu_dai);
Nicolin Chen4e3a99f2013-12-20 16:41:05 +080057 u32 val_cr2, reg_cr2;
Xiubo Li43550822013-12-17 11:24:38 +080058
59 if (fsl_dir == FSL_FMT_TRANSMITTER)
60 reg_cr2 = FSL_SAI_TCR2;
61 else
62 reg_cr2 = FSL_SAI_RCR2;
63
64 val_cr2 = sai_readl(sai, sai->base + reg_cr2);
65 switch (clk_id) {
66 case FSL_SAI_CLK_BUS:
67 val_cr2 &= ~FSL_SAI_CR2_MSEL_MASK;
68 val_cr2 |= FSL_SAI_CR2_MSEL_BUS;
69 break;
70 case FSL_SAI_CLK_MAST1:
71 val_cr2 &= ~FSL_SAI_CR2_MSEL_MASK;
72 val_cr2 |= FSL_SAI_CR2_MSEL_MCLK1;
73 break;
74 case FSL_SAI_CLK_MAST2:
75 val_cr2 &= ~FSL_SAI_CR2_MSEL_MASK;
76 val_cr2 |= FSL_SAI_CR2_MSEL_MCLK2;
77 break;
78 case FSL_SAI_CLK_MAST3:
79 val_cr2 &= ~FSL_SAI_CR2_MSEL_MASK;
80 val_cr2 |= FSL_SAI_CR2_MSEL_MCLK3;
81 break;
82 default:
83 return -EINVAL;
84 }
85 sai_writel(sai, val_cr2, sai->base + reg_cr2);
86
87 return 0;
88}
89
90static int fsl_sai_set_dai_sysclk(struct snd_soc_dai *cpu_dai,
91 int clk_id, unsigned int freq, int dir)
92{
Xiubo Li43550822013-12-17 11:24:38 +080093 struct fsl_sai *sai = snd_soc_dai_get_drvdata(cpu_dai);
Nicolin Chen4e3a99f2013-12-20 16:41:05 +080094 int ret;
Xiubo Li43550822013-12-17 11:24:38 +080095
96 if (dir == SND_SOC_CLOCK_IN)
97 return 0;
98
99 ret = clk_prepare_enable(sai->clk);
100 if (ret)
101 return ret;
102
Xiubo Li43550822013-12-17 11:24:38 +0800103 ret = fsl_sai_set_dai_sysclk_tr(cpu_dai, clk_id, freq,
104 FSL_FMT_TRANSMITTER);
105 if (ret) {
Nicolin Chen190af122013-12-20 16:41:04 +0800106 dev_err(cpu_dai->dev, "Cannot set tx sysclk: %d\n", ret);
Nicolin Chen1fb2d9d2013-12-20 16:41:00 +0800107 goto err_clk;
Xiubo Li43550822013-12-17 11:24:38 +0800108 }
109
110 ret = fsl_sai_set_dai_sysclk_tr(cpu_dai, clk_id, freq,
111 FSL_FMT_RECEIVER);
112 if (ret) {
Nicolin Chen190af122013-12-20 16:41:04 +0800113 dev_err(cpu_dai->dev, "Cannot set rx sysclk: %d\n", ret);
Nicolin Chen1fb2d9d2013-12-20 16:41:00 +0800114 goto err_clk;
Xiubo Li43550822013-12-17 11:24:38 +0800115 }
116
Nicolin Chen1fb2d9d2013-12-20 16:41:00 +0800117err_clk:
Xiubo Li43550822013-12-17 11:24:38 +0800118 clk_disable_unprepare(sai->clk);
119
Nicolin Chen1fb2d9d2013-12-20 16:41:00 +0800120 return ret;
Xiubo Li43550822013-12-17 11:24:38 +0800121}
122
123static int fsl_sai_set_dai_fmt_tr(struct snd_soc_dai *cpu_dai,
124 unsigned int fmt, int fsl_dir)
125{
Xiubo Li43550822013-12-17 11:24:38 +0800126 struct fsl_sai *sai = snd_soc_dai_get_drvdata(cpu_dai);
Nicolin Chen4e3a99f2013-12-20 16:41:05 +0800127 u32 val_cr2, val_cr3, val_cr4, reg_cr2, reg_cr3, reg_cr4;
Xiubo Li43550822013-12-17 11:24:38 +0800128
129 if (fsl_dir == FSL_FMT_TRANSMITTER) {
130 reg_cr2 = FSL_SAI_TCR2;
131 reg_cr3 = FSL_SAI_TCR3;
132 reg_cr4 = FSL_SAI_TCR4;
133 } else {
134 reg_cr2 = FSL_SAI_RCR2;
135 reg_cr3 = FSL_SAI_RCR3;
136 reg_cr4 = FSL_SAI_RCR4;
137 }
138
139 val_cr2 = sai_readl(sai, sai->base + reg_cr2);
140 val_cr3 = sai_readl(sai, sai->base + reg_cr3);
141 val_cr4 = sai_readl(sai, sai->base + reg_cr4);
142
143 if (sai->big_endian_data)
144 val_cr4 |= FSL_SAI_CR4_MF;
145 else
146 val_cr4 &= ~FSL_SAI_CR4_MF;
147
148 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
149 case SND_SOC_DAIFMT_I2S:
150 val_cr4 |= FSL_SAI_CR4_FSE;
151 val_cr4 |= FSL_SAI_CR4_FSP;
152 break;
153 default:
154 return -EINVAL;
155 }
156
157 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
158 case SND_SOC_DAIFMT_IB_IF:
159 val_cr4 |= FSL_SAI_CR4_FSP;
160 val_cr2 &= ~FSL_SAI_CR2_BCP;
161 break;
162 case SND_SOC_DAIFMT_IB_NF:
163 val_cr4 &= ~FSL_SAI_CR4_FSP;
164 val_cr2 &= ~FSL_SAI_CR2_BCP;
165 break;
166 case SND_SOC_DAIFMT_NB_IF:
167 val_cr4 |= FSL_SAI_CR4_FSP;
168 val_cr2 |= FSL_SAI_CR2_BCP;
169 break;
170 case SND_SOC_DAIFMT_NB_NF:
171 val_cr4 &= ~FSL_SAI_CR4_FSP;
172 val_cr2 |= FSL_SAI_CR2_BCP;
173 break;
174 default:
175 return -EINVAL;
176 }
177
178 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
179 case SND_SOC_DAIFMT_CBS_CFS:
180 val_cr2 |= FSL_SAI_CR2_BCD_MSTR;
181 val_cr4 |= FSL_SAI_CR4_FSD_MSTR;
182 break;
183 case SND_SOC_DAIFMT_CBM_CFM:
184 val_cr2 &= ~FSL_SAI_CR2_BCD_MSTR;
185 val_cr4 &= ~FSL_SAI_CR4_FSD_MSTR;
186 break;
187 default:
188 return -EINVAL;
189 }
190
191 val_cr3 |= FSL_SAI_CR3_TRCE;
192
193 if (fsl_dir == FSL_FMT_RECEIVER)
194 val_cr2 |= FSL_SAI_CR2_SYNC;
195
196 sai_writel(sai, val_cr2, sai->base + reg_cr2);
197 sai_writel(sai, val_cr3, sai->base + reg_cr3);
198 sai_writel(sai, val_cr4, sai->base + reg_cr4);
199
200 return 0;
201}
202
203static int fsl_sai_set_dai_fmt(struct snd_soc_dai *cpu_dai, unsigned int fmt)
204{
Xiubo Li43550822013-12-17 11:24:38 +0800205 struct fsl_sai *sai = snd_soc_dai_get_drvdata(cpu_dai);
Nicolin Chen4e3a99f2013-12-20 16:41:05 +0800206 int ret;
Xiubo Li43550822013-12-17 11:24:38 +0800207
208 ret = clk_prepare_enable(sai->clk);
209 if (ret)
210 return ret;
211
212 ret = fsl_sai_set_dai_fmt_tr(cpu_dai, fmt, FSL_FMT_TRANSMITTER);
213 if (ret) {
Nicolin Chen190af122013-12-20 16:41:04 +0800214 dev_err(cpu_dai->dev, "Cannot set tx format: %d\n", ret);
Nicolin Chen1fb2d9d2013-12-20 16:41:00 +0800215 goto err_clk;
Xiubo Li43550822013-12-17 11:24:38 +0800216 }
217
218 ret = fsl_sai_set_dai_fmt_tr(cpu_dai, fmt, FSL_FMT_RECEIVER);
219 if (ret) {
Nicolin Chen190af122013-12-20 16:41:04 +0800220 dev_err(cpu_dai->dev, "Cannot set rx format: %d\n", ret);
Nicolin Chen1fb2d9d2013-12-20 16:41:00 +0800221 goto err_clk;
Xiubo Li43550822013-12-17 11:24:38 +0800222 }
223
Nicolin Chen1fb2d9d2013-12-20 16:41:00 +0800224err_clk:
Xiubo Li43550822013-12-17 11:24:38 +0800225 clk_disable_unprepare(sai->clk);
226
Nicolin Chen1fb2d9d2013-12-20 16:41:00 +0800227 return ret;
Xiubo Li43550822013-12-17 11:24:38 +0800228}
229
230static int fsl_sai_hw_params(struct snd_pcm_substream *substream,
231 struct snd_pcm_hw_params *params,
232 struct snd_soc_dai *cpu_dai)
233{
Nicolin Chen4e3a99f2013-12-20 16:41:05 +0800234 struct fsl_sai *sai = snd_soc_dai_get_drvdata(cpu_dai);
Nicolin Chen1d700302013-12-20 16:41:01 +0800235 u32 val_cr4, val_cr5, val_mr, reg_cr4, reg_cr5, reg_mr;
Xiubo Li43550822013-12-17 11:24:38 +0800236 unsigned int channels = params_channels(params);
Nicolin Chen1d700302013-12-20 16:41:01 +0800237 u32 word_width = snd_pcm_format_width(params_format(params));
Xiubo Li43550822013-12-17 11:24:38 +0800238
239 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
240 reg_cr4 = FSL_SAI_TCR4;
241 reg_cr5 = FSL_SAI_TCR5;
242 reg_mr = FSL_SAI_TMR;
243 } else {
244 reg_cr4 = FSL_SAI_RCR4;
245 reg_cr5 = FSL_SAI_RCR5;
246 reg_mr = FSL_SAI_RMR;
247 }
248
249 val_cr4 = sai_readl(sai, sai->base + reg_cr4);
250 val_cr4 &= ~FSL_SAI_CR4_SYWD_MASK;
251 val_cr4 &= ~FSL_SAI_CR4_FRSZ_MASK;
252
253 val_cr5 = sai_readl(sai, sai->base + reg_cr5);
254 val_cr5 &= ~FSL_SAI_CR5_WNW_MASK;
255 val_cr5 &= ~FSL_SAI_CR5_W0W_MASK;
256 val_cr5 &= ~FSL_SAI_CR5_FBT_MASK;
257
Xiubo Li43550822013-12-17 11:24:38 +0800258 val_cr4 |= FSL_SAI_CR4_SYWD(word_width);
259 val_cr5 |= FSL_SAI_CR5_WNW(word_width);
260 val_cr5 |= FSL_SAI_CR5_W0W(word_width);
261
262 if (sai->big_endian_data)
263 val_cr5 |= FSL_SAI_CR5_FBT(word_width - 1);
264 else
265 val_cr5 |= FSL_SAI_CR5_FBT(0);
266
267 val_cr4 |= FSL_SAI_CR4_FRSZ(channels);
Nicolin Chend22e28c2013-12-20 16:41:02 +0800268 val_mr = ~0UL - ((1 << channels) - 1);
Xiubo Li43550822013-12-17 11:24:38 +0800269
270 sai_writel(sai, val_cr4, sai->base + reg_cr4);
271 sai_writel(sai, val_cr5, sai->base + reg_cr5);
272 sai_writel(sai, val_mr, sai->base + reg_mr);
273
274 return 0;
275}
276
277static int fsl_sai_trigger(struct snd_pcm_substream *substream, int cmd,
278 struct snd_soc_dai *cpu_dai)
279{
280 struct fsl_sai *sai = snd_soc_dai_get_drvdata(cpu_dai);
281 unsigned int tcsr, rcsr;
282
283 tcsr = sai_readl(sai, sai->base + FSL_SAI_TCSR);
284 rcsr = sai_readl(sai, sai->base + FSL_SAI_RCSR);
285
286 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
287 tcsr |= FSL_SAI_CSR_FRDE;
288 rcsr &= ~FSL_SAI_CSR_FRDE;
289 } else {
290 rcsr |= FSL_SAI_CSR_FRDE;
291 tcsr &= ~FSL_SAI_CSR_FRDE;
292 }
293
294 switch (cmd) {
295 case SNDRV_PCM_TRIGGER_START:
296 case SNDRV_PCM_TRIGGER_RESUME:
297 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
298 tcsr |= FSL_SAI_CSR_TERE;
299 rcsr |= FSL_SAI_CSR_TERE;
300 sai_writel(sai, rcsr, sai->base + FSL_SAI_RCSR);
301 sai_writel(sai, tcsr, sai->base + FSL_SAI_TCSR);
302 break;
303
304 case SNDRV_PCM_TRIGGER_STOP:
305 case SNDRV_PCM_TRIGGER_SUSPEND:
306 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
307 if (!(cpu_dai->playback_active || cpu_dai->capture_active)) {
308 tcsr &= ~FSL_SAI_CSR_TERE;
309 rcsr &= ~FSL_SAI_CSR_TERE;
310 }
311 sai_writel(sai, tcsr, sai->base + FSL_SAI_TCSR);
312 sai_writel(sai, rcsr, sai->base + FSL_SAI_RCSR);
313 break;
314 default:
315 return -EINVAL;
316 }
317
318 return 0;
319}
320
321static int fsl_sai_startup(struct snd_pcm_substream *substream,
322 struct snd_soc_dai *cpu_dai)
323{
Xiubo Li43550822013-12-17 11:24:38 +0800324 struct fsl_sai *sai = snd_soc_dai_get_drvdata(cpu_dai);
325
Nicolin Chen15b29da2013-12-20 16:41:03 +0800326 return clk_prepare_enable(sai->clk);
Xiubo Li43550822013-12-17 11:24:38 +0800327}
328
329static void fsl_sai_shutdown(struct snd_pcm_substream *substream,
330 struct snd_soc_dai *cpu_dai)
331{
332 struct fsl_sai *sai = snd_soc_dai_get_drvdata(cpu_dai);
333
334 clk_disable_unprepare(sai->clk);
335}
336
337static const struct snd_soc_dai_ops fsl_sai_pcm_dai_ops = {
338 .set_sysclk = fsl_sai_set_dai_sysclk,
339 .set_fmt = fsl_sai_set_dai_fmt,
340 .hw_params = fsl_sai_hw_params,
341 .trigger = fsl_sai_trigger,
342 .startup = fsl_sai_startup,
343 .shutdown = fsl_sai_shutdown,
344};
345
346static int fsl_sai_dai_probe(struct snd_soc_dai *cpu_dai)
347{
348 struct fsl_sai *sai = dev_get_drvdata(cpu_dai->dev);
Xiubo Lie6dc12d2013-12-25 11:20:14 +0800349 int ret;
350
351 ret = clk_prepare_enable(sai->clk);
352 if (ret)
353 return ret;
354
355 sai_writel(sai, 0x0, sai->base + FSL_SAI_RCSR);
356 sai_writel(sai, 0x0, sai->base + FSL_SAI_TCSR);
357 sai_writel(sai, FSL_SAI_MAXBURST_TX * 2, sai->base + FSL_SAI_TCR1);
358 sai_writel(sai, FSL_SAI_MAXBURST_RX - 1, sai->base + FSL_SAI_RCR1);
359
360 clk_disable_unprepare(sai->clk);
Xiubo Li43550822013-12-17 11:24:38 +0800361
Xiubo Lidd9f4062013-12-20 12:35:33 +0800362 snd_soc_dai_init_dma_data(cpu_dai, &sai->dma_params_tx,
363 &sai->dma_params_rx);
Xiubo Li43550822013-12-17 11:24:38 +0800364
365 snd_soc_dai_set_drvdata(cpu_dai, sai);
366
367 return 0;
368}
369
Xiubo Li43550822013-12-17 11:24:38 +0800370static struct snd_soc_dai_driver fsl_sai_dai = {
371 .probe = fsl_sai_dai_probe,
Xiubo Li43550822013-12-17 11:24:38 +0800372 .playback = {
373 .channels_min = 1,
374 .channels_max = 2,
375 .rates = SNDRV_PCM_RATE_8000_96000,
376 .formats = FSL_SAI_FORMATS,
377 },
378 .capture = {
379 .channels_min = 1,
380 .channels_max = 2,
381 .rates = SNDRV_PCM_RATE_8000_96000,
382 .formats = FSL_SAI_FORMATS,
383 },
384 .ops = &fsl_sai_pcm_dai_ops,
385};
386
387static const struct snd_soc_component_driver fsl_component = {
388 .name = "fsl-sai",
389};
390
391static int fsl_sai_probe(struct platform_device *pdev)
392{
Nicolin Chen4e3a99f2013-12-20 16:41:05 +0800393 struct device_node *np = pdev->dev.of_node;
Xiubo Li43550822013-12-17 11:24:38 +0800394 struct fsl_sai *sai;
395 struct resource *res;
Nicolin Chen4e3a99f2013-12-20 16:41:05 +0800396 int ret;
Xiubo Li43550822013-12-17 11:24:38 +0800397
398 sai = devm_kzalloc(&pdev->dev, sizeof(*sai), GFP_KERNEL);
399 if (!sai)
400 return -ENOMEM;
401
402 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
403 sai->base = devm_ioremap_resource(&pdev->dev, res);
404 if (IS_ERR(sai->base))
405 return PTR_ERR(sai->base);
406
407 sai->clk = devm_clk_get(&pdev->dev, "sai");
408 if (IS_ERR(sai->clk)) {
409 dev_err(&pdev->dev, "Cannot get SAI's clock\n");
410 return PTR_ERR(sai->clk);
411 }
412
413 sai->dma_params_rx.addr = res->start + FSL_SAI_RDR;
414 sai->dma_params_tx.addr = res->start + FSL_SAI_TDR;
415 sai->dma_params_rx.maxburst = FSL_SAI_MAXBURST_RX;
416 sai->dma_params_tx.maxburst = FSL_SAI_MAXBURST_TX;
417
418 sai->big_endian_regs = of_property_read_bool(np, "big-endian-regs");
419 sai->big_endian_data = of_property_read_bool(np, "big-endian-data");
420
421 platform_set_drvdata(pdev, sai);
422
423 ret = devm_snd_soc_register_component(&pdev->dev, &fsl_component,
424 &fsl_sai_dai, 1);
425 if (ret)
426 return ret;
427
Xiubo Lie5180df32013-12-20 12:30:26 +0800428 return devm_snd_dmaengine_pcm_register(&pdev->dev, NULL,
Xiubo Li43550822013-12-17 11:24:38 +0800429 SND_DMAENGINE_PCM_FLAG_NO_RESIDUE);
Xiubo Li43550822013-12-17 11:24:38 +0800430}
431
432static const struct of_device_id fsl_sai_ids[] = {
433 { .compatible = "fsl,vf610-sai", },
434 { /* sentinel */ }
435};
436
437static struct platform_driver fsl_sai_driver = {
438 .probe = fsl_sai_probe,
Xiubo Li43550822013-12-17 11:24:38 +0800439 .driver = {
440 .name = "fsl-sai",
441 .owner = THIS_MODULE,
442 .of_match_table = fsl_sai_ids,
443 },
444};
445module_platform_driver(fsl_sai_driver);
446
447MODULE_DESCRIPTION("Freescale Soc SAI Interface");
448MODULE_AUTHOR("Xiubo Li, <Li.Xiubo@freescale.com>");
449MODULE_ALIAS("platform:fsl-sai");
450MODULE_LICENSE("GPL");