blob: f2c75065ce198694428d631baef388ad8e9aa6c6 [file] [log] [blame]
Kukjin Kimf7d77072011-06-01 14:18:22 -07001/*
Kukjin Kim7d30e8b2011-02-14 16:33:10 +09002 * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
Sunyoung Kangf40f91f2010-09-16 17:59:21 +09003 * http://www.samsung.com
4 *
Jaecheol Leea125a172012-01-07 20:18:35 +09005 * EXYNOS4210 - CPU frequency scaling support
Sunyoung Kangf40f91f2010-09-16 17:59:21 +09006 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10*/
11
Jaecheol Lee6c523c62012-01-07 20:18:39 +090012#include <linux/module.h>
Sunyoung Kangf40f91f2010-09-16 17:59:21 +090013#include <linux/kernel.h>
14#include <linux/err.h>
15#include <linux/clk.h>
16#include <linux/io.h>
17#include <linux/slab.h>
Sunyoung Kangf40f91f2010-09-16 17:59:21 +090018#include <linux/cpufreq.h>
19
Sunyoung Kangf40f91f2010-09-16 17:59:21 +090020#include <mach/regs-clock.h>
Kukjin Kimc4aaa292012-12-28 16:29:10 -080021
22#include "exynos-cpufreq.h"
Sunyoung Kangf40f91f2010-09-16 17:59:21 +090023
Sunyoung Kangf40f91f2010-09-16 17:59:21 +090024static struct clk *cpu_clk;
25static struct clk *moutcore;
26static struct clk *mout_mpll;
27static struct clk *mout_apll;
28
Jonghwan Choi9d0554f2012-12-23 15:57:42 -080029static unsigned int exynos4210_volt_table[] = {
Jaecheol Leea125a172012-01-07 20:18:35 +090030 1250000, 1150000, 1050000, 975000, 950000,
Sunyoung Kangf40f91f2010-09-16 17:59:21 +090031};
32
Jaecheol Leea125a172012-01-07 20:18:35 +090033static struct cpufreq_frequency_table exynos4210_freq_table[] = {
Jonghwan Choi9d0554f2012-12-23 15:57:42 -080034 {L0, 1200 * 1000},
35 {L1, 1000 * 1000},
36 {L2, 800 * 1000},
37 {L3, 500 * 1000},
38 {L4, 200 * 1000},
Sunyoung Kangf40f91f2010-09-16 17:59:21 +090039 {0, CPUFREQ_TABLE_END},
40};
41
Jonghwan Choi9d0554f2012-12-23 15:57:42 -080042static struct apll_freq apll_freq_4210[] = {
Sunyoung Kangf40f91f2010-09-16 17:59:21 +090043 /*
Jonghwan Choi9d0554f2012-12-23 15:57:42 -080044 * values:
45 * freq
46 * clock divider for CORE, COREM0, COREM1, PERIPH, ATB, PCLK_DBG, APLL, RESERVED
47 * clock divider for COPY, HPM, RESERVED
48 * PLL M, P, S
Sunyoung Kangf40f91f2010-09-16 17:59:21 +090049 */
Jonghwan Choi9d0554f2012-12-23 15:57:42 -080050 APLL_FREQ(1200, 0, 3, 7, 3, 4, 1, 7, 0, 5, 0, 0, 150, 3, 1),
51 APLL_FREQ(1000, 0, 3, 7, 3, 4, 1, 7, 0, 4, 0, 0, 250, 6, 1),
52 APLL_FREQ(800, 0, 3, 7, 3, 3, 1, 7, 0, 3, 0, 0, 200, 6, 1),
53 APLL_FREQ(500, 0, 3, 7, 3, 3, 1, 7, 0, 3, 0, 0, 250, 6, 2),
54 APLL_FREQ(200, 0, 1, 3, 1, 3, 1, 0, 0, 3, 0, 0, 200, 6, 3),
Sangwook Jubf5ce052010-12-22 16:49:32 +090055};
56
Jaecheol Leea125a172012-01-07 20:18:35 +090057static void exynos4210_set_clkdiv(unsigned int div_index)
Sunyoung Kangf40f91f2010-09-16 17:59:21 +090058{
59 unsigned int tmp;
60
61 /* Change Divider - CPU0 */
62
Jonghwan Choi9d0554f2012-12-23 15:57:42 -080063 tmp = apll_freq_4210[div_index].clk_div_cpu0;
Sunyoung Kangf40f91f2010-09-16 17:59:21 +090064
Kukjin Kim09cee1a2012-01-31 13:49:24 +090065 __raw_writel(tmp, EXYNOS4_CLKDIV_CPU);
Sunyoung Kangf40f91f2010-09-16 17:59:21 +090066
67 do {
Kukjin Kim09cee1a2012-01-31 13:49:24 +090068 tmp = __raw_readl(EXYNOS4_CLKDIV_STATCPU);
Sunyoung Kangf40f91f2010-09-16 17:59:21 +090069 } while (tmp & 0x1111111);
70
Sangwook Jubf5ce052010-12-22 16:49:32 +090071 /* Change Divider - CPU1 */
72
Jonghwan Choi9d0554f2012-12-23 15:57:42 -080073 tmp = apll_freq_4210[div_index].clk_div_cpu1;
Sangwook Jubf5ce052010-12-22 16:49:32 +090074
Kukjin Kim09cee1a2012-01-31 13:49:24 +090075 __raw_writel(tmp, EXYNOS4_CLKDIV_CPU1);
Sangwook Jubf5ce052010-12-22 16:49:32 +090076
77 do {
Kukjin Kim09cee1a2012-01-31 13:49:24 +090078 tmp = __raw_readl(EXYNOS4_CLKDIV_STATCPU1);
Sangwook Jubf5ce052010-12-22 16:49:32 +090079 } while (tmp & 0x11);
Sunyoung Kangf40f91f2010-09-16 17:59:21 +090080}
81
Jaecheol Leea125a172012-01-07 20:18:35 +090082static void exynos4210_set_apll(unsigned int index)
Sangwook Jubf5ce052010-12-22 16:49:32 +090083{
Lukasz Majewski7ad65d52013-10-09 14:08:43 +020084 unsigned int tmp, freq = apll_freq_4210[index].freq;
Sangwook Jubf5ce052010-12-22 16:49:32 +090085
Lukasz Majewski7ad65d52013-10-09 14:08:43 +020086 /* MUX_CORE_SEL = MPLL, ARMCLK uses MPLL for lock time */
Sangwook Jubf5ce052010-12-22 16:49:32 +090087 clk_set_parent(moutcore, mout_mpll);
88
89 do {
Kukjin Kim09cee1a2012-01-31 13:49:24 +090090 tmp = (__raw_readl(EXYNOS4_CLKMUX_STATCPU)
91 >> EXYNOS4_CLKSRC_CPU_MUXCORE_SHIFT);
Sangwook Jubf5ce052010-12-22 16:49:32 +090092 tmp &= 0x7;
93 } while (tmp != 0x2);
94
Lukasz Majewski7ad65d52013-10-09 14:08:43 +020095 clk_set_rate(mout_apll, freq * 1000);
Sangwook Jubf5ce052010-12-22 16:49:32 +090096
Lukasz Majewski7ad65d52013-10-09 14:08:43 +020097 /* MUX_CORE_SEL = APLL */
Sangwook Jubf5ce052010-12-22 16:49:32 +090098 clk_set_parent(moutcore, mout_apll);
99
100 do {
Kukjin Kim09cee1a2012-01-31 13:49:24 +0900101 tmp = __raw_readl(EXYNOS4_CLKMUX_STATCPU);
102 tmp &= EXYNOS4_CLKMUX_STATCPU_MUXCORE_MASK;
103 } while (tmp != (0x1 << EXYNOS4_CLKSRC_CPU_MUXCORE_SHIFT));
Sangwook Jubf5ce052010-12-22 16:49:32 +0900104}
105
Jaecheol Leea125a172012-01-07 20:18:35 +0900106static void exynos4210_set_frequency(unsigned int old_index,
107 unsigned int new_index)
Sangwook Jubf5ce052010-12-22 16:49:32 +0900108{
Sangwook Jubf5ce052010-12-22 16:49:32 +0900109 if (old_index > new_index) {
Lukasz Majewski7ad65d52013-10-09 14:08:43 +0200110 exynos4210_set_clkdiv(new_index);
111 exynos4210_set_apll(new_index);
Jaecheol Lee27f805d2011-12-07 11:44:09 +0900112 } else if (old_index < new_index) {
Lukasz Majewski7ad65d52013-10-09 14:08:43 +0200113 exynos4210_set_apll(new_index);
114 exynos4210_set_clkdiv(new_index);
Sangwook Jubf5ce052010-12-22 16:49:32 +0900115 }
116}
117
Jaecheol Leea125a172012-01-07 20:18:35 +0900118int exynos4210_cpufreq_init(struct exynos_dvfs_info *info)
Sunyoung Kangf40f91f2010-09-16 17:59:21 +0900119{
Jaecheol Leea125a172012-01-07 20:18:35 +0900120 unsigned long rate;
Jaecheol Lee27f805d2011-12-07 11:44:09 +0900121
Sunyoung Kangf40f91f2010-09-16 17:59:21 +0900122 cpu_clk = clk_get(NULL, "armclk");
123 if (IS_ERR(cpu_clk))
124 return PTR_ERR(cpu_clk);
125
126 moutcore = clk_get(NULL, "moutcore");
127 if (IS_ERR(moutcore))
Jaecheol Leea125a172012-01-07 20:18:35 +0900128 goto err_moutcore;
Sunyoung Kangf40f91f2010-09-16 17:59:21 +0900129
130 mout_mpll = clk_get(NULL, "mout_mpll");
131 if (IS_ERR(mout_mpll))
Jaecheol Leea125a172012-01-07 20:18:35 +0900132 goto err_mout_mpll;
133
134 rate = clk_get_rate(mout_mpll) / 1000;
Sunyoung Kangf40f91f2010-09-16 17:59:21 +0900135
136 mout_apll = clk_get(NULL, "mout_apll");
137 if (IS_ERR(mout_apll))
Jaecheol Leea125a172012-01-07 20:18:35 +0900138 goto err_mout_apll;
MyungJoo Ham0073f532011-08-18 19:45:16 +0900139
Jaecheol Leea125a172012-01-07 20:18:35 +0900140 info->mpll_freq_khz = rate;
Jonghwan Choi9d0554f2012-12-23 15:57:42 -0800141 /* 800Mhz */
Jaecheol Leea125a172012-01-07 20:18:35 +0900142 info->pll_safe_idx = L2;
Jaecheol Leea125a172012-01-07 20:18:35 +0900143 info->cpu_clk = cpu_clk;
144 info->volt_table = exynos4210_volt_table;
145 info->freq_table = exynos4210_freq_table;
146 info->set_freq = exynos4210_set_frequency;
Sunyoung Kangf40f91f2010-09-16 17:59:21 +0900147
Jaecheol Leea125a172012-01-07 20:18:35 +0900148 return 0;
149
150err_mout_apll:
Jonghwan Choi184cddd2012-12-23 15:51:40 -0800151 clk_put(mout_mpll);
Jaecheol Leea125a172012-01-07 20:18:35 +0900152err_mout_mpll:
Jonghwan Choi184cddd2012-12-23 15:51:40 -0800153 clk_put(moutcore);
Jaecheol Leea125a172012-01-07 20:18:35 +0900154err_moutcore:
Jonghwan Choi184cddd2012-12-23 15:51:40 -0800155 clk_put(cpu_clk);
Sunyoung Kangf40f91f2010-09-16 17:59:21 +0900156
Jaecheol Leea125a172012-01-07 20:18:35 +0900157 pr_debug("%s: failed initialization\n", __func__);
Sunyoung Kangf40f91f2010-09-16 17:59:21 +0900158 return -EINVAL;
159}
Jaecheol Leea125a172012-01-07 20:18:35 +0900160EXPORT_SYMBOL(exynos4210_cpufreq_init);