blob: 7d6a14218bef8bf25983553a0e1d843a7d7fd919 [file] [log] [blame]
David Woodhousec9ac5972006-11-30 08:17:38 +00001/*
David Woodhousefbad5692006-10-22 15:09:33 +01002 * Driver for One Laptop Per Child ‘CAFÉ’ controller, aka Marvell 88ALP01
David Woodhouse5467fb02006-10-06 15:36:29 +01003 *
David Woodhouse514fca42008-09-03 09:47:17 +01004 * The data sheet for this device can be found at:
Justin P. Mattock631dd1a2010-10-18 11:03:14 +02005 * http://wiki.laptop.org/go/Datasheets
David Woodhouse514fca42008-09-03 09:47:17 +01006 *
David Woodhouse5467fb02006-10-06 15:36:29 +01007 * Copyright © 2006 Red Hat, Inc.
8 * Copyright © 2006 David Woodhouse <dwmw2@infradead.org>
9 */
10
David Woodhouse8dd851d2006-10-20 02:11:40 +010011#define DEBUG
David Woodhouse5467fb02006-10-06 15:36:29 +010012
13#include <linux/device.h>
14#undef DEBUG
15#include <linux/mtd/mtd.h>
16#include <linux/mtd/nand.h>
David Woodhouse9c37f332007-10-28 21:56:39 -040017#include <linux/mtd/partitions.h>
Segher Boessenkool8c61b7a2007-05-02 12:18:49 +020018#include <linux/rslib.h>
David Woodhouse5467fb02006-10-06 15:36:29 +010019#include <linux/pci.h>
20#include <linux/delay.h>
21#include <linux/interrupt.h>
Al Viroa1274302007-01-30 13:23:30 +000022#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090023#include <linux/slab.h>
Paul Gortmakera0e5cc52011-07-03 15:17:31 -040024#include <linux/module.h>
David Woodhouse5467fb02006-10-06 15:36:29 +010025#include <asm/io.h>
26
27#define CAFE_NAND_CTRL1 0x00
28#define CAFE_NAND_CTRL2 0x04
29#define CAFE_NAND_CTRL3 0x08
30#define CAFE_NAND_STATUS 0x0c
31#define CAFE_NAND_IRQ 0x10
32#define CAFE_NAND_IRQ_MASK 0x14
33#define CAFE_NAND_DATA_LEN 0x18
34#define CAFE_NAND_ADDR1 0x1c
35#define CAFE_NAND_ADDR2 0x20
36#define CAFE_NAND_TIMING1 0x24
37#define CAFE_NAND_TIMING2 0x28
38#define CAFE_NAND_TIMING3 0x2c
39#define CAFE_NAND_NONMEM 0x30
David Woodhouse04459d72006-10-22 02:18:48 +010040#define CAFE_NAND_ECC_RESULT 0x3C
David Woodhousefbad5692006-10-22 15:09:33 +010041#define CAFE_NAND_DMA_CTRL 0x40
42#define CAFE_NAND_DMA_ADDR0 0x44
43#define CAFE_NAND_DMA_ADDR1 0x48
David Woodhouse04459d72006-10-22 02:18:48 +010044#define CAFE_NAND_ECC_SYN01 0x50
45#define CAFE_NAND_ECC_SYN23 0x54
46#define CAFE_NAND_ECC_SYN45 0x58
47#define CAFE_NAND_ECC_SYN67 0x5c
David Woodhouse5467fb02006-10-06 15:36:29 +010048#define CAFE_NAND_READ_DATA 0x1000
49#define CAFE_NAND_WRITE_DATA 0x2000
50
David Woodhouse195a2532006-10-31 12:30:11 +080051#define CAFE_GLOBAL_CTRL 0x3004
52#define CAFE_GLOBAL_IRQ 0x3008
53#define CAFE_GLOBAL_IRQ_MASK 0x300c
54#define CAFE_NAND_RESET 0x3034
55
David Woodhouse048c37b2007-05-02 12:26:37 +010056/* Missing from the datasheet: bit 19 of CTRL1 sets CE0 vs. CE1 */
57#define CTRL1_CHIPSELECT (1<<19)
58
David Woodhouse5467fb02006-10-06 15:36:29 +010059struct cafe_priv {
60 struct nand_chip nand;
61 struct pci_dev *pdev;
62 void __iomem *mmio;
Segher Boessenkool8c61b7a2007-05-02 12:18:49 +020063 struct rs_control *rs;
David Woodhouse5467fb02006-10-06 15:36:29 +010064 uint32_t ctl1;
65 uint32_t ctl2;
66 int datalen;
67 int nr_data;
68 int data_pos;
69 int page_addr;
70 dma_addr_t dmaaddr;
71 unsigned char *dmabuf;
David Woodhouse5467fb02006-10-06 15:36:29 +010072};
73
David Woodhouseb478c772006-10-27 14:50:04 +030074static int usedma = 1;
David Woodhouse5467fb02006-10-06 15:36:29 +010075module_param(usedma, int, 0644);
76
David Woodhouse8dd851d2006-10-20 02:11:40 +010077static int skipbbt = 0;
78module_param(skipbbt, int, 0644);
79
80static int debug = 0;
81module_param(debug, int, 0644);
82
David Woodhousebe8444b2006-10-31 12:36:04 +080083static int regdebug = 0;
84module_param(regdebug, int, 0644);
85
David Woodhouseb478c772006-10-27 14:50:04 +030086static int checkecc = 1;
David Woodhouse470b0a92006-10-23 14:29:04 +010087module_param(checkecc, int, 0644);
88
Al Viro64a6f952007-10-14 19:35:30 +010089static unsigned int numtimings;
David Woodhouse527a4f42007-01-23 15:35:27 +080090static int timing[3];
91module_param_array(timing, int, &numtimings, 0644);
David Woodhouseb478c772006-10-27 14:50:04 +030092
Philip Rakity68874412008-10-08 16:08:20 -070093static const char *part_probes[] = { "cmdlinepart", "RedBoot", NULL };
David Woodhouse9c37f332007-10-28 21:56:39 -040094
David Woodhouse04459d72006-10-22 02:18:48 +010095/* Hrm. Why isn't this already conditional on something in the struct device? */
David Woodhouse8dd851d2006-10-20 02:11:40 +010096#define cafe_dev_dbg(dev, args...) do { if (debug) dev_dbg(dev, ##args); } while(0)
97
David Woodhouse195a2532006-10-31 12:30:11 +080098/* Make it easier to switch to PIO if we need to */
99#define cafe_readl(cafe, addr) readl((cafe)->mmio + CAFE_##addr)
100#define cafe_writel(cafe, datum, addr) writel(datum, (cafe)->mmio + CAFE_##addr)
David Woodhouse8dd851d2006-10-20 02:11:40 +0100101
David Woodhouse5467fb02006-10-06 15:36:29 +0100102static int cafe_device_ready(struct mtd_info *mtd)
103{
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +0100104 struct nand_chip *chip = mtd_to_nand(mtd);
Boris BREZILLON1d8d8b52015-11-16 14:37:34 +0100105 struct cafe_priv *cafe = chip->priv;
Dan Carpenter48f8b642012-06-09 19:08:25 +0300106 int result = !!(cafe_readl(cafe, NAND_STATUS) & 0x40000000);
David Woodhouse195a2532006-10-31 12:30:11 +0800107 uint32_t irqs = cafe_readl(cafe, NAND_IRQ);
David Woodhousefbad5692006-10-22 15:09:33 +0100108
David Woodhouse195a2532006-10-31 12:30:11 +0800109 cafe_writel(cafe, irqs, NAND_IRQ);
David Woodhousefbad5692006-10-22 15:09:33 +0100110
David Woodhouse8dd851d2006-10-20 02:11:40 +0100111 cafe_dev_dbg(&cafe->pdev->dev, "NAND device is%s ready, IRQ %x (%x) (%x,%x)\n",
David Woodhouse195a2532006-10-31 12:30:11 +0800112 result?"":" not", irqs, cafe_readl(cafe, NAND_IRQ),
113 cafe_readl(cafe, GLOBAL_IRQ), cafe_readl(cafe, GLOBAL_IRQ_MASK));
David Woodhousefbad5692006-10-22 15:09:33 +0100114
David Woodhouse5467fb02006-10-06 15:36:29 +0100115 return result;
116}
117
118
119static void cafe_write_buf(struct mtd_info *mtd, const uint8_t *buf, int len)
120{
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +0100121 struct nand_chip *chip = mtd_to_nand(mtd);
Boris BREZILLON1d8d8b52015-11-16 14:37:34 +0100122 struct cafe_priv *cafe = chip->priv;
David Woodhouse5467fb02006-10-06 15:36:29 +0100123
124 if (usedma)
125 memcpy(cafe->dmabuf + cafe->datalen, buf, len);
126 else
127 memcpy_toio(cafe->mmio + CAFE_NAND_WRITE_DATA + cafe->datalen, buf, len);
David Woodhousefbad5692006-10-22 15:09:33 +0100128
David Woodhouse5467fb02006-10-06 15:36:29 +0100129 cafe->datalen += len;
130
David Woodhouse8dd851d2006-10-20 02:11:40 +0100131 cafe_dev_dbg(&cafe->pdev->dev, "Copy 0x%x bytes to write buffer. datalen 0x%x\n",
David Woodhouse5467fb02006-10-06 15:36:29 +0100132 len, cafe->datalen);
133}
134
135static void cafe_read_buf(struct mtd_info *mtd, uint8_t *buf, int len)
136{
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +0100137 struct nand_chip *chip = mtd_to_nand(mtd);
Boris BREZILLON1d8d8b52015-11-16 14:37:34 +0100138 struct cafe_priv *cafe = chip->priv;
David Woodhouse5467fb02006-10-06 15:36:29 +0100139
140 if (usedma)
141 memcpy(buf, cafe->dmabuf + cafe->datalen, len);
142 else
143 memcpy_fromio(buf, cafe->mmio + CAFE_NAND_READ_DATA + cafe->datalen, len);
144
David Woodhouse8dd851d2006-10-20 02:11:40 +0100145 cafe_dev_dbg(&cafe->pdev->dev, "Copy 0x%x bytes from position 0x%x in read buffer.\n",
David Woodhouse5467fb02006-10-06 15:36:29 +0100146 len, cafe->datalen);
147 cafe->datalen += len;
148}
149
150static uint8_t cafe_read_byte(struct mtd_info *mtd)
151{
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +0100152 struct nand_chip *chip = mtd_to_nand(mtd);
Boris BREZILLON1d8d8b52015-11-16 14:37:34 +0100153 struct cafe_priv *cafe = chip->priv;
David Woodhouse5467fb02006-10-06 15:36:29 +0100154 uint8_t d;
155
156 cafe_read_buf(mtd, &d, 1);
David Woodhouse8dd851d2006-10-20 02:11:40 +0100157 cafe_dev_dbg(&cafe->pdev->dev, "Read %02x\n", d);
David Woodhouse5467fb02006-10-06 15:36:29 +0100158
159 return d;
160}
161
162static void cafe_nand_cmdfunc(struct mtd_info *mtd, unsigned command,
163 int column, int page_addr)
164{
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +0100165 struct nand_chip *chip = mtd_to_nand(mtd);
Boris BREZILLON1d8d8b52015-11-16 14:37:34 +0100166 struct cafe_priv *cafe = chip->priv;
David Woodhouse5467fb02006-10-06 15:36:29 +0100167 int adrbytes = 0;
168 uint32_t ctl1;
169 uint32_t doneint = 0x80000000;
David Woodhouse5467fb02006-10-06 15:36:29 +0100170
David Woodhouse8dd851d2006-10-20 02:11:40 +0100171 cafe_dev_dbg(&cafe->pdev->dev, "cmdfunc %02x, 0x%x, 0x%x\n",
David Woodhouse5467fb02006-10-06 15:36:29 +0100172 command, column, page_addr);
173
174 if (command == NAND_CMD_ERASE2 || command == NAND_CMD_PAGEPROG) {
175 /* Second half of a command we already calculated */
David Woodhouse195a2532006-10-31 12:30:11 +0800176 cafe_writel(cafe, cafe->ctl2 | 0x100 | command, NAND_CTRL2);
David Woodhouse5467fb02006-10-06 15:36:29 +0100177 ctl1 = cafe->ctl1;
David Woodhousecad40652006-11-01 08:19:20 +0800178 cafe->ctl2 &= ~(1<<30);
David Woodhouse8dd851d2006-10-20 02:11:40 +0100179 cafe_dev_dbg(&cafe->pdev->dev, "Continue command, ctl1 %08x, #data %d\n",
David Woodhouse5467fb02006-10-06 15:36:29 +0100180 cafe->ctl1, cafe->nr_data);
181 goto do_command;
182 }
183 /* Reset ECC engine */
David Woodhouse195a2532006-10-31 12:30:11 +0800184 cafe_writel(cafe, 0, NAND_CTRL2);
David Woodhouse5467fb02006-10-06 15:36:29 +0100185
186 /* Emulate NAND_CMD_READOOB on large-page chips */
187 if (mtd->writesize > 512 &&
188 command == NAND_CMD_READOOB) {
189 column += mtd->writesize;
190 command = NAND_CMD_READ0;
191 }
192
193 /* FIXME: Do we need to send read command before sending data
194 for small-page chips, to position the buffer correctly? */
195
196 if (column != -1) {
David Woodhouse195a2532006-10-31 12:30:11 +0800197 cafe_writel(cafe, column, NAND_ADDR1);
David Woodhouse5467fb02006-10-06 15:36:29 +0100198 adrbytes = 2;
199 if (page_addr != -1)
200 goto write_adr2;
201 } else if (page_addr != -1) {
David Woodhouse195a2532006-10-31 12:30:11 +0800202 cafe_writel(cafe, page_addr & 0xffff, NAND_ADDR1);
David Woodhouse5467fb02006-10-06 15:36:29 +0100203 page_addr >>= 16;
204 write_adr2:
David Woodhouse195a2532006-10-31 12:30:11 +0800205 cafe_writel(cafe, page_addr, NAND_ADDR2);
David Woodhouse5467fb02006-10-06 15:36:29 +0100206 adrbytes += 2;
207 if (mtd->size > mtd->writesize << 16)
208 adrbytes++;
209 }
210
211 cafe->data_pos = cafe->datalen = 0;
212
David Woodhouse048c37b2007-05-02 12:26:37 +0100213 /* Set command valid bit, mask in the chip select bit */
214 ctl1 = 0x80000000 | command | (cafe->ctl1 & CTRL1_CHIPSELECT);
David Woodhouse5467fb02006-10-06 15:36:29 +0100215
216 /* Set RD or WR bits as appropriate */
217 if (command == NAND_CMD_READID || command == NAND_CMD_STATUS) {
218 ctl1 |= (1<<26); /* rd */
219 /* Always 5 bytes, for now */
David Woodhouse8dd851d2006-10-20 02:11:40 +0100220 cafe->datalen = 4;
David Woodhouse5467fb02006-10-06 15:36:29 +0100221 /* And one address cycle -- even for STATUS, since the controller doesn't work without */
222 adrbytes = 1;
223 } else if (command == NAND_CMD_READ0 || command == NAND_CMD_READ1 ||
224 command == NAND_CMD_READOOB || command == NAND_CMD_RNDOUT) {
225 ctl1 |= 1<<26; /* rd */
226 /* For now, assume just read to end of page */
227 cafe->datalen = mtd->writesize + mtd->oobsize - column;
228 } else if (command == NAND_CMD_SEQIN)
229 ctl1 |= 1<<25; /* wr */
230
231 /* Set number of address bytes */
232 if (adrbytes)
233 ctl1 |= ((adrbytes-1)|8) << 27;
234
235 if (command == NAND_CMD_SEQIN || command == NAND_CMD_ERASE1) {
David Woodhousec9ac5972006-11-30 08:17:38 +0000236 /* Ignore the first command of a pair; the hardware
David Woodhouse5467fb02006-10-06 15:36:29 +0100237 deals with them both at once, later */
238 cafe->ctl1 = ctl1;
David Woodhouse8dd851d2006-10-20 02:11:40 +0100239 cafe_dev_dbg(&cafe->pdev->dev, "Setup for delayed command, ctl1 %08x, dlen %x\n",
David Woodhouse5467fb02006-10-06 15:36:29 +0100240 cafe->ctl1, cafe->datalen);
241 return;
242 }
243 /* RNDOUT and READ0 commands need a following byte */
244 if (command == NAND_CMD_RNDOUT)
David Woodhouse195a2532006-10-31 12:30:11 +0800245 cafe_writel(cafe, cafe->ctl2 | 0x100 | NAND_CMD_RNDOUTSTART, NAND_CTRL2);
David Woodhouse5467fb02006-10-06 15:36:29 +0100246 else if (command == NAND_CMD_READ0 && mtd->writesize > 512)
David Woodhouse195a2532006-10-31 12:30:11 +0800247 cafe_writel(cafe, cafe->ctl2 | 0x100 | NAND_CMD_READSTART, NAND_CTRL2);
David Woodhouse5467fb02006-10-06 15:36:29 +0100248
249 do_command:
David Woodhousec9ac5972006-11-30 08:17:38 +0000250 cafe_dev_dbg(&cafe->pdev->dev, "dlen %x, ctl1 %x, ctl2 %x\n",
David Woodhouse195a2532006-10-31 12:30:11 +0800251 cafe->datalen, ctl1, cafe_readl(cafe, NAND_CTRL2));
David Woodhousefbad5692006-10-22 15:09:33 +0100252
David Woodhouse5467fb02006-10-06 15:36:29 +0100253 /* NB: The datasheet lies -- we really should be subtracting 1 here */
David Woodhouse195a2532006-10-31 12:30:11 +0800254 cafe_writel(cafe, cafe->datalen, NAND_DATA_LEN);
255 cafe_writel(cafe, 0x90000000, NAND_IRQ);
David Woodhouse5467fb02006-10-06 15:36:29 +0100256 if (usedma && (ctl1 & (3<<25))) {
257 uint32_t dmactl = 0xc0000000 + cafe->datalen;
258 /* If WR or RD bits set, set up DMA */
259 if (ctl1 & (1<<26)) {
260 /* It's a read */
261 dmactl |= (1<<29);
262 /* ... so it's done when the DMA is done, not just
263 the command. */
264 doneint = 0x10000000;
265 }
David Woodhouse195a2532006-10-31 12:30:11 +0800266 cafe_writel(cafe, dmactl, NAND_DMA_CTRL);
David Woodhouse5467fb02006-10-06 15:36:29 +0100267 }
David Woodhouse5467fb02006-10-06 15:36:29 +0100268 cafe->datalen = 0;
269
David Woodhousebe8444b2006-10-31 12:36:04 +0800270 if (unlikely(regdebug)) {
271 int i;
272 printk("About to write command %08x to register 0\n", ctl1);
273 for (i=4; i< 0x5c; i+=4)
274 printk("Register %x: %08x\n", i, readl(cafe->mmio + i));
David Woodhousefbad5692006-10-22 15:09:33 +0100275 }
David Woodhousebe8444b2006-10-31 12:36:04 +0800276
David Woodhouse195a2532006-10-31 12:30:11 +0800277 cafe_writel(cafe, ctl1, NAND_CTRL1);
David Woodhouse5467fb02006-10-06 15:36:29 +0100278 /* Apply this short delay always to ensure that we do wait tWB in
279 * any case on any machine. */
280 ndelay(100);
281
282 if (1) {
Andrew Morton2a7295b22007-02-17 16:02:11 -0800283 int c;
David Woodhouse5467fb02006-10-06 15:36:29 +0100284 uint32_t irqs;
285
Andrew Morton2a7295b22007-02-17 16:02:11 -0800286 for (c = 500000; c != 0; c--) {
David Woodhouse195a2532006-10-31 12:30:11 +0800287 irqs = cafe_readl(cafe, NAND_IRQ);
David Woodhouse5467fb02006-10-06 15:36:29 +0100288 if (irqs & doneint)
289 break;
290 udelay(1);
David Woodhouse8dd851d2006-10-20 02:11:40 +0100291 if (!(c % 100000))
292 cafe_dev_dbg(&cafe->pdev->dev, "Wait for ready, IRQ %x\n", irqs);
David Woodhouse5467fb02006-10-06 15:36:29 +0100293 cpu_relax();
294 }
David Woodhouse195a2532006-10-31 12:30:11 +0800295 cafe_writel(cafe, doneint, NAND_IRQ);
David Woodhousea0207272006-10-28 17:08:38 +0300296 cafe_dev_dbg(&cafe->pdev->dev, "Command %x completed after %d usec, irqs %x (%x)\n",
David Woodhouse195a2532006-10-31 12:30:11 +0800297 command, 500000-c, irqs, cafe_readl(cafe, NAND_IRQ));
David Woodhouse5467fb02006-10-06 15:36:29 +0100298 }
299
David Woodhousecad40652006-11-01 08:19:20 +0800300 WARN_ON(cafe->ctl2 & (1<<30));
David Woodhouse5467fb02006-10-06 15:36:29 +0100301
302 switch (command) {
303
304 case NAND_CMD_CACHEDPROG:
305 case NAND_CMD_PAGEPROG:
306 case NAND_CMD_ERASE1:
307 case NAND_CMD_ERASE2:
308 case NAND_CMD_SEQIN:
309 case NAND_CMD_RNDIN:
310 case NAND_CMD_STATUS:
David Woodhouse5467fb02006-10-06 15:36:29 +0100311 case NAND_CMD_RNDOUT:
David Woodhouse195a2532006-10-31 12:30:11 +0800312 cafe_writel(cafe, cafe->ctl2, NAND_CTRL2);
David Woodhouse5467fb02006-10-06 15:36:29 +0100313 return;
314 }
315 nand_wait_ready(mtd);
David Woodhouse195a2532006-10-31 12:30:11 +0800316 cafe_writel(cafe, cafe->ctl2, NAND_CTRL2);
David Woodhouse5467fb02006-10-06 15:36:29 +0100317}
318
319static void cafe_select_chip(struct mtd_info *mtd, int chipnr)
320{
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +0100321 struct nand_chip *chip = mtd_to_nand(mtd);
Boris BREZILLON1d8d8b52015-11-16 14:37:34 +0100322 struct cafe_priv *cafe = chip->priv;
David Woodhouse048c37b2007-05-02 12:26:37 +0100323
324 cafe_dev_dbg(&cafe->pdev->dev, "select_chip %d\n", chipnr);
325
326 /* Mask the appropriate bit into the stored value of ctl1
327 which will be used by cafe_nand_cmdfunc() */
328 if (chipnr)
329 cafe->ctl1 |= CTRL1_CHIPSELECT;
330 else
331 cafe->ctl1 &= ~CTRL1_CHIPSELECT;
David Woodhouse5467fb02006-10-06 15:36:29 +0100332}
David Woodhousefbad5692006-10-22 15:09:33 +0100333
Alan Cox67cd7242009-04-22 15:02:23 +0100334static irqreturn_t cafe_nand_interrupt(int irq, void *id)
David Woodhouse5467fb02006-10-06 15:36:29 +0100335{
336 struct mtd_info *mtd = id;
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +0100337 struct nand_chip *chip = mtd_to_nand(mtd);
Boris BREZILLON1d8d8b52015-11-16 14:37:34 +0100338 struct cafe_priv *cafe = chip->priv;
David Woodhouse195a2532006-10-31 12:30:11 +0800339 uint32_t irqs = cafe_readl(cafe, NAND_IRQ);
340 cafe_writel(cafe, irqs & ~0x90000000, NAND_IRQ);
David Woodhouse5467fb02006-10-06 15:36:29 +0100341 if (!irqs)
342 return IRQ_NONE;
343
David Woodhouse195a2532006-10-31 12:30:11 +0800344 cafe_dev_dbg(&cafe->pdev->dev, "irq, bits %x (%x)\n", irqs, cafe_readl(cafe, NAND_IRQ));
David Woodhouse5467fb02006-10-06 15:36:29 +0100345 return IRQ_HANDLED;
346}
347
348static void cafe_nand_bug(struct mtd_info *mtd)
349{
350 BUG();
351}
352
353static int cafe_nand_write_oob(struct mtd_info *mtd,
354 struct nand_chip *chip, int page)
355{
356 int status = 0;
357
David Woodhouse5467fb02006-10-06 15:36:29 +0100358 chip->cmdfunc(mtd, NAND_CMD_SEQIN, mtd->writesize, page);
359 chip->write_buf(mtd, chip->oob_poi, mtd->oobsize);
360 chip->cmdfunc(mtd, NAND_CMD_PAGEPROG, -1, -1);
361 status = chip->waitfunc(mtd, chip);
362
363 return status & NAND_STATUS_FAIL ? -EIO : 0;
364}
365
366/* Don't use -- use nand_read_oob_std for now */
367static int cafe_nand_read_oob(struct mtd_info *mtd, struct nand_chip *chip,
Shmulik Ladkani5c2ffb12012-05-09 13:06:35 +0300368 int page)
David Woodhouse5467fb02006-10-06 15:36:29 +0100369{
370 chip->cmdfunc(mtd, NAND_CMD_READOOB, 0, page);
371 chip->read_buf(mtd, chip->oob_poi, mtd->oobsize);
Shmulik Ladkani5c2ffb12012-05-09 13:06:35 +0300372 return 0;
David Woodhouse5467fb02006-10-06 15:36:29 +0100373}
374/**
Brian Norris7854d3f2011-06-23 14:12:08 -0700375 * cafe_nand_read_page_syndrome - [REPLACEABLE] hardware ecc syndrome based page read
David Woodhouse5467fb02006-10-06 15:36:29 +0100376 * @mtd: mtd info structure
377 * @chip: nand chip info structure
378 * @buf: buffer to store read data
Brian Norris1fbb9382012-05-02 10:14:55 -0700379 * @oob_required: caller expects OOB data read to chip->oob_poi
David Woodhouse5467fb02006-10-06 15:36:29 +0100380 *
Brian Norrisb9bc8152012-05-11 13:30:34 -0700381 * The hw generator calculates the error syndrome automatically. Therefore
David Woodhouse5467fb02006-10-06 15:36:29 +0100382 * we need a special oob layout and handling.
383 */
384static int cafe_nand_read_page(struct mtd_info *mtd, struct nand_chip *chip,
Brian Norris1fbb9382012-05-02 10:14:55 -0700385 uint8_t *buf, int oob_required, int page)
David Woodhouse5467fb02006-10-06 15:36:29 +0100386{
Boris BREZILLON1d8d8b52015-11-16 14:37:34 +0100387 struct cafe_priv *cafe = chip->priv;
Mike Dunn3f91e942012-04-25 12:06:09 -0700388 unsigned int max_bitflips = 0;
David Woodhouse5467fb02006-10-06 15:36:29 +0100389
David Woodhousefbad5692006-10-22 15:09:33 +0100390 cafe_dev_dbg(&cafe->pdev->dev, "ECC result %08x SYN1,2 %08x\n",
David Woodhouse195a2532006-10-31 12:30:11 +0800391 cafe_readl(cafe, NAND_ECC_RESULT),
392 cafe_readl(cafe, NAND_ECC_SYN01));
David Woodhouse5467fb02006-10-06 15:36:29 +0100393
394 chip->read_buf(mtd, buf, mtd->writesize);
395 chip->read_buf(mtd, chip->oob_poi, mtd->oobsize);
396
David Woodhouse195a2532006-10-31 12:30:11 +0800397 if (checkecc && cafe_readl(cafe, NAND_ECC_RESULT) & (1<<18)) {
Segher Boessenkool8c61b7a2007-05-02 12:18:49 +0200398 unsigned short syn[8], pat[4];
399 int pos[4];
400 u8 *oob = chip->oob_poi;
401 int i, n;
David Woodhouse04459d72006-10-22 02:18:48 +0100402
403 for (i=0; i<8; i+=2) {
David Woodhouse195a2532006-10-31 12:30:11 +0800404 uint32_t tmp = cafe_readl(cafe, NAND_ECC_SYN01 + (i*2));
Segher Boessenkool8c61b7a2007-05-02 12:18:49 +0200405 syn[i] = cafe->rs->index_of[tmp & 0xfff];
406 syn[i+1] = cafe->rs->index_of[(tmp >> 16) & 0xfff];
David Woodhousec9ac5972006-11-30 08:17:38 +0000407 }
David Woodhouse04459d72006-10-22 02:18:48 +0100408
Segher Boessenkool8c61b7a2007-05-02 12:18:49 +0200409 n = decode_rs16(cafe->rs, NULL, NULL, 1367, syn, 0, pos, 0,
410 pat);
411
412 for (i = 0; i < n; i++) {
413 int p = pos[i];
414
415 /* The 12-bit symbols are mapped to bytes here */
416
417 if (p > 1374) {
418 /* out of range */
419 n = -1374;
420 } else if (p == 0) {
421 /* high four bits do not correspond to data */
422 if (pat[i] > 0xff)
423 n = -2048;
424 else
425 buf[0] ^= pat[i];
426 } else if (p == 1365) {
427 buf[2047] ^= pat[i] >> 4;
428 oob[0] ^= pat[i] << 4;
429 } else if (p > 1365) {
430 if ((p & 1) == 1) {
431 oob[3*p/2 - 2048] ^= pat[i] >> 4;
432 oob[3*p/2 - 2047] ^= pat[i] << 4;
433 } else {
434 oob[3*p/2 - 2049] ^= pat[i] >> 8;
435 oob[3*p/2 - 2048] ^= pat[i];
436 }
437 } else if ((p & 1) == 1) {
438 buf[3*p/2] ^= pat[i] >> 4;
439 buf[3*p/2 + 1] ^= pat[i] << 4;
440 } else {
441 buf[3*p/2 - 1] ^= pat[i] >> 8;
442 buf[3*p/2] ^= pat[i];
443 }
444 }
445
446 if (n < 0) {
David Woodhousebe8444b2006-10-31 12:36:04 +0800447 dev_dbg(&cafe->pdev->dev, "Failed to correct ECC at %08x\n",
448 cafe_readl(cafe, NAND_ADDR2) * 2048);
Segher Boessenkool8c61b7a2007-05-02 12:18:49 +0200449 for (i = 0; i < 0x5c; i += 4)
David Woodhousebe8444b2006-10-31 12:36:04 +0800450 printk("Register %x: %08x\n", i, readl(cafe->mmio + i));
David Woodhouse04459d72006-10-22 02:18:48 +0100451 mtd->ecc_stats.failed++;
452 } else {
Segher Boessenkool8c61b7a2007-05-02 12:18:49 +0200453 dev_dbg(&cafe->pdev->dev, "Corrected %d symbol errors\n", n);
454 mtd->ecc_stats.corrected += n;
Mike Dunn3f91e942012-04-25 12:06:09 -0700455 max_bitflips = max_t(unsigned int, max_bitflips, n);
David Woodhouse04459d72006-10-22 02:18:48 +0100456 }
457 }
458
Mike Dunn3f91e942012-04-25 12:06:09 -0700459 return max_bitflips;
David Woodhouse5467fb02006-10-06 15:36:29 +0100460}
461
David Woodhouse8dd851d2006-10-20 02:11:40 +0100462static struct nand_ecclayout cafe_oobinfo_2048 = {
463 .eccbytes = 14,
464 .eccpos = { 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13},
465 .oobfree = {{14, 50}}
466};
467
David Woodhousec9ac5972006-11-30 08:17:38 +0000468/* Ick. The BBT code really ought to be able to work this bit out
David Woodhousefbad5692006-10-22 15:09:33 +0100469 for itself from the above, at least for the 2KiB case */
470static uint8_t cafe_bbt_pattern_2048[] = { 'B', 'b', 't', '0' };
471static uint8_t cafe_mirror_pattern_2048[] = { '1', 't', 'b', 'B' };
472
473static uint8_t cafe_bbt_pattern_512[] = { 0xBB };
474static uint8_t cafe_mirror_pattern_512[] = { 0xBC };
475
David Woodhouse8dd851d2006-10-20 02:11:40 +0100476
477static struct nand_bbt_descr cafe_bbt_main_descr_2048 = {
478 .options = NAND_BBT_LASTBLOCK | NAND_BBT_CREATE | NAND_BBT_WRITE
David Woodhouse048c37b2007-05-02 12:26:37 +0100479 | NAND_BBT_2BIT | NAND_BBT_VERSION,
David Woodhouse8dd851d2006-10-20 02:11:40 +0100480 .offs = 14,
481 .len = 4,
482 .veroffs = 18,
483 .maxblocks = 4,
David Woodhousefbad5692006-10-22 15:09:33 +0100484 .pattern = cafe_bbt_pattern_2048
David Woodhouse8dd851d2006-10-20 02:11:40 +0100485};
486
487static struct nand_bbt_descr cafe_bbt_mirror_descr_2048 = {
488 .options = NAND_BBT_LASTBLOCK | NAND_BBT_CREATE | NAND_BBT_WRITE
David Woodhouse048c37b2007-05-02 12:26:37 +0100489 | NAND_BBT_2BIT | NAND_BBT_VERSION,
David Woodhouse8dd851d2006-10-20 02:11:40 +0100490 .offs = 14,
491 .len = 4,
492 .veroffs = 18,
493 .maxblocks = 4,
David Woodhousefbad5692006-10-22 15:09:33 +0100494 .pattern = cafe_mirror_pattern_2048
David Woodhouse8dd851d2006-10-20 02:11:40 +0100495};
496
497static struct nand_ecclayout cafe_oobinfo_512 = {
498 .eccbytes = 14,
499 .eccpos = { 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13},
500 .oobfree = {{14, 2}}
501};
502
David Woodhousefbad5692006-10-22 15:09:33 +0100503static struct nand_bbt_descr cafe_bbt_main_descr_512 = {
504 .options = NAND_BBT_LASTBLOCK | NAND_BBT_CREATE | NAND_BBT_WRITE
David Woodhouse048c37b2007-05-02 12:26:37 +0100505 | NAND_BBT_2BIT | NAND_BBT_VERSION,
David Woodhousefbad5692006-10-22 15:09:33 +0100506 .offs = 14,
507 .len = 1,
508 .veroffs = 15,
509 .maxblocks = 4,
510 .pattern = cafe_bbt_pattern_512
511};
512
513static struct nand_bbt_descr cafe_bbt_mirror_descr_512 = {
514 .options = NAND_BBT_LASTBLOCK | NAND_BBT_CREATE | NAND_BBT_WRITE
David Woodhouse048c37b2007-05-02 12:26:37 +0100515 | NAND_BBT_2BIT | NAND_BBT_VERSION,
David Woodhousefbad5692006-10-22 15:09:33 +0100516 .offs = 14,
517 .len = 1,
518 .veroffs = 15,
519 .maxblocks = 4,
520 .pattern = cafe_mirror_pattern_512
521};
522
523
Josh Wufdbad98d2012-06-25 18:07:45 +0800524static int cafe_nand_write_page_lowlevel(struct mtd_info *mtd,
Brian Norris1fbb9382012-05-02 10:14:55 -0700525 struct nand_chip *chip,
Boris BREZILLON45aaeff2015-10-13 11:22:18 +0200526 const uint8_t *buf, int oob_required,
527 int page)
David Woodhouse5467fb02006-10-06 15:36:29 +0100528{
Boris BREZILLON1d8d8b52015-11-16 14:37:34 +0100529 struct cafe_priv *cafe = chip->priv;
David Woodhouse5467fb02006-10-06 15:36:29 +0100530
David Woodhouse5467fb02006-10-06 15:36:29 +0100531 chip->write_buf(mtd, buf, mtd->writesize);
David Woodhouse8dd851d2006-10-20 02:11:40 +0100532 chip->write_buf(mtd, chip->oob_poi, mtd->oobsize);
David Woodhouse5467fb02006-10-06 15:36:29 +0100533
534 /* Set up ECC autogeneration */
David Woodhousecad40652006-11-01 08:19:20 +0800535 cafe->ctl2 |= (1<<30);
Josh Wufdbad98d2012-06-25 18:07:45 +0800536
537 return 0;
David Woodhouse5467fb02006-10-06 15:36:29 +0100538}
539
David Woodhouse8dd851d2006-10-20 02:11:40 +0100540static int cafe_nand_block_bad(struct mtd_info *mtd, loff_t ofs, int getchip)
541{
542 return 0;
543}
David Woodhouse5467fb02006-10-06 15:36:29 +0100544
Segher Boessenkool8c61b7a2007-05-02 12:18:49 +0200545/* F_2[X]/(X**6+X+1) */
Bill Pemberton06f25512012-11-19 13:23:07 -0500546static unsigned short gf64_mul(u8 a, u8 b)
Segher Boessenkool8c61b7a2007-05-02 12:18:49 +0200547{
548 u8 c;
549 unsigned int i;
550
551 c = 0;
552 for (i = 0; i < 6; i++) {
553 if (a & 1)
554 c ^= b;
555 a >>= 1;
556 b <<= 1;
557 if ((b & 0x40) != 0)
558 b ^= 0x43;
559 }
560
561 return c;
562}
563
564/* F_64[X]/(X**2+X+A**-1) with A the generator of F_64[X] */
Bill Pemberton06f25512012-11-19 13:23:07 -0500565static u16 gf4096_mul(u16 a, u16 b)
Segher Boessenkool8c61b7a2007-05-02 12:18:49 +0200566{
567 u8 ah, al, bh, bl, ch, cl;
568
569 ah = a >> 6;
570 al = a & 0x3f;
571 bh = b >> 6;
572 bl = b & 0x3f;
573
574 ch = gf64_mul(ah ^ al, bh ^ bl) ^ gf64_mul(al, bl);
575 cl = gf64_mul(gf64_mul(ah, bh), 0x21) ^ gf64_mul(al, bl);
576
577 return (ch << 6) ^ cl;
578}
579
Bill Pemberton06f25512012-11-19 13:23:07 -0500580static int cafe_mul(int x)
Segher Boessenkool8c61b7a2007-05-02 12:18:49 +0200581{
582 if (x == 0)
583 return 1;
584 return gf4096_mul(x, 0xe01);
585}
586
Bill Pemberton06f25512012-11-19 13:23:07 -0500587static int cafe_nand_probe(struct pci_dev *pdev,
David Woodhouse5467fb02006-10-06 15:36:29 +0100588 const struct pci_device_id *ent)
589{
590 struct mtd_info *mtd;
591 struct cafe_priv *cafe;
592 uint32_t ctrl;
593 int err = 0;
Huang Shijief02ea4e2014-01-13 14:27:12 +0800594 int old_dma;
595 struct nand_buffers *nbuf;
David Woodhouse5467fb02006-10-06 15:36:29 +0100596
David Woodhouse06ed24e2007-10-06 14:44:12 -0400597 /* Very old versions shared the same PCI ident for all three
598 functions on the chip. Verify the class too... */
599 if ((pdev->class >> 8) != PCI_CLASS_MEMORY_FLASH)
600 return -ENODEV;
601
David Woodhouse5467fb02006-10-06 15:36:29 +0100602 err = pci_enable_device(pdev);
603 if (err)
604 return err;
605
606 pci_set_master(pdev);
607
Boris BREZILLONe787dfd2015-12-10 08:59:55 +0100608 cafe = kzalloc(sizeof(*cafe), GFP_KERNEL);
609 if (!cafe)
David Woodhouse5467fb02006-10-06 15:36:29 +0100610 return -ENOMEM;
David Woodhouse5467fb02006-10-06 15:36:29 +0100611
Boris BREZILLONe787dfd2015-12-10 08:59:55 +0100612 mtd = nand_to_mtd(&cafe->nand);
David Woodhousec451c7c2009-04-04 15:27:45 +0100613 mtd->dev.parent = &pdev->dev;
Boris BREZILLON1d8d8b52015-11-16 14:37:34 +0100614 mtd->priv = &cafe->nand;
615 cafe->nand.priv = cafe;
David Woodhouse5467fb02006-10-06 15:36:29 +0100616
617 cafe->pdev = pdev;
618 cafe->mmio = pci_iomap(pdev, 0, 0);
619 if (!cafe->mmio) {
620 dev_warn(&pdev->dev, "failed to iomap\n");
621 err = -ENOMEM;
622 goto out_free_mtd;
623 }
David Woodhouse5467fb02006-10-06 15:36:29 +0100624
Segher Boessenkool8c61b7a2007-05-02 12:18:49 +0200625 cafe->rs = init_rs_non_canonical(12, &cafe_mul, 0, 1, 8);
626 if (!cafe->rs) {
627 err = -ENOMEM;
628 goto out_ior;
629 }
630
David Woodhouse5467fb02006-10-06 15:36:29 +0100631 cafe->nand.cmdfunc = cafe_nand_cmdfunc;
632 cafe->nand.dev_ready = cafe_device_ready;
633 cafe->nand.read_byte = cafe_read_byte;
634 cafe->nand.read_buf = cafe_read_buf;
635 cafe->nand.write_buf = cafe_write_buf;
636 cafe->nand.select_chip = cafe_select_chip;
637
638 cafe->nand.chip_delay = 0;
639
640 /* Enable the following for a flash based bad block table */
Brian Norrisbb9ebd42011-05-31 16:31:23 -0700641 cafe->nand.bbt_options = NAND_BBT_USE_FLASH;
Brian Norris1826dbc2012-05-01 17:12:55 -0700642 cafe->nand.options = NAND_OWN_BUFFERS;
David Woodhouse8dd851d2006-10-20 02:11:40 +0100643
644 if (skipbbt) {
645 cafe->nand.options |= NAND_SKIP_BBTSCAN;
646 cafe->nand.block_bad = cafe_nand_block_bad;
647 }
David Woodhousec9ac5972006-11-30 08:17:38 +0000648
David Woodhouse527a4f42007-01-23 15:35:27 +0800649 if (numtimings && numtimings != 3) {
650 dev_warn(&cafe->pdev->dev, "%d timing register values ignored; precisely three are required\n", numtimings);
651 }
652
653 if (numtimings == 3) {
David Woodhouse527a4f42007-01-23 15:35:27 +0800654 cafe_dev_dbg(&cafe->pdev->dev, "Using provided timings (%08x %08x %08x)\n",
David Woodhouse8e5368a2007-03-23 10:40:04 +0000655 timing[0], timing[1], timing[2]);
David Woodhouse527a4f42007-01-23 15:35:27 +0800656 } else {
David Woodhouse8e5368a2007-03-23 10:40:04 +0000657 timing[0] = cafe_readl(cafe, NAND_TIMING1);
658 timing[1] = cafe_readl(cafe, NAND_TIMING2);
659 timing[2] = cafe_readl(cafe, NAND_TIMING3);
David Woodhouse527a4f42007-01-23 15:35:27 +0800660
David Woodhouse8e5368a2007-03-23 10:40:04 +0000661 if (timing[0] | timing[1] | timing[2]) {
662 cafe_dev_dbg(&cafe->pdev->dev, "Timing registers already set (%08x %08x %08x)\n",
663 timing[0], timing[1], timing[2]);
David Woodhouse527a4f42007-01-23 15:35:27 +0800664 } else {
665 dev_warn(&cafe->pdev->dev, "Timing registers unset; using most conservative defaults\n");
David Woodhouse8e5368a2007-03-23 10:40:04 +0000666 timing[0] = timing[1] = timing[2] = 0xffffffff;
David Woodhouse527a4f42007-01-23 15:35:27 +0800667 }
668 }
669
David Woodhousedcc41bc2006-10-27 09:55:34 +0300670 /* Start off by resetting the NAND controller completely */
David Woodhouse195a2532006-10-31 12:30:11 +0800671 cafe_writel(cafe, 1, NAND_RESET);
672 cafe_writel(cafe, 0, NAND_RESET);
673
David Woodhouse8e5368a2007-03-23 10:40:04 +0000674 cafe_writel(cafe, timing[0], NAND_TIMING1);
675 cafe_writel(cafe, timing[1], NAND_TIMING2);
676 cafe_writel(cafe, timing[2], NAND_TIMING3);
David Woodhousedcc41bc2006-10-27 09:55:34 +0300677
David Woodhouse195a2532006-10-31 12:30:11 +0800678 cafe_writel(cafe, 0xffffffff, NAND_IRQ_MASK);
Thomas Gleixner2db63462007-02-14 00:33:20 -0800679 err = request_irq(pdev->irq, &cafe_nand_interrupt, IRQF_SHARED,
680 "CAFE NAND", mtd);
David Woodhouse5467fb02006-10-06 15:36:29 +0100681 if (err) {
682 dev_warn(&pdev->dev, "Could not register IRQ %d\n", pdev->irq);
Huang Shijief02ea4e2014-01-13 14:27:12 +0800683 goto out_ior;
David Woodhouse5467fb02006-10-06 15:36:29 +0100684 }
David Woodhousef7c37d72007-01-23 15:44:10 +0800685
David Woodhouse5467fb02006-10-06 15:36:29 +0100686 /* Disable master reset, enable NAND clock */
David Woodhouse195a2532006-10-31 12:30:11 +0800687 ctrl = cafe_readl(cafe, GLOBAL_CTRL);
David Woodhouse5467fb02006-10-06 15:36:29 +0100688 ctrl &= 0xffffeff0;
689 ctrl |= 0x00007000;
David Woodhouse195a2532006-10-31 12:30:11 +0800690 cafe_writel(cafe, ctrl | 0x05, GLOBAL_CTRL);
691 cafe_writel(cafe, ctrl | 0x0a, GLOBAL_CTRL);
692 cafe_writel(cafe, 0, NAND_DMA_CTRL);
David Woodhouse5467fb02006-10-06 15:36:29 +0100693
David Woodhouse195a2532006-10-31 12:30:11 +0800694 cafe_writel(cafe, 0x7006, GLOBAL_CTRL);
695 cafe_writel(cafe, 0x700a, GLOBAL_CTRL);
David Woodhouse5467fb02006-10-06 15:36:29 +0100696
Huang Shijief02ea4e2014-01-13 14:27:12 +0800697 /* Enable NAND IRQ in global IRQ mask register */
698 cafe_writel(cafe, 0x80000007, GLOBAL_IRQ_MASK);
699 cafe_dev_dbg(&cafe->pdev->dev, "Control %x, IRQ mask %x\n",
700 cafe_readl(cafe, GLOBAL_CTRL),
701 cafe_readl(cafe, GLOBAL_IRQ_MASK));
702
703 /* Do not use the DMA for the nand_scan_ident() */
704 old_dma = usedma;
705 usedma = 0;
706
707 /* Scan to find existence of the device */
708 if (nand_scan_ident(mtd, 2, NULL)) {
709 err = -ENXIO;
710 goto out_irq;
711 }
712
713 cafe->dmabuf = dma_alloc_coherent(&cafe->pdev->dev,
714 2112 + sizeof(struct nand_buffers) +
715 mtd->writesize + mtd->oobsize,
716 &cafe->dmaaddr, GFP_KERNEL);
717 if (!cafe->dmabuf) {
718 err = -ENOMEM;
719 goto out_irq;
720 }
721 cafe->nand.buffers = nbuf = (void *)cafe->dmabuf + 2112;
722
David Woodhouse5467fb02006-10-06 15:36:29 +0100723 /* Set up DMA address */
David Woodhouse195a2532006-10-31 12:30:11 +0800724 cafe_writel(cafe, cafe->dmaaddr & 0xffffffff, NAND_DMA_ADDR0);
David Woodhouse5467fb02006-10-06 15:36:29 +0100725 if (sizeof(cafe->dmaaddr) > 4)
David Woodhousefbad5692006-10-22 15:09:33 +0100726 /* Shift in two parts to shut the compiler up */
David Woodhouse195a2532006-10-31 12:30:11 +0800727 cafe_writel(cafe, (cafe->dmaaddr >> 16) >> 16, NAND_DMA_ADDR1);
David Woodhouse5467fb02006-10-06 15:36:29 +0100728 else
David Woodhouse195a2532006-10-31 12:30:11 +0800729 cafe_writel(cafe, 0, NAND_DMA_ADDR1);
David Woodhousefbad5692006-10-22 15:09:33 +0100730
David Woodhouse8dd851d2006-10-20 02:11:40 +0100731 cafe_dev_dbg(&cafe->pdev->dev, "Set DMA address to %x (virt %p)\n",
David Woodhouse195a2532006-10-31 12:30:11 +0800732 cafe_readl(cafe, NAND_DMA_ADDR0), cafe->dmabuf);
David Woodhouse5467fb02006-10-06 15:36:29 +0100733
Huang Shijief02ea4e2014-01-13 14:27:12 +0800734 /* this driver does not need the @ecccalc and @ecccode */
735 nbuf->ecccalc = NULL;
736 nbuf->ecccode = NULL;
737 nbuf->databuf = (uint8_t *)(nbuf + 1);
David Woodhousef7c37d72007-01-23 15:44:10 +0800738
Huang Shijief02ea4e2014-01-13 14:27:12 +0800739 /* Restore the DMA flag */
740 usedma = old_dma;
David Woodhouse5467fb02006-10-06 15:36:29 +0100741
742 cafe->ctl2 = 1<<27; /* Reed-Solomon ECC */
743 if (mtd->writesize == 2048)
744 cafe->ctl2 |= 1<<29; /* 2KiB page size */
745
746 /* Set up ECC according to the type of chip we found */
David Woodhousefbad5692006-10-22 15:09:33 +0100747 if (mtd->writesize == 2048) {
David Woodhouse8dd851d2006-10-20 02:11:40 +0100748 cafe->nand.ecc.layout = &cafe_oobinfo_2048;
749 cafe->nand.bbt_td = &cafe_bbt_main_descr_2048;
750 cafe->nand.bbt_md = &cafe_bbt_mirror_descr_2048;
David Woodhousefbad5692006-10-22 15:09:33 +0100751 } else if (mtd->writesize == 512) {
752 cafe->nand.ecc.layout = &cafe_oobinfo_512;
753 cafe->nand.bbt_td = &cafe_bbt_main_descr_512;
754 cafe->nand.bbt_md = &cafe_bbt_mirror_descr_512;
David Woodhouse5467fb02006-10-06 15:36:29 +0100755 } else {
David Woodhousefbad5692006-10-22 15:09:33 +0100756 printk(KERN_WARNING "Unexpected NAND flash writesize %d. Aborting\n",
David Woodhouse5467fb02006-10-06 15:36:29 +0100757 mtd->writesize);
Huang Shijief02ea4e2014-01-13 14:27:12 +0800758 goto out_free_dma;
David Woodhouse5467fb02006-10-06 15:36:29 +0100759 }
David Woodhousefbad5692006-10-22 15:09:33 +0100760 cafe->nand.ecc.mode = NAND_ECC_HW_SYNDROME;
761 cafe->nand.ecc.size = mtd->writesize;
762 cafe->nand.ecc.bytes = 14;
Mike Dunn6a918ba2012-03-11 14:21:11 -0700763 cafe->nand.ecc.strength = 4;
David Woodhousefbad5692006-10-22 15:09:33 +0100764 cafe->nand.ecc.hwctl = (void *)cafe_nand_bug;
765 cafe->nand.ecc.calculate = (void *)cafe_nand_bug;
766 cafe->nand.ecc.correct = (void *)cafe_nand_bug;
David Woodhousefbad5692006-10-22 15:09:33 +0100767 cafe->nand.ecc.write_page = cafe_nand_write_page_lowlevel;
768 cafe->nand.ecc.write_oob = cafe_nand_write_oob;
769 cafe->nand.ecc.read_page = cafe_nand_read_page;
770 cafe->nand.ecc.read_oob = cafe_nand_read_oob;
David Woodhouse5467fb02006-10-06 15:36:29 +0100771
772 err = nand_scan_tail(mtd);
773 if (err)
Huang Shijief02ea4e2014-01-13 14:27:12 +0800774 goto out_free_dma;
David Woodhouse5467fb02006-10-06 15:36:29 +0100775
David Woodhouse5467fb02006-10-06 15:36:29 +0100776 pci_set_drvdata(pdev, mtd);
David Woodhouse9c37f332007-10-28 21:56:39 -0400777
Philip Rakity68874412008-10-08 16:08:20 -0700778 mtd->name = "cafe_nand";
Artem Bityutskiy42d7fbe2012-03-09 19:24:26 +0200779 mtd_device_parse_register(mtd, part_probes, NULL, NULL, 0);
Dmitry Eremin-Solenikov4d32de82011-06-02 18:00:29 +0400780
David Woodhouse5467fb02006-10-06 15:36:29 +0100781 goto out;
782
Huang Shijief02ea4e2014-01-13 14:27:12 +0800783 out_free_dma:
784 dma_free_coherent(&cafe->pdev->dev,
785 2112 + sizeof(struct nand_buffers) +
786 mtd->writesize + mtd->oobsize,
787 cafe->dmabuf, cafe->dmaaddr);
David Woodhouse5467fb02006-10-06 15:36:29 +0100788 out_irq:
789 /* Disable NAND IRQ in global IRQ mask register */
David Woodhouse195a2532006-10-31 12:30:11 +0800790 cafe_writel(cafe, ~1 & cafe_readl(cafe, GLOBAL_IRQ_MASK), GLOBAL_IRQ_MASK);
David Woodhouse5467fb02006-10-06 15:36:29 +0100791 free_irq(pdev->irq, mtd);
David Woodhouse5467fb02006-10-06 15:36:29 +0100792 out_ior:
793 pci_iounmap(pdev, cafe->mmio);
794 out_free_mtd:
Boris BREZILLONe787dfd2015-12-10 08:59:55 +0100795 kfree(cafe);
David Woodhouse5467fb02006-10-06 15:36:29 +0100796 out:
797 return err;
798}
799
Bill Pemberton810b7e02012-11-19 13:26:04 -0500800static void cafe_nand_remove(struct pci_dev *pdev)
David Woodhouse5467fb02006-10-06 15:36:29 +0100801{
802 struct mtd_info *mtd = pci_get_drvdata(pdev);
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +0100803 struct nand_chip *chip = mtd_to_nand(mtd);
Boris BREZILLON1d8d8b52015-11-16 14:37:34 +0100804 struct cafe_priv *cafe = chip->priv;
David Woodhouse5467fb02006-10-06 15:36:29 +0100805
David Woodhouse5467fb02006-10-06 15:36:29 +0100806 /* Disable NAND IRQ in global IRQ mask register */
David Woodhouse195a2532006-10-31 12:30:11 +0800807 cafe_writel(cafe, ~1 & cafe_readl(cafe, GLOBAL_IRQ_MASK), GLOBAL_IRQ_MASK);
David Woodhouse5467fb02006-10-06 15:36:29 +0100808 free_irq(pdev->irq, mtd);
809 nand_release(mtd);
Segher Boessenkool8c61b7a2007-05-02 12:18:49 +0200810 free_rs(cafe->rs);
David Woodhouse5467fb02006-10-06 15:36:29 +0100811 pci_iounmap(pdev, cafe->mmio);
Huang Shijief02ea4e2014-01-13 14:27:12 +0800812 dma_free_coherent(&cafe->pdev->dev,
813 2112 + sizeof(struct nand_buffers) +
814 mtd->writesize + mtd->oobsize,
815 cafe->dmabuf, cafe->dmaaddr);
Boris BREZILLONe787dfd2015-12-10 08:59:55 +0100816 kfree(cafe);
David Woodhouse5467fb02006-10-06 15:36:29 +0100817}
818
Márton Németh377ace02010-01-09 15:10:34 +0100819static const struct pci_device_id cafe_nand_tbl[] = {
David Woodhouse514fca42008-09-03 09:47:17 +0100820 { PCI_VENDOR_ID_MARVELL, PCI_DEVICE_ID_MARVELL_88ALP01_NAND,
821 PCI_ANY_ID, PCI_ANY_ID },
David Woodhouse06ed24e2007-10-06 14:44:12 -0400822 { }
David Woodhouse5467fb02006-10-06 15:36:29 +0100823};
824
825MODULE_DEVICE_TABLE(pci, cafe_nand_tbl);
826
David Woodhouse1fcf8ce2007-10-06 14:59:32 -0400827static int cafe_nand_resume(struct pci_dev *pdev)
828{
829 uint32_t ctrl;
830 struct mtd_info *mtd = pci_get_drvdata(pdev);
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +0100831 struct nand_chip *chip = mtd_to_nand(mtd);
Boris BREZILLON1d8d8b52015-11-16 14:37:34 +0100832 struct cafe_priv *cafe = chip->priv;
David Woodhouse1fcf8ce2007-10-06 14:59:32 -0400833
834 /* Start off by resetting the NAND controller completely */
835 cafe_writel(cafe, 1, NAND_RESET);
836 cafe_writel(cafe, 0, NAND_RESET);
837 cafe_writel(cafe, 0xffffffff, NAND_IRQ_MASK);
838
839 /* Restore timing configuration */
840 cafe_writel(cafe, timing[0], NAND_TIMING1);
841 cafe_writel(cafe, timing[1], NAND_TIMING2);
842 cafe_writel(cafe, timing[2], NAND_TIMING3);
843
844 /* Disable master reset, enable NAND clock */
845 ctrl = cafe_readl(cafe, GLOBAL_CTRL);
846 ctrl &= 0xffffeff0;
847 ctrl |= 0x00007000;
848 cafe_writel(cafe, ctrl | 0x05, GLOBAL_CTRL);
849 cafe_writel(cafe, ctrl | 0x0a, GLOBAL_CTRL);
850 cafe_writel(cafe, 0, NAND_DMA_CTRL);
851 cafe_writel(cafe, 0x7006, GLOBAL_CTRL);
852 cafe_writel(cafe, 0x700a, GLOBAL_CTRL);
853
854 /* Set up DMA address */
855 cafe_writel(cafe, cafe->dmaaddr & 0xffffffff, NAND_DMA_ADDR0);
856 if (sizeof(cafe->dmaaddr) > 4)
857 /* Shift in two parts to shut the compiler up */
858 cafe_writel(cafe, (cafe->dmaaddr >> 16) >> 16, NAND_DMA_ADDR1);
859 else
860 cafe_writel(cafe, 0, NAND_DMA_ADDR1);
861
862 /* Enable NAND IRQ in global IRQ mask register */
863 cafe_writel(cafe, 0x80000007, GLOBAL_IRQ_MASK);
864 return 0;
865}
866
David Woodhouse5467fb02006-10-06 15:36:29 +0100867static struct pci_driver cafe_nand_pci_driver = {
868 .name = "CAFÉ NAND",
869 .id_table = cafe_nand_tbl,
870 .probe = cafe_nand_probe,
Bill Pemberton5153b882012-11-19 13:21:24 -0500871 .remove = cafe_nand_remove,
David Woodhouse5467fb02006-10-06 15:36:29 +0100872 .resume = cafe_nand_resume,
David Woodhouse5467fb02006-10-06 15:36:29 +0100873};
874
Axel Lin4d16cd62012-04-03 09:59:44 +0800875module_pci_driver(cafe_nand_pci_driver);
David Woodhouse5467fb02006-10-06 15:36:29 +0100876
877MODULE_LICENSE("GPL");
878MODULE_AUTHOR("David Woodhouse <dwmw2@infradead.org>");
David Woodhousef7c37d72007-01-23 15:44:10 +0800879MODULE_DESCRIPTION("NAND flash driver for OLPC CAFÉ chip");