blob: 0db2b7037e4b17b8d260820f28610c52f82d952d [file] [log] [blame]
H. Peter Anvin1965aae2008-10-22 22:26:29 -07001#ifndef _ASM_X86_IO_APIC_H
2#define _ASM_X86_IO_APIC_H
Thomas Gleixnere1d91972008-01-30 13:30:37 +01003
Akinobu Mitaa1a33fa2008-04-19 23:55:13 +09004#include <linux/types.h>
Thomas Gleixnere1d91972008-01-30 13:30:37 +01005#include <asm/mpspec.h>
6#include <asm/apicdef.h>
Yinghai Lu9d6a4d02008-08-19 20:50:52 -07007#include <asm/irq_vectors.h>
Konrad Rzeszutek Wilk4a8e2a32012-03-28 12:37:36 -04008#include <asm/x86_init.h>
Thomas Gleixnere1d91972008-01-30 13:30:37 +01009/*
10 * Intel IO-APIC support for SMP and UP systems.
11 *
12 * Copyright (C) 1997, 1998, 1999, 2000 Ingo Molnar
13 */
14
Cyrill Gorcunovd3f020d2008-06-07 19:53:56 +040015/* I/O Unit Redirection Table */
16#define IO_APIC_REDIR_VECTOR_MASK 0x000FF
17#define IO_APIC_REDIR_DEST_LOGICAL 0x00800
18#define IO_APIC_REDIR_DEST_PHYSICAL 0x00000
19#define IO_APIC_REDIR_SEND_PENDING (1 << 12)
20#define IO_APIC_REDIR_REMOTE_IRR (1 << 14)
21#define IO_APIC_REDIR_LEVEL_TRIGGER (1 << 15)
22#define IO_APIC_REDIR_MASKED (1 << 16)
23
Thomas Gleixnere1d91972008-01-30 13:30:37 +010024/*
25 * The structure of the IO-APIC:
26 */
27union IO_APIC_reg_00 {
28 u32 raw;
29 struct {
30 u32 __reserved_2 : 14,
31 LTS : 1,
32 delivery_type : 1,
33 __reserved_1 : 8,
34 ID : 8;
35 } __attribute__ ((packed)) bits;
36};
37
38union IO_APIC_reg_01 {
39 u32 raw;
40 struct {
41 u32 version : 8,
42 __reserved_2 : 7,
43 PRQ : 1,
44 entries : 8,
45 __reserved_1 : 8;
46 } __attribute__ ((packed)) bits;
47};
48
49union IO_APIC_reg_02 {
50 u32 raw;
51 struct {
52 u32 __reserved_2 : 24,
53 arbitration : 4,
54 __reserved_1 : 4;
55 } __attribute__ ((packed)) bits;
56};
57
58union IO_APIC_reg_03 {
59 u32 raw;
60 struct {
61 u32 boot_DT : 1,
62 __reserved_1 : 31;
63 } __attribute__ ((packed)) bits;
64};
65
Thomas Gleixnere1d91972008-01-30 13:30:37 +010066struct IO_APIC_route_entry {
67 __u32 vector : 8,
68 delivery_mode : 3, /* 000: FIXED
69 * 001: lowest prio
70 * 111: ExtINT
71 */
72 dest_mode : 1, /* 0: physical, 1: logical */
73 delivery_status : 1,
74 polarity : 1,
75 irr : 1,
76 trigger : 1, /* 0: edge, 1: level */
77 mask : 1, /* 0: enabled, 1: disabled */
78 __reserved_2 : 15;
79
Thomas Gleixnere1d91972008-01-30 13:30:37 +010080 __u32 __reserved_3 : 24,
81 dest : 8;
Thomas Gleixnere1d91972008-01-30 13:30:37 +010082} __attribute__ ((packed));
83
Suresh Siddha89027d32008-07-10 11:16:56 -070084struct IR_IO_APIC_route_entry {
85 __u64 vector : 8,
86 zero : 3,
87 index2 : 1,
88 delivery_status : 1,
89 polarity : 1,
90 irr : 1,
91 trigger : 1,
92 mask : 1,
93 reserved : 31,
94 format : 1,
95 index : 15;
96} __attribute__ ((packed));
97
Thomas Gleixnerabb00522011-02-23 19:54:53 +010098#define IOAPIC_AUTO -1
99#define IOAPIC_EDGE 0
100#define IOAPIC_LEVEL 1
Jiang Liud7f3d472014-06-09 16:19:52 +0800101#define IOAPIC_MAP_ALLOC 0x1
102#define IOAPIC_MAP_CHECK 0x2
Thomas Gleixnerabb00522011-02-23 19:54:53 +0100103
Thomas Gleixnere1d91972008-01-30 13:30:37 +0100104#ifdef CONFIG_X86_IO_APIC
105
106/*
107 * # of IO-APICs and # of IRQ routing registers
108 */
109extern int nr_ioapics;
Thomas Gleixnere1d91972008-01-30 13:30:37 +0100110
Suresh Siddhad5371432011-05-18 16:31:37 -0700111extern int mpc_ioapic_id(int ioapic);
112extern unsigned int mpc_ioapic_addr(int ioapic);
Suresh Siddhac040aae2011-05-18 16:31:38 -0700113extern struct mp_ioapic_gsi *mp_ioapic_gsi_routing(int ioapic);
Akinobu Mitaa1a33fa2008-04-19 23:55:13 +0900114
Suresh Siddhad5371432011-05-18 16:31:37 -0700115#define MP_MAX_IOAPIC_PIN 127
Thomas Gleixnere1d91972008-01-30 13:30:37 +0100116
117/* # of MP IRQ source entries */
118extern int mp_irq_entries;
119
120/* MP IRQ source entries */
Jaswinder Singh Rajputc2c21742009-01-12 17:47:22 +0530121extern struct mpc_intsrc mp_irqs[MAX_IRQ_SOURCES];
Thomas Gleixnere1d91972008-01-30 13:30:37 +0100122
Thomas Gleixnere1d91972008-01-30 13:30:37 +0100123/* Older SiS APIC requires we rewrite the index register */
124extern int sis_apic_bug;
125
126/* 1 if "noapic" boot option passed */
127extern int skip_ioapic_setup;
128
Ingo Molnar7a9787e2008-10-28 16:26:12 +0100129/* 1 if "noapic" boot option passed */
130extern int noioapicquirk;
131
132/* -1 if "noapic" boot option passed */
133extern int noioapicreroute;
134
Thomas Gleixnere1d91972008-01-30 13:30:37 +0100135/*
136 * If we use the IO-APIC for IRQ routing, disable automatic
137 * assignment of PCI IRQ's.
138 */
139#define io_apic_assign_pci_irqs \
140 (mp_irq_entries && !skip_ioapic_setup && io_apic_irqs)
141
Yinghai Lue5198072009-05-15 13:05:16 -0700142struct io_apic_irq_attr;
Joerg Roedel9b1b0e42012-09-26 12:44:45 +0200143struct irq_cfg;
Yinghai Lu857fdc52009-07-10 09:36:20 -0700144extern void ioapic_insert_resources(void);
Thomas Gleixnere1d91972008-01-30 13:30:37 +0100145
Joerg Roedela6a25dd2012-09-26 12:44:40 +0200146extern int native_setup_ioapic_entry(int, struct IO_APIC_route_entry *,
147 unsigned int, int,
148 struct io_apic_irq_attr *);
Joerg Roedel9b1b0e42012-09-26 12:44:45 +0200149extern void eoi_ioapic_irq(unsigned int irq, struct irq_cfg *cfg);
Joerg Roedela6a25dd2012-09-26 12:44:40 +0200150
Joerg Roedel76013842012-09-26 12:44:49 +0200151extern void native_compose_msi_msg(struct pci_dev *pdev,
152 unsigned int irq, unsigned int dest,
153 struct msi_msg *msg, u8 hpet_id);
Joerg Roedelda165322012-09-26 12:44:50 +0200154extern void native_eoi_ioapic_pin(int apic, int pin, int vector);
Thomas Gleixnerff973d02011-02-23 13:00:56 +0100155
Suresh Siddha31dce142011-05-18 16:31:33 -0700156extern int save_ioapic_entries(void);
157extern void mask_ioapic_entries(void);
158extern int restore_ioapic_entries(void);
Suresh Siddha4dc2f962008-07-10 11:16:47 -0700159
Thomas Gleixnerde934102009-08-20 09:27:29 +0200160extern void setup_ioapic_ids_from_mpc(void);
Sebastian Andrzej Siewiora38c5382010-11-26 17:50:20 +0100161extern void setup_ioapic_ids_from_mpc_nocheck(void);
Feng Tang2a4ab642009-07-07 23:01:15 -0400162
Jiang Liud7f3d472014-06-09 16:19:52 +0800163enum ioapic_domain_type {
164 IOAPIC_DOMAIN_INVALID,
165 IOAPIC_DOMAIN_LEGACY,
166 IOAPIC_DOMAIN_STRICT,
167 IOAPIC_DOMAIN_DYNAMIC,
168};
169
170struct device_node;
Jiang Liu15a3c7c2014-06-09 16:19:58 +0800171struct irq_domain;
Jiang Liud7f3d472014-06-09 16:19:52 +0800172struct irq_domain_ops;
Jiang Liu15a3c7c2014-06-09 16:19:58 +0800173
Jiang Liud7f3d472014-06-09 16:19:52 +0800174struct ioapic_domain_cfg {
175 enum ioapic_domain_type type;
176 const struct irq_domain_ops *ops;
177 struct device_node *dev;
178};
179
Feng Tang2a4ab642009-07-07 23:01:15 -0400180struct mp_ioapic_gsi{
Eric W. Biedermaneddb0c52010-03-30 01:07:09 -0700181 u32 gsi_base;
182 u32 gsi_end;
Feng Tang2a4ab642009-07-07 23:01:15 -0400183};
Eric W. Biedermana4384df2010-06-08 11:44:32 -0700184extern u32 gsi_top;
Jiang Liu3eb2be52014-06-09 16:19:39 +0800185
186extern int mp_find_ioapic(u32 gsi);
187extern int mp_find_ioapic_pin(int ioapic, u32 gsi);
Jiang Liu18e48552014-06-09 16:19:45 +0800188extern u32 mp_pin_to_gsi(int ioapic, int pin);
Jiang Liud7f3d472014-06-09 16:19:52 +0800189extern int mp_map_gsi_to_irq(u32 gsi, unsigned int flags);
Jiang Liudf334be2014-06-09 16:20:06 +0800190extern void mp_unmap_irq(int irq);
Jiang Liu35ef9c92014-10-27 13:21:43 +0800191extern int mp_register_ioapic(int id, u32 address, u32 gsi_base,
192 struct ioapic_domain_cfg *cfg);
Jiang Liu15516a32014-10-27 13:21:46 +0800193extern int mp_unregister_ioapic(u32 gsi_base);
Jiang Liue89900c2014-10-27 13:21:47 +0800194extern int mp_ioapic_registered(u32 gsi_base);
Jiang Liu15a3c7c2014-06-09 16:19:58 +0800195extern int mp_irqdomain_map(struct irq_domain *domain, unsigned int virq,
196 irq_hw_number_t hwirq);
Jiang Liudf334be2014-06-09 16:20:06 +0800197extern void mp_irqdomain_unmap(struct irq_domain *domain, unsigned int virq);
Jiang Liu15a3c7c2014-06-09 16:19:58 +0800198extern int mp_set_gsi_attr(u32 gsi, int trigger, int polarity, int node);
Jacob Pan05ddafb2009-09-23 07:20:23 -0700199extern void __init pre_init_apic_IRQ0(void);
Feng Tang2a4ab642009-07-07 23:01:15 -0400200
Feng Tang2d8009b2010-11-19 11:33:35 +0800201extern void mp_save_irq(struct mpc_intsrc *m);
202
Henrik Kretzschmar7167d082011-02-22 15:38:05 +0100203extern void disable_ioapic_support(void);
204
Konrad Rzeszutek Wilk4a8e2a32012-03-28 12:37:36 -0400205extern void __init native_io_apic_init_mappings(void);
206extern unsigned int native_io_apic_read(unsigned int apic, unsigned int reg);
207extern void native_io_apic_write(unsigned int apic, unsigned int reg, unsigned int val);
208extern void native_io_apic_modify(unsigned int apic, unsigned int reg, unsigned int val);
Joerg Roedel1c4248c2012-09-26 12:44:35 +0200209extern void native_disable_io_apic(void);
Joerg Roedelafcc8a42012-09-26 12:44:36 +0200210extern void native_io_apic_print_entries(unsigned int apic, unsigned int nr_entries);
211extern void intel_ir_io_apic_print_entries(unsigned int apic, unsigned int nr_entries);
Joerg Roedel373dd7a2012-09-26 12:44:39 +0200212extern int native_ioapic_set_affinity(struct irq_data *,
213 const struct cpumask *,
214 bool);
Konrad Rzeszutek Wilk4a8e2a32012-03-28 12:37:36 -0400215
216static inline unsigned int io_apic_read(unsigned int apic, unsigned int reg)
217{
218 return x86_io_apic_ops.read(apic, reg);
219}
220
221static inline void io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
222{
223 x86_io_apic_ops.write(apic, reg, value);
224}
225static inline void io_apic_modify(unsigned int apic, unsigned int reg, unsigned int value)
226{
227 x86_io_apic_ops.modify(apic, reg, value);
228}
Joerg Roedelda165322012-09-26 12:44:50 +0200229
230extern void io_apic_eoi(unsigned int apic, unsigned int vector);
231
Thomas Gleixnere1d91972008-01-30 13:30:37 +0100232#else /* !CONFIG_X86_IO_APIC */
Linus Torvalds78f28b72009-09-18 14:05:47 -0700233
Thomas Gleixnere1d91972008-01-30 13:30:37 +0100234#define io_apic_assign_pci_irqs 0
Thomas Gleixnerde934102009-08-20 09:27:29 +0200235#define setup_ioapic_ids_from_mpc x86_init_noop
Yinghai Lu857fdc52009-07-10 09:36:20 -0700236static inline void ioapic_insert_resources(void) { }
Eric W. Biedermana4384df2010-06-08 11:44:32 -0700237#define gsi_top (NR_IRQS_LEGACY)
Eric W. Biedermaneddb0c52010-03-30 01:07:09 -0700238static inline int mp_find_ioapic(u32 gsi) { return 0; }
Jiang Liu18e48552014-06-09 16:19:45 +0800239static inline u32 mp_pin_to_gsi(int ioapic, int pin) { return UINT_MAX; }
Jiang Liud7f3d472014-06-09 16:19:52 +0800240static inline int mp_map_gsi_to_irq(u32 gsi, unsigned int flags) { return gsi; }
Jiang Liudf334be2014-06-09 16:20:06 +0800241static inline void mp_unmap_irq(int irq) { }
Linus Torvalds78f28b72009-09-18 14:05:47 -0700242
Suresh Siddha31dce142011-05-18 16:31:33 -0700243static inline int save_ioapic_entries(void)
Henrik Kretzschmar7d0f1922011-02-22 15:38:06 +0100244{
245 return -ENOMEM;
246}
247
Suresh Siddha31dce142011-05-18 16:31:33 -0700248static inline void mask_ioapic_entries(void) { }
249static inline int restore_ioapic_entries(void)
Henrik Kretzschmar7d0f1922011-02-22 15:38:06 +0100250{
251 return -ENOMEM;
252}
253
Henrik Kretzschmarb6a14322011-02-22 15:38:04 +0100254static inline void mp_save_irq(struct mpc_intsrc *m) { };
Henrik Kretzschmar7167d082011-02-22 15:38:05 +0100255static inline void disable_ioapic_support(void) { }
Konrad Rzeszutek Wilk4a8e2a32012-03-28 12:37:36 -0400256#define native_io_apic_init_mappings NULL
257#define native_io_apic_read NULL
258#define native_io_apic_write NULL
259#define native_io_apic_modify NULL
Joerg Roedel1c4248c2012-09-26 12:44:35 +0200260#define native_disable_io_apic NULL
Joerg Roedelafcc8a42012-09-26 12:44:36 +0200261#define native_io_apic_print_entries NULL
Joerg Roedel373dd7a2012-09-26 12:44:39 +0200262#define native_ioapic_set_affinity NULL
Joerg Roedela6a25dd2012-09-26 12:44:40 +0200263#define native_setup_ioapic_entry NULL
Joerg Roedel76013842012-09-26 12:44:49 +0200264#define native_compose_msi_msg NULL
Joerg Roedelda165322012-09-26 12:44:50 +0200265#define native_eoi_ioapic_pin NULL
Thomas Gleixnere1d91972008-01-30 13:30:37 +0100266#endif
267
H. Peter Anvin1965aae2008-10-22 22:26:29 -0700268#endif /* _ASM_X86_IO_APIC_H */