H. Peter Anvin | 1965aae | 2008-10-22 22:26:29 -0700 | [diff] [blame] | 1 | #ifndef _ASM_X86_IO_APIC_H |
| 2 | #define _ASM_X86_IO_APIC_H |
Thomas Gleixner | e1d9197 | 2008-01-30 13:30:37 +0100 | [diff] [blame] | 3 | |
Akinobu Mita | a1a33fa | 2008-04-19 23:55:13 +0900 | [diff] [blame] | 4 | #include <linux/types.h> |
Thomas Gleixner | e1d9197 | 2008-01-30 13:30:37 +0100 | [diff] [blame] | 5 | #include <asm/mpspec.h> |
| 6 | #include <asm/apicdef.h> |
Yinghai Lu | 9d6a4d0 | 2008-08-19 20:50:52 -0700 | [diff] [blame] | 7 | #include <asm/irq_vectors.h> |
Thomas Gleixner | e1d9197 | 2008-01-30 13:30:37 +0100 | [diff] [blame] | 8 | |
| 9 | /* |
| 10 | * Intel IO-APIC support for SMP and UP systems. |
| 11 | * |
| 12 | * Copyright (C) 1997, 1998, 1999, 2000 Ingo Molnar |
| 13 | */ |
| 14 | |
Cyrill Gorcunov | d3f020d | 2008-06-07 19:53:56 +0400 | [diff] [blame] | 15 | /* I/O Unit Redirection Table */ |
| 16 | #define IO_APIC_REDIR_VECTOR_MASK 0x000FF |
| 17 | #define IO_APIC_REDIR_DEST_LOGICAL 0x00800 |
| 18 | #define IO_APIC_REDIR_DEST_PHYSICAL 0x00000 |
| 19 | #define IO_APIC_REDIR_SEND_PENDING (1 << 12) |
| 20 | #define IO_APIC_REDIR_REMOTE_IRR (1 << 14) |
| 21 | #define IO_APIC_REDIR_LEVEL_TRIGGER (1 << 15) |
| 22 | #define IO_APIC_REDIR_MASKED (1 << 16) |
| 23 | |
Thomas Gleixner | e1d9197 | 2008-01-30 13:30:37 +0100 | [diff] [blame] | 24 | /* |
| 25 | * The structure of the IO-APIC: |
| 26 | */ |
| 27 | union IO_APIC_reg_00 { |
| 28 | u32 raw; |
| 29 | struct { |
| 30 | u32 __reserved_2 : 14, |
| 31 | LTS : 1, |
| 32 | delivery_type : 1, |
| 33 | __reserved_1 : 8, |
| 34 | ID : 8; |
| 35 | } __attribute__ ((packed)) bits; |
| 36 | }; |
| 37 | |
| 38 | union IO_APIC_reg_01 { |
| 39 | u32 raw; |
| 40 | struct { |
| 41 | u32 version : 8, |
| 42 | __reserved_2 : 7, |
| 43 | PRQ : 1, |
| 44 | entries : 8, |
| 45 | __reserved_1 : 8; |
| 46 | } __attribute__ ((packed)) bits; |
| 47 | }; |
| 48 | |
| 49 | union IO_APIC_reg_02 { |
| 50 | u32 raw; |
| 51 | struct { |
| 52 | u32 __reserved_2 : 24, |
| 53 | arbitration : 4, |
| 54 | __reserved_1 : 4; |
| 55 | } __attribute__ ((packed)) bits; |
| 56 | }; |
| 57 | |
| 58 | union IO_APIC_reg_03 { |
| 59 | u32 raw; |
| 60 | struct { |
| 61 | u32 boot_DT : 1, |
| 62 | __reserved_1 : 31; |
| 63 | } __attribute__ ((packed)) bits; |
| 64 | }; |
| 65 | |
Thomas Gleixner | e1d9197 | 2008-01-30 13:30:37 +0100 | [diff] [blame] | 66 | struct IO_APIC_route_entry { |
| 67 | __u32 vector : 8, |
| 68 | delivery_mode : 3, /* 000: FIXED |
| 69 | * 001: lowest prio |
| 70 | * 111: ExtINT |
| 71 | */ |
| 72 | dest_mode : 1, /* 0: physical, 1: logical */ |
| 73 | delivery_status : 1, |
| 74 | polarity : 1, |
| 75 | irr : 1, |
| 76 | trigger : 1, /* 0: edge, 1: level */ |
| 77 | mask : 1, /* 0: enabled, 1: disabled */ |
| 78 | __reserved_2 : 15; |
| 79 | |
Thomas Gleixner | e1d9197 | 2008-01-30 13:30:37 +0100 | [diff] [blame] | 80 | __u32 __reserved_3 : 24, |
| 81 | dest : 8; |
Thomas Gleixner | e1d9197 | 2008-01-30 13:30:37 +0100 | [diff] [blame] | 82 | } __attribute__ ((packed)); |
| 83 | |
Suresh Siddha | 89027d3 | 2008-07-10 11:16:56 -0700 | [diff] [blame] | 84 | struct IR_IO_APIC_route_entry { |
| 85 | __u64 vector : 8, |
| 86 | zero : 3, |
| 87 | index2 : 1, |
| 88 | delivery_status : 1, |
| 89 | polarity : 1, |
| 90 | irr : 1, |
| 91 | trigger : 1, |
| 92 | mask : 1, |
| 93 | reserved : 31, |
| 94 | format : 1, |
| 95 | index : 15; |
| 96 | } __attribute__ ((packed)); |
| 97 | |
Thomas Gleixner | abb0052 | 2011-02-23 19:54:53 +0100 | [diff] [blame] | 98 | #define IOAPIC_AUTO -1 |
| 99 | #define IOAPIC_EDGE 0 |
| 100 | #define IOAPIC_LEVEL 1 |
| 101 | |
Thomas Gleixner | e1d9197 | 2008-01-30 13:30:37 +0100 | [diff] [blame] | 102 | #ifdef CONFIG_X86_IO_APIC |
| 103 | |
| 104 | /* |
| 105 | * # of IO-APICs and # of IRQ routing registers |
| 106 | */ |
| 107 | extern int nr_ioapics; |
Thomas Gleixner | e1d9197 | 2008-01-30 13:30:37 +0100 | [diff] [blame] | 108 | |
Suresh Siddha | d537143 | 2011-05-18 16:31:37 -0700 | [diff] [blame] | 109 | extern int mpc_ioapic_id(int ioapic); |
| 110 | extern unsigned int mpc_ioapic_addr(int ioapic); |
Suresh Siddha | c040aae | 2011-05-18 16:31:38 -0700 | [diff] [blame] | 111 | extern struct mp_ioapic_gsi *mp_ioapic_gsi_routing(int ioapic); |
Akinobu Mita | a1a33fa | 2008-04-19 23:55:13 +0900 | [diff] [blame] | 112 | |
Suresh Siddha | d537143 | 2011-05-18 16:31:37 -0700 | [diff] [blame] | 113 | #define MP_MAX_IOAPIC_PIN 127 |
Thomas Gleixner | e1d9197 | 2008-01-30 13:30:37 +0100 | [diff] [blame] | 114 | |
| 115 | /* # of MP IRQ source entries */ |
| 116 | extern int mp_irq_entries; |
| 117 | |
| 118 | /* MP IRQ source entries */ |
Jaswinder Singh Rajput | c2c2174 | 2009-01-12 17:47:22 +0530 | [diff] [blame] | 119 | extern struct mpc_intsrc mp_irqs[MAX_IRQ_SOURCES]; |
Thomas Gleixner | e1d9197 | 2008-01-30 13:30:37 +0100 | [diff] [blame] | 120 | |
| 121 | /* non-0 if default (table-less) MP configuration */ |
| 122 | extern int mpc_default_type; |
| 123 | |
| 124 | /* Older SiS APIC requires we rewrite the index register */ |
| 125 | extern int sis_apic_bug; |
| 126 | |
| 127 | /* 1 if "noapic" boot option passed */ |
| 128 | extern int skip_ioapic_setup; |
| 129 | |
Ingo Molnar | 7a9787e | 2008-10-28 16:26:12 +0100 | [diff] [blame] | 130 | /* 1 if "noapic" boot option passed */ |
| 131 | extern int noioapicquirk; |
| 132 | |
| 133 | /* -1 if "noapic" boot option passed */ |
| 134 | extern int noioapicreroute; |
| 135 | |
Maciej W. Rozycki | 35542c5 | 2008-05-21 22:10:22 +0100 | [diff] [blame] | 136 | /* 1 if the timer IRQ uses the '8259A Virtual Wire' mode */ |
| 137 | extern int timer_through_8259; |
| 138 | |
Thomas Gleixner | e1d9197 | 2008-01-30 13:30:37 +0100 | [diff] [blame] | 139 | /* |
| 140 | * If we use the IO-APIC for IRQ routing, disable automatic |
| 141 | * assignment of PCI IRQ's. |
| 142 | */ |
| 143 | #define io_apic_assign_pci_irqs \ |
| 144 | (mp_irq_entries && !skip_ioapic_setup && io_apic_irqs) |
| 145 | |
Yinghai Lu | e519807 | 2009-05-15 13:05:16 -0700 | [diff] [blame] | 146 | struct io_apic_irq_attr; |
| 147 | extern int io_apic_set_pci_routing(struct device *dev, int irq, |
| 148 | struct io_apic_irq_attr *irq_attr); |
Yinghai Lu | 18dce6b | 2010-02-10 01:20:05 -0800 | [diff] [blame] | 149 | void setup_IO_APIC_irq_extra(u32 gsi); |
Thomas Gleixner | 23f9b26 | 2010-10-15 15:38:50 -0700 | [diff] [blame] | 150 | extern void ioapic_and_gsi_init(void); |
Yinghai Lu | 857fdc5 | 2009-07-10 09:36:20 -0700 | [diff] [blame] | 151 | extern void ioapic_insert_resources(void); |
Thomas Gleixner | e1d9197 | 2008-01-30 13:30:37 +0100 | [diff] [blame] | 152 | |
Sebastian Andrzej Siewior | 2044359 | 2011-04-27 16:30:52 +0200 | [diff] [blame] | 153 | int io_apic_setup_irq_pin_once(unsigned int irq, int node, struct io_apic_irq_attr *attr); |
Thomas Gleixner | ff973d0 | 2011-02-23 13:00:56 +0100 | [diff] [blame] | 154 | |
Suresh Siddha | 31dce14 | 2011-05-18 16:31:33 -0700 | [diff] [blame] | 155 | extern int save_ioapic_entries(void); |
| 156 | extern void mask_ioapic_entries(void); |
| 157 | extern int restore_ioapic_entries(void); |
Suresh Siddha | 4dc2f96 | 2008-07-10 11:16:47 -0700 | [diff] [blame] | 158 | |
Jeremy Fitzhardinge | 7b586d7 | 2009-02-12 17:22:49 -0800 | [diff] [blame] | 159 | extern int get_nr_irqs_gsi(void); |
Yinghai Lu | 9d6a4d0 | 2008-08-19 20:50:52 -0700 | [diff] [blame] | 160 | |
Thomas Gleixner | de93410 | 2009-08-20 09:27:29 +0200 | [diff] [blame] | 161 | extern void setup_ioapic_ids_from_mpc(void); |
Sebastian Andrzej Siewior | a38c538 | 2010-11-26 17:50:20 +0100 | [diff] [blame] | 162 | extern void setup_ioapic_ids_from_mpc_nocheck(void); |
Feng Tang | 2a4ab64 | 2009-07-07 23:01:15 -0400 | [diff] [blame] | 163 | |
| 164 | struct mp_ioapic_gsi{ |
Eric W. Biederman | eddb0c5 | 2010-03-30 01:07:09 -0700 | [diff] [blame] | 165 | u32 gsi_base; |
| 166 | u32 gsi_end; |
Feng Tang | 2a4ab64 | 2009-07-07 23:01:15 -0400 | [diff] [blame] | 167 | }; |
| 168 | extern struct mp_ioapic_gsi mp_gsi_routing[]; |
Eric W. Biederman | a4384df | 2010-06-08 11:44:32 -0700 | [diff] [blame] | 169 | extern u32 gsi_top; |
Eric W. Biederman | eddb0c5 | 2010-03-30 01:07:09 -0700 | [diff] [blame] | 170 | int mp_find_ioapic(u32 gsi); |
| 171 | int mp_find_ioapic_pin(int ioapic, u32 gsi); |
Feng Tang | 2a4ab64 | 2009-07-07 23:01:15 -0400 | [diff] [blame] | 172 | void __init mp_register_ioapic(int id, u32 address, u32 gsi_base); |
Jacob Pan | 05ddafb | 2009-09-23 07:20:23 -0700 | [diff] [blame] | 173 | extern void __init pre_init_apic_IRQ0(void); |
Feng Tang | 2a4ab64 | 2009-07-07 23:01:15 -0400 | [diff] [blame] | 174 | |
Feng Tang | 2d8009b | 2010-11-19 11:33:35 +0800 | [diff] [blame] | 175 | extern void mp_save_irq(struct mpc_intsrc *m); |
| 176 | |
Henrik Kretzschmar | 7167d08 | 2011-02-22 15:38:05 +0100 | [diff] [blame] | 177 | extern void disable_ioapic_support(void); |
| 178 | |
Thomas Gleixner | e1d9197 | 2008-01-30 13:30:37 +0100 | [diff] [blame] | 179 | #else /* !CONFIG_X86_IO_APIC */ |
Linus Torvalds | 78f28b7 | 2009-09-18 14:05:47 -0700 | [diff] [blame] | 180 | |
Thomas Gleixner | e1d9197 | 2008-01-30 13:30:37 +0100 | [diff] [blame] | 181 | #define io_apic_assign_pci_irqs 0 |
Thomas Gleixner | de93410 | 2009-08-20 09:27:29 +0200 | [diff] [blame] | 182 | #define setup_ioapic_ids_from_mpc x86_init_noop |
Maciej W. Rozycki | 35542c5 | 2008-05-21 22:10:22 +0100 | [diff] [blame] | 183 | static const int timer_through_8259 = 0; |
Thomas Gleixner | 7fb2b87 | 2010-10-24 11:11:22 +0200 | [diff] [blame] | 184 | static inline void ioapic_and_gsi_init(void) { } |
Yinghai Lu | 857fdc5 | 2009-07-10 09:36:20 -0700 | [diff] [blame] | 185 | static inline void ioapic_insert_resources(void) { } |
Eric W. Biederman | a4384df | 2010-06-08 11:44:32 -0700 | [diff] [blame] | 186 | #define gsi_top (NR_IRQS_LEGACY) |
Eric W. Biederman | eddb0c5 | 2010-03-30 01:07:09 -0700 | [diff] [blame] | 187 | static inline int mp_find_ioapic(u32 gsi) { return 0; } |
Linus Torvalds | 78f28b7 | 2009-09-18 14:05:47 -0700 | [diff] [blame] | 188 | |
Jacob Pan | 4966e1a | 2010-02-23 10:43:58 -0800 | [diff] [blame] | 189 | struct io_apic_irq_attr; |
| 190 | static inline int io_apic_set_pci_routing(struct device *dev, int irq, |
| 191 | struct io_apic_irq_attr *irq_attr) { return 0; } |
Henrik Kretzschmar | 7d0f192 | 2011-02-22 15:38:06 +0100 | [diff] [blame] | 192 | |
Suresh Siddha | 31dce14 | 2011-05-18 16:31:33 -0700 | [diff] [blame] | 193 | static inline int save_ioapic_entries(void) |
Henrik Kretzschmar | 7d0f192 | 2011-02-22 15:38:06 +0100 | [diff] [blame] | 194 | { |
| 195 | return -ENOMEM; |
| 196 | } |
| 197 | |
Suresh Siddha | 31dce14 | 2011-05-18 16:31:33 -0700 | [diff] [blame] | 198 | static inline void mask_ioapic_entries(void) { } |
| 199 | static inline int restore_ioapic_entries(void) |
Henrik Kretzschmar | 7d0f192 | 2011-02-22 15:38:06 +0100 | [diff] [blame] | 200 | { |
| 201 | return -ENOMEM; |
| 202 | } |
| 203 | |
Henrik Kretzschmar | b6a1432 | 2011-02-22 15:38:04 +0100 | [diff] [blame] | 204 | static inline void mp_save_irq(struct mpc_intsrc *m) { }; |
Henrik Kretzschmar | 7167d08 | 2011-02-22 15:38:05 +0100 | [diff] [blame] | 205 | static inline void disable_ioapic_support(void) { } |
Thomas Gleixner | e1d9197 | 2008-01-30 13:30:37 +0100 | [diff] [blame] | 206 | #endif |
| 207 | |
H. Peter Anvin | 1965aae | 2008-10-22 22:26:29 -0700 | [diff] [blame] | 208 | #endif /* _ASM_X86_IO_APIC_H */ |