blob: b845468d9706218ca4bfa119fab6a01c47b2b652 [file] [log] [blame]
Tomi Valkeinen559d6702009-11-03 11:23:50 +02001/*
2 * linux/drivers/video/omap2/dss/dss.h
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#ifndef __OMAP2_DSS_H
24#define __OMAP2_DSS_H
25
26#ifdef CONFIG_OMAP2_DSS_DEBUG_SUPPORT
27#define DEBUG
28#endif
29
30#ifdef DEBUG
31extern unsigned int dss_debug;
32#ifdef DSS_SUBSYS_NAME
33#define DSSDBG(format, ...) \
34 if (dss_debug) \
35 printk(KERN_DEBUG "omapdss " DSS_SUBSYS_NAME ": " format, \
36 ## __VA_ARGS__)
37#else
38#define DSSDBG(format, ...) \
39 if (dss_debug) \
40 printk(KERN_DEBUG "omapdss: " format, ## __VA_ARGS__)
41#endif
42
43#ifdef DSS_SUBSYS_NAME
44#define DSSDBGF(format, ...) \
45 if (dss_debug) \
46 printk(KERN_DEBUG "omapdss " DSS_SUBSYS_NAME \
47 ": %s(" format ")\n", \
48 __func__, \
49 ## __VA_ARGS__)
50#else
51#define DSSDBGF(format, ...) \
52 if (dss_debug) \
53 printk(KERN_DEBUG "omapdss: " \
54 ": %s(" format ")\n", \
55 __func__, \
56 ## __VA_ARGS__)
57#endif
58
59#else /* DEBUG */
60#define DSSDBG(format, ...)
61#define DSSDBGF(format, ...)
62#endif
63
64
65#ifdef DSS_SUBSYS_NAME
66#define DSSERR(format, ...) \
67 printk(KERN_ERR "omapdss " DSS_SUBSYS_NAME " error: " format, \
68 ## __VA_ARGS__)
69#else
70#define DSSERR(format, ...) \
71 printk(KERN_ERR "omapdss error: " format, ## __VA_ARGS__)
72#endif
73
74#ifdef DSS_SUBSYS_NAME
75#define DSSINFO(format, ...) \
76 printk(KERN_INFO "omapdss " DSS_SUBSYS_NAME ": " format, \
77 ## __VA_ARGS__)
78#else
79#define DSSINFO(format, ...) \
80 printk(KERN_INFO "omapdss: " format, ## __VA_ARGS__)
81#endif
82
83#ifdef DSS_SUBSYS_NAME
84#define DSSWARN(format, ...) \
85 printk(KERN_WARNING "omapdss " DSS_SUBSYS_NAME ": " format, \
86 ## __VA_ARGS__)
87#else
88#define DSSWARN(format, ...) \
89 printk(KERN_WARNING "omapdss: " format, ## __VA_ARGS__)
90#endif
91
92/* OMAP TRM gives bitfields as start:end, where start is the higher bit
93 number. For example 7:0 */
94#define FLD_MASK(start, end) (((1 << ((start) - (end) + 1)) - 1) << (end))
95#define FLD_VAL(val, start, end) (((val) << (end)) & FLD_MASK(start, end))
96#define FLD_GET(val, start, end) (((val) & FLD_MASK(start, end)) >> (end))
97#define FLD_MOD(orig, val, start, end) \
98 (((orig) & ~FLD_MASK(start, end)) | FLD_VAL(val, start, end))
99
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200100enum omap_burst_size {
101 OMAP_DSS_BURST_4x32 = 0,
102 OMAP_DSS_BURST_8x32 = 1,
103 OMAP_DSS_BURST_16x32 = 2,
104};
105
106enum omap_parallel_interface_mode {
107 OMAP_DSS_PARALLELMODE_BYPASS, /* MIPI DPI */
108 OMAP_DSS_PARALLELMODE_RFBI, /* MIPI DBI */
109 OMAP_DSS_PARALLELMODE_DSI,
110};
111
112enum dss_clock {
Archit Taneja6af9cd12011-01-31 16:27:44 +0000113 DSS_CLK_ICK = 1 << 0, /* DSS_L3_ICLK and DSS_L4_ICLK */
114 DSS_CLK_FCK = 1 << 1, /* DSS1_ALWON_FCLK */
115 DSS_CLK_SYSCK = 1 << 2, /* DSS2_ALWON_FCLK */
116 DSS_CLK_TVFCK = 1 << 3, /* DSS_TV_FCLK */
117 DSS_CLK_VIDFCK = 1 << 4, /* DSS_96M_FCLK*/
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200118};
119
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200120enum dss_clk_source {
Taneja, Architea751592011-03-08 05:50:35 -0600121 DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC, /* OMAP3: DSI1_PLL_FCLK
122 * OMAP4: PLL1_CLK1 */
123 DSS_CLK_SRC_DSI_PLL_HSDIV_DSI, /* OMAP3: DSI2_PLL_FCLK
124 * OMAP4: PLL1_CLK2 */
125 DSS_CLK_SRC_FCK, /* OMAP2/3: DSS1_ALWON_FCLK
126 * OMAP4: DSS_FCLK */
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200127};
128
Archit Taneja067a57e2011-03-02 11:57:25 +0530129/* Correlates clock source name and dss_clk_source member */
130struct dss_clk_source_name {
131 enum dss_clk_source clksrc;
132 const char *clksrc_name;
133};
134
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200135struct dss_clock_info {
136 /* rates that we get with dividers below */
137 unsigned long fck;
138
139 /* dividers */
140 u16 fck_div;
141};
142
143struct dispc_clock_info {
144 /* rates that we get with dividers below */
145 unsigned long lck;
146 unsigned long pck;
147
148 /* dividers */
149 u16 lck_div;
150 u16 pck_div;
151};
152
153struct dsi_clock_info {
154 /* rates that we get with dividers below */
155 unsigned long fint;
156 unsigned long clkin4ddr;
157 unsigned long clkin;
Taneja, Architea751592011-03-08 05:50:35 -0600158 unsigned long dsi_pll_hsdiv_dispc_clk; /* OMAP3: DSI1_PLL_CLK
159 * OMAP4: PLLx_CLK1 */
160 unsigned long dsi_pll_hsdiv_dsi_clk; /* OMAP3: DSI2_PLL_CLK
161 * OMAP4: PLLx_CLK2 */
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200162 unsigned long lp_clk;
163
164 /* dividers */
165 u16 regn;
166 u16 regm;
Taneja, Architea751592011-03-08 05:50:35 -0600167 u16 regm_dispc; /* OMAP3: REGM3
168 * OMAP4: REGM4 */
169 u16 regm_dsi; /* OMAP3: REGM4
170 * OMAP4: REGM5 */
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200171 u16 lp_clk_div;
172
173 u8 highfreq;
Archit Taneja1bb47832011-02-24 14:17:30 +0530174 bool use_sys_clk;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200175};
176
177struct seq_file;
178struct platform_device;
179
180/* core */
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200181struct bus_type *dss_get_bus(void);
Tomi Valkeinen8a2cfea2010-02-04 17:03:41 +0200182struct regulator *dss_get_vdds_dsi(void);
183struct regulator *dss_get_vdds_sdi(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200184
185/* display */
186int dss_suspend_all_devices(void);
187int dss_resume_all_devices(void);
188void dss_disable_all_devices(void);
189
190void dss_init_device(struct platform_device *pdev,
191 struct omap_dss_device *dssdev);
192void dss_uninit_device(struct platform_device *pdev,
193 struct omap_dss_device *dssdev);
194bool dss_use_replication(struct omap_dss_device *dssdev,
195 enum omap_color_mode mode);
196void default_get_overlay_fifo_thresholds(enum omap_plane plane,
197 u32 fifo_size, enum omap_burst_size *burst_size,
198 u32 *fifo_low, u32 *fifo_high);
199
200/* manager */
201int dss_init_overlay_managers(struct platform_device *pdev);
202void dss_uninit_overlay_managers(struct platform_device *pdev);
203int dss_mgr_wait_for_go_ovl(struct omap_overlay *ovl);
204void dss_setup_partial_planes(struct omap_dss_device *dssdev,
Tomi Valkeinen26a8c252010-06-09 15:31:34 +0300205 u16 *x, u16 *y, u16 *w, u16 *h,
206 bool enlarge_update_area);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200207void dss_start_update(struct omap_dss_device *dssdev);
208
209/* overlay */
210void dss_init_overlays(struct platform_device *pdev);
211void dss_uninit_overlays(struct platform_device *pdev);
212int dss_check_overlay(struct omap_overlay *ovl, struct omap_dss_device *dssdev);
213void dss_overlay_setup_dispc_manager(struct omap_overlay_manager *mgr);
214#ifdef L4_EXAMPLE
215void dss_overlay_setup_l4_manager(struct omap_overlay_manager *mgr);
216#endif
217void dss_recheck_connections(struct omap_dss_device *dssdev, bool force);
218
219/* DSS */
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000220int dss_init_platform_driver(void);
221void dss_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200222
223void dss_save_context(void);
224void dss_restore_context(void);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000225void dss_clk_enable(enum dss_clock clks);
226void dss_clk_disable(enum dss_clock clks);
227unsigned long dss_clk_get_rate(enum dss_clock clk);
228int dss_need_ctx_restore(void);
Archit Taneja067a57e2011-03-02 11:57:25 +0530229const char *dss_get_generic_clk_source_name(enum dss_clk_source clk_src);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000230void dss_dump_clocks(struct seq_file *s);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200231
232void dss_dump_regs(struct seq_file *s);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000233#if defined(CONFIG_DEBUG_FS) && defined(CONFIG_OMAP2_DSS_DEBUG_SUPPORT)
234void dss_debug_dump_clocks(struct seq_file *s);
235#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200236
237void dss_sdi_init(u8 datapairs);
238int dss_sdi_enable(void);
239void dss_sdi_disable(void);
240
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200241void dss_select_dispc_clk_source(enum dss_clk_source clk_src);
242void dss_select_dsi_clk_source(enum dss_clk_source clk_src);
Taneja, Architea751592011-03-08 05:50:35 -0600243void dss_select_lcd_clk_source(enum omap_channel channel,
244 enum dss_clk_source clk_src);
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200245enum dss_clk_source dss_get_dispc_clk_source(void);
246enum dss_clk_source dss_get_dsi_clk_source(void);
Taneja, Architea751592011-03-08 05:50:35 -0600247enum dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel);
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200248
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200249void dss_set_venc_output(enum omap_dss_venc_type type);
250void dss_set_dac_pwrdn_bgz(bool enable);
251
252unsigned long dss_get_dpll4_rate(void);
253int dss_calc_clock_rates(struct dss_clock_info *cinfo);
254int dss_set_clock_div(struct dss_clock_info *cinfo);
255int dss_get_clock_div(struct dss_clock_info *cinfo);
256int dss_calc_clock_div(bool is_tft, unsigned long req_pck,
257 struct dss_clock_info *dss_cinfo,
258 struct dispc_clock_info *dispc_cinfo);
259
260/* SDI */
Jani Nikula368a1482010-05-07 11:58:41 +0200261#ifdef CONFIG_OMAP2_DSS_SDI
Tomi Valkeinen42c9dee2011-03-02 12:29:27 +0200262int sdi_init(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200263void sdi_exit(void);
264int sdi_init_display(struct omap_dss_device *display);
Jani Nikula368a1482010-05-07 11:58:41 +0200265#else
Tomi Valkeinen42c9dee2011-03-02 12:29:27 +0200266static inline int sdi_init(void)
Jani Nikula368a1482010-05-07 11:58:41 +0200267{
268 return 0;
269}
270static inline void sdi_exit(void)
271{
272}
273#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200274
275/* DSI */
Jani Nikula368a1482010-05-07 11:58:41 +0200276#ifdef CONFIG_OMAP2_DSS_DSI
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +0000277int dsi_init_platform_driver(void);
278void dsi_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200279
280void dsi_dump_clocks(struct seq_file *s);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200281void dsi_dump_irqs(struct seq_file *s);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200282void dsi_dump_regs(struct seq_file *s);
283
284void dsi_save_context(void);
285void dsi_restore_context(void);
286
287int dsi_init_display(struct omap_dss_device *display);
288void dsi_irq_handler(void);
Archit Taneja1bb47832011-02-24 14:17:30 +0530289unsigned long dsi_get_pll_hsdiv_dispc_rate(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200290int dsi_pll_set_clock_div(struct dsi_clock_info *cinfo);
291int dsi_pll_calc_clock_div_pck(bool is_tft, unsigned long req_pck,
292 struct dsi_clock_info *cinfo,
293 struct dispc_clock_info *dispc_cinfo);
294int dsi_pll_init(struct omap_dss_device *dssdev, bool enable_hsclk,
295 bool enable_hsdiv);
296void dsi_pll_uninit(void);
297void dsi_get_overlay_fifo_thresholds(enum omap_plane plane,
298 u32 fifo_size, enum omap_burst_size *burst_size,
299 u32 *fifo_low, u32 *fifo_high);
Archit Taneja1bb47832011-02-24 14:17:30 +0530300void dsi_wait_pll_hsdiv_dispc_active(void);
301void dsi_wait_pll_hsdiv_dsi_active(void);
Jani Nikula368a1482010-05-07 11:58:41 +0200302#else
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +0000303static inline int dsi_init_platform_driver(void)
Jani Nikula368a1482010-05-07 11:58:41 +0200304{
305 return 0;
306}
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +0000307static inline void dsi_uninit_platform_driver(void)
Jani Nikula368a1482010-05-07 11:58:41 +0200308{
309}
Taneja, Archit66534e82011-03-08 05:50:34 -0600310static inline unsigned long dsi_get_pll_hsdiv_dispc_rate(void)
311{
312 WARN("%s: DSI not compiled in, returning rate as 0\n", __func__);
313 return 0;
314}
Archit Taneja1bb47832011-02-24 14:17:30 +0530315static inline void dsi_wait_pll_hsdiv_dispc_active(void)
Tomi Valkeinene406f902010-06-09 15:28:12 +0300316{
317}
Archit Taneja1bb47832011-02-24 14:17:30 +0530318static inline void dsi_wait_pll_hsdiv_dsi_active(void)
Tomi Valkeinene406f902010-06-09 15:28:12 +0300319{
320}
Jani Nikula368a1482010-05-07 11:58:41 +0200321#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200322
323/* DPI */
Jani Nikula368a1482010-05-07 11:58:41 +0200324#ifdef CONFIG_OMAP2_DSS_DPI
Tomi Valkeinen277b2882011-03-02 12:32:48 +0200325int dpi_init(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200326void dpi_exit(void);
327int dpi_init_display(struct omap_dss_device *dssdev);
Jani Nikula368a1482010-05-07 11:58:41 +0200328#else
Tomi Valkeinen277b2882011-03-02 12:32:48 +0200329static inline int dpi_init(void)
Jani Nikula368a1482010-05-07 11:58:41 +0200330{
331 return 0;
332}
333static inline void dpi_exit(void)
334{
335}
336#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200337
338/* DISPC */
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +0000339int dispc_init_platform_driver(void);
340void dispc_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200341void dispc_dump_clocks(struct seq_file *s);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200342void dispc_dump_irqs(struct seq_file *s);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200343void dispc_dump_regs(struct seq_file *s);
344void dispc_irq_handler(void);
345void dispc_fake_vsync_irq(void);
346
347void dispc_save_context(void);
348void dispc_restore_context(void);
349
350void dispc_enable_sidle(void);
351void dispc_disable_sidle(void);
352
353void dispc_lcd_enable_signal_polarity(bool act_high);
354void dispc_lcd_enable_signal(bool enable);
355void dispc_pck_free_enable(bool enable);
Sumit Semwal64ba4f72010-12-02 11:27:10 +0000356void dispc_enable_fifohandcheck(enum omap_channel channel, bool enable);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200357
Sumit Semwal64ba4f72010-12-02 11:27:10 +0000358void dispc_set_lcd_size(enum omap_channel channel, u16 width, u16 height);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200359void dispc_set_digit_size(u16 width, u16 height);
360u32 dispc_get_plane_fifo_size(enum omap_plane plane);
361void dispc_setup_plane_fifo(enum omap_plane plane, u32 low, u32 high);
362void dispc_enable_fifomerge(bool enable);
363void dispc_set_burst_size(enum omap_plane plane,
364 enum omap_burst_size burst_size);
365
366void dispc_set_plane_ba0(enum omap_plane plane, u32 paddr);
367void dispc_set_plane_ba1(enum omap_plane plane, u32 paddr);
368void dispc_set_plane_pos(enum omap_plane plane, u16 x, u16 y);
369void dispc_set_plane_size(enum omap_plane plane, u16 width, u16 height);
370void dispc_set_channel_out(enum omap_plane plane,
371 enum omap_channel channel_out);
372
373int dispc_setup_plane(enum omap_plane plane,
374 u32 paddr, u16 screen_width,
375 u16 pos_x, u16 pos_y,
376 u16 width, u16 height,
377 u16 out_width, u16 out_height,
378 enum omap_color_mode color_mode,
379 bool ilace,
380 enum omap_dss_rotation_type rotation_type,
381 u8 rotation, bool mirror,
Sumit Semwal18faa1b2010-12-02 11:27:14 +0000382 u8 global_alpha, u8 pre_mult_alpha,
383 enum omap_channel channel);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200384
385bool dispc_go_busy(enum omap_channel channel);
386void dispc_go(enum omap_channel channel);
Tomi Valkeinena2faee82010-01-08 17:14:53 +0200387void dispc_enable_channel(enum omap_channel channel, bool enable);
388bool dispc_is_channel_enabled(enum omap_channel channel);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200389int dispc_enable_plane(enum omap_plane plane, bool enable);
390void dispc_enable_replication(enum omap_plane plane, bool enable);
391
Sumit Semwal64ba4f72010-12-02 11:27:10 +0000392void dispc_set_parallel_interface_mode(enum omap_channel channel,
393 enum omap_parallel_interface_mode mode);
394void dispc_set_tft_data_lines(enum omap_channel channel, u8 data_lines);
395void dispc_set_lcd_display_type(enum omap_channel channel,
396 enum omap_lcd_display_type type);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200397void dispc_set_loadmode(enum omap_dss_load_mode mode);
398
399void dispc_set_default_color(enum omap_channel channel, u32 color);
400u32 dispc_get_default_color(enum omap_channel channel);
401void dispc_set_trans_key(enum omap_channel ch,
402 enum omap_dss_trans_key_type type,
403 u32 trans_key);
404void dispc_get_trans_key(enum omap_channel ch,
405 enum omap_dss_trans_key_type *type,
406 u32 *trans_key);
407void dispc_enable_trans_key(enum omap_channel ch, bool enable);
408void dispc_enable_alpha_blending(enum omap_channel ch, bool enable);
409bool dispc_trans_key_enabled(enum omap_channel ch);
410bool dispc_alpha_blending_enabled(enum omap_channel ch);
411
412bool dispc_lcd_timings_ok(struct omap_video_timings *timings);
Sumit Semwal64ba4f72010-12-02 11:27:10 +0000413void dispc_set_lcd_timings(enum omap_channel channel,
414 struct omap_video_timings *timings);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200415unsigned long dispc_fclk_rate(void);
Sumit Semwalff1b2cd2010-12-02 11:27:11 +0000416unsigned long dispc_lclk_rate(enum omap_channel channel);
417unsigned long dispc_pclk_rate(enum omap_channel channel);
418void dispc_set_pol_freq(enum omap_channel channel,
419 enum omap_panel_config config, u8 acbi, u8 acb);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200420void dispc_find_clk_divs(bool is_tft, unsigned long req_pck, unsigned long fck,
421 struct dispc_clock_info *cinfo);
422int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
423 struct dispc_clock_info *cinfo);
Sumit Semwalff1b2cd2010-12-02 11:27:11 +0000424int dispc_set_clock_div(enum omap_channel channel,
425 struct dispc_clock_info *cinfo);
426int dispc_get_clock_div(enum omap_channel channel,
427 struct dispc_clock_info *cinfo);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200428
429
430/* VENC */
Jani Nikula368a1482010-05-07 11:58:41 +0200431#ifdef CONFIG_OMAP2_DSS_VENC
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000432int venc_init_platform_driver(void);
433void venc_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200434void venc_dump_regs(struct seq_file *s);
435int venc_init_display(struct omap_dss_device *display);
Jani Nikula368a1482010-05-07 11:58:41 +0200436#else
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000437static inline int venc_init_platform_driver(void)
Jani Nikula368a1482010-05-07 11:58:41 +0200438{
439 return 0;
440}
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000441static inline void venc_uninit_platform_driver(void)
Jani Nikula368a1482010-05-07 11:58:41 +0200442{
443}
444#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200445
446/* RFBI */
Jani Nikula368a1482010-05-07 11:58:41 +0200447#ifdef CONFIG_OMAP2_DSS_RFBI
Senthilvadivu Guruswamy3448d502011-01-24 06:21:59 +0000448int rfbi_init_platform_driver(void);
449void rfbi_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200450void rfbi_dump_regs(struct seq_file *s);
451
452int rfbi_configure(int rfbi_module, int bpp, int lines);
453void rfbi_enable_rfbi(bool enable);
Sumit Semwal64ba4f72010-12-02 11:27:10 +0000454void rfbi_transfer_area(struct omap_dss_device *dssdev, u16 width,
455 u16 height, void (callback)(void *data), void *data);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200456void rfbi_set_timings(int rfbi_module, struct rfbi_timings *t);
457unsigned long rfbi_get_max_tx_rate(void);
458int rfbi_init_display(struct omap_dss_device *display);
Jani Nikula368a1482010-05-07 11:58:41 +0200459#else
Senthilvadivu Guruswamy3448d502011-01-24 06:21:59 +0000460static inline int rfbi_init_platform_driver(void)
Jani Nikula368a1482010-05-07 11:58:41 +0200461{
462 return 0;
463}
Senthilvadivu Guruswamy3448d502011-01-24 06:21:59 +0000464static inline void rfbi_uninit_platform_driver(void)
Jani Nikula368a1482010-05-07 11:58:41 +0200465{
466}
467#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200468
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200469
470#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
471static inline void dss_collect_irq_stats(u32 irqstatus, unsigned *irq_arr)
472{
473 int b;
474 for (b = 0; b < 32; ++b) {
475 if (irqstatus & (1 << b))
476 irq_arr[b]++;
477 }
478}
479#endif
480
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200481#endif