blob: 1b6532159c58813b8973aa906bcec26c9ea138de [file] [log] [blame]
Vladimir Barinov3d9edf02007-07-10 13:03:43 +01001/*
2 * TI DaVinci GPIO Support
3 *
David Brownelldce11152008-09-07 23:41:04 -07004 * Copyright (c) 2006-2007 David Brownell
Vladimir Barinov3d9edf02007-07-10 13:03:43 +01005 * Copyright (c) 2007, MontaVista Software, Inc. <source@mvista.com>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 */
12
13#include <linux/errno.h>
14#include <linux/kernel.h>
15#include <linux/list.h>
16#include <linux/module.h>
17#include <linux/clk.h>
18#include <linux/err.h>
19#include <linux/io.h>
20#include <linux/irq.h>
21#include <linux/bitops.h>
22
David Brownell474dad52008-12-07 11:46:23 -080023#include <mach/cputype.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010024#include <mach/irqs.h>
25#include <mach/hardware.h>
Mark A. Greera9949552009-04-15 12:40:35 -070026#include <mach/common.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010027#include <mach/gpio.h>
Vladimir Barinov3d9edf02007-07-10 13:03:43 +010028
29#include <asm/mach/irq.h>
30
David Brownelldce11152008-09-07 23:41:04 -070031
Vladimir Barinov3d9edf02007-07-10 13:03:43 +010032static DEFINE_SPINLOCK(gpio_lock);
Vladimir Barinov3d9edf02007-07-10 13:03:43 +010033
David Brownelldce11152008-09-07 23:41:04 -070034struct davinci_gpio {
35 struct gpio_chip chip;
36 struct gpio_controller *__iomem regs;
37};
Vladimir Barinov3d9edf02007-07-10 13:03:43 +010038
David Brownelldce11152008-09-07 23:41:04 -070039static struct davinci_gpio chips[DIV_ROUND_UP(DAVINCI_N_GPIO, 32)];
Vladimir Barinov3d9edf02007-07-10 13:03:43 +010040
Vladimir Barinov3d9edf02007-07-10 13:03:43 +010041/* create a non-inlined version */
David Brownell474dad52008-12-07 11:46:23 -080042static struct gpio_controller __iomem * __init gpio2controller(unsigned gpio)
Vladimir Barinov3d9edf02007-07-10 13:03:43 +010043{
44 return __gpio_to_controller(gpio);
45}
46
Kevin Hilmandc756022009-05-11 11:04:53 -070047static int __init davinci_gpio_irq_setup(void);
Vladimir Barinov3d9edf02007-07-10 13:03:43 +010048
49/*--------------------------------------------------------------------------*/
50
51/*
52 * board setup code *MUST* set PINMUX0 and PINMUX1 as
53 * needed, and enable the GPIO clock.
54 */
55
David Brownelldce11152008-09-07 23:41:04 -070056static int davinci_direction_in(struct gpio_chip *chip, unsigned offset)
Vladimir Barinov3d9edf02007-07-10 13:03:43 +010057{
David Brownelldce11152008-09-07 23:41:04 -070058 struct davinci_gpio *d = container_of(chip, struct davinci_gpio, chip);
59 struct gpio_controller *__iomem g = d->regs;
Vladimir Barinov3d9edf02007-07-10 13:03:43 +010060 u32 temp;
Vladimir Barinov3d9edf02007-07-10 13:03:43 +010061
62 spin_lock(&gpio_lock);
Vladimir Barinov3d9edf02007-07-10 13:03:43 +010063 temp = __raw_readl(&g->dir);
David Brownelldce11152008-09-07 23:41:04 -070064 temp |= (1 << offset);
Vladimir Barinov3d9edf02007-07-10 13:03:43 +010065 __raw_writel(temp, &g->dir);
66 spin_unlock(&gpio_lock);
David Brownelldce11152008-09-07 23:41:04 -070067
Vladimir Barinov3d9edf02007-07-10 13:03:43 +010068 return 0;
69}
Vladimir Barinov3d9edf02007-07-10 13:03:43 +010070
David Brownelldce11152008-09-07 23:41:04 -070071/*
72 * Read the pin's value (works even if it's set up as output);
73 * returns zero/nonzero.
74 *
75 * Note that changes are synched to the GPIO clock, so reading values back
76 * right after you've set them may give old values.
77 */
78static int davinci_gpio_get(struct gpio_chip *chip, unsigned offset)
Vladimir Barinov3d9edf02007-07-10 13:03:43 +010079{
David Brownelldce11152008-09-07 23:41:04 -070080 struct davinci_gpio *d = container_of(chip, struct davinci_gpio, chip);
81 struct gpio_controller *__iomem g = d->regs;
Vladimir Barinov3d9edf02007-07-10 13:03:43 +010082
David Brownelldce11152008-09-07 23:41:04 -070083 return (1 << offset) & __raw_readl(&g->in_data);
84}
85
86static int
87davinci_direction_out(struct gpio_chip *chip, unsigned offset, int value)
88{
89 struct davinci_gpio *d = container_of(chip, struct davinci_gpio, chip);
90 struct gpio_controller *__iomem g = d->regs;
91 u32 temp;
92 u32 mask = 1 << offset;
Vladimir Barinov3d9edf02007-07-10 13:03:43 +010093
94 spin_lock(&gpio_lock);
Vladimir Barinov3d9edf02007-07-10 13:03:43 +010095 temp = __raw_readl(&g->dir);
96 temp &= ~mask;
97 __raw_writel(mask, value ? &g->set_data : &g->clr_data);
98 __raw_writel(temp, &g->dir);
99 spin_unlock(&gpio_lock);
100 return 0;
101}
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100102
103/*
David Brownelldce11152008-09-07 23:41:04 -0700104 * Assuming the pin is muxed as a gpio output, set its output value.
105 */
106static void
107davinci_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
108{
109 struct davinci_gpio *d = container_of(chip, struct davinci_gpio, chip);
110 struct gpio_controller *__iomem g = d->regs;
111
112 __raw_writel((1 << offset), value ? &g->set_data : &g->clr_data);
113}
114
115static int __init davinci_gpio_setup(void)
116{
117 int i, base;
Mark A. Greera9949552009-04-15 12:40:35 -0700118 unsigned ngpio;
119 struct davinci_soc_info *soc_info = &davinci_soc_info;
David Brownelldce11152008-09-07 23:41:04 -0700120
Mark A. Greera9949552009-04-15 12:40:35 -0700121 /*
122 * The gpio banks conceptually expose a segmented bitmap,
David Brownell474dad52008-12-07 11:46:23 -0800123 * and "ngpio" is one more than the largest zero-based
124 * bit index that's valid.
125 */
Mark A. Greera9949552009-04-15 12:40:35 -0700126 ngpio = soc_info->gpio_num;
127 if (ngpio == 0) {
David Brownell474dad52008-12-07 11:46:23 -0800128 pr_err("GPIO setup: how many GPIOs?\n");
129 return -EINVAL;
130 }
131
132 if (WARN_ON(DAVINCI_N_GPIO < ngpio))
133 ngpio = DAVINCI_N_GPIO;
134
135 for (i = 0, base = 0; base < ngpio; i++, base += 32) {
David Brownelldce11152008-09-07 23:41:04 -0700136 chips[i].chip.label = "DaVinci";
137
138 chips[i].chip.direction_input = davinci_direction_in;
139 chips[i].chip.get = davinci_gpio_get;
140 chips[i].chip.direction_output = davinci_direction_out;
141 chips[i].chip.set = davinci_gpio_set;
142
143 chips[i].chip.base = base;
David Brownell474dad52008-12-07 11:46:23 -0800144 chips[i].chip.ngpio = ngpio - base;
David Brownelldce11152008-09-07 23:41:04 -0700145 if (chips[i].chip.ngpio > 32)
146 chips[i].chip.ngpio = 32;
147
148 chips[i].regs = gpio2controller(base);
149
150 gpiochip_add(&chips[i].chip);
151 }
152
Kevin Hilmandc756022009-05-11 11:04:53 -0700153 davinci_gpio_irq_setup();
David Brownelldce11152008-09-07 23:41:04 -0700154 return 0;
155}
156pure_initcall(davinci_gpio_setup);
157
158/*--------------------------------------------------------------------------*/
159/*
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100160 * We expect irqs will normally be set up as input pins, but they can also be
161 * used as output pins ... which is convenient for testing.
162 *
David Brownell474dad52008-12-07 11:46:23 -0800163 * NOTE: The first few GPIOs also have direct INTC hookups in addition
164 * to their GPIOBNK0 irq, with a bit less overhead but less flexibility
165 * on triggering (e.g. no edge options). We don't try to use those.
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100166 *
David Brownell474dad52008-12-07 11:46:23 -0800167 * All those INTC hookups (direct, plus several IRQ banks) can also
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100168 * serve as EDMA event triggers.
169 */
170
171static void gpio_irq_disable(unsigned irq)
172{
173 struct gpio_controller *__iomem g = get_irq_chip_data(irq);
174 u32 mask = __gpio_mask(irq_to_gpio(irq));
175
176 __raw_writel(mask, &g->clr_falling);
177 __raw_writel(mask, &g->clr_rising);
178}
179
180static void gpio_irq_enable(unsigned irq)
181{
182 struct gpio_controller *__iomem g = get_irq_chip_data(irq);
183 u32 mask = __gpio_mask(irq_to_gpio(irq));
David Brownelldf4aab42009-05-04 13:14:27 -0700184 unsigned status = irq_desc[irq].status;
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100185
David Brownelldf4aab42009-05-04 13:14:27 -0700186 status &= IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING;
187 if (!status)
188 status = IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING;
189
190 if (status & IRQ_TYPE_EDGE_FALLING)
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100191 __raw_writel(mask, &g->set_falling);
David Brownelldf4aab42009-05-04 13:14:27 -0700192 if (status & IRQ_TYPE_EDGE_RISING)
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100193 __raw_writel(mask, &g->set_rising);
194}
195
196static int gpio_irq_type(unsigned irq, unsigned trigger)
197{
198 struct gpio_controller *__iomem g = get_irq_chip_data(irq);
199 u32 mask = __gpio_mask(irq_to_gpio(irq));
200
201 if (trigger & ~(IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
202 return -EINVAL;
203
204 irq_desc[irq].status &= ~IRQ_TYPE_SENSE_MASK;
205 irq_desc[irq].status |= trigger;
206
David Brownelldf4aab42009-05-04 13:14:27 -0700207 /* don't enable the IRQ if it's currently disabled */
208 if (irq_desc[irq].depth == 0) {
209 __raw_writel(mask, (trigger & IRQ_TYPE_EDGE_FALLING)
210 ? &g->set_falling : &g->clr_falling);
211 __raw_writel(mask, (trigger & IRQ_TYPE_EDGE_RISING)
212 ? &g->set_rising : &g->clr_rising);
213 }
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100214 return 0;
215}
216
217static struct irq_chip gpio_irqchip = {
218 .name = "GPIO",
219 .enable = gpio_irq_enable,
220 .disable = gpio_irq_disable,
221 .set_type = gpio_irq_type,
222};
223
224static void
225gpio_irq_handler(unsigned irq, struct irq_desc *desc)
226{
227 struct gpio_controller *__iomem g = get_irq_chip_data(irq);
228 u32 mask = 0xffff;
229
230 /* we only care about one bank */
231 if (irq & 1)
232 mask <<= 16;
233
234 /* temporarily mask (level sensitive) parent IRQ */
Kevin Hilmandc756022009-05-11 11:04:53 -0700235 desc->chip->mask(irq);
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100236 desc->chip->ack(irq);
237 while (1) {
238 u32 status;
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100239 int n;
240 int res;
241
242 /* ack any irqs */
243 status = __raw_readl(&g->intstat) & mask;
244 if (!status)
245 break;
246 __raw_writel(status, &g->intstat);
247 if (irq & 1)
248 status >>= 16;
249
250 /* now demux them to the right lowlevel handler */
251 n = (int)get_irq_data(irq);
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100252 while (status) {
253 res = ffs(status);
254 n += res;
Dmitry Baryshkovd8aa0252008-10-09 13:36:24 +0100255 generic_handle_irq(n - 1);
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100256 status >>= res;
257 }
258 }
259 desc->chip->unmask(irq);
260 /* now it may re-trigger */
261}
262
263/*
David Brownell474dad52008-12-07 11:46:23 -0800264 * NOTE: for suspend/resume, probably best to make a platform_device with
265 * suspend_late/resume_resume calls hooking into results of the set_wake()
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100266 * calls ... so if no gpios are wakeup events the clock can be disabled,
267 * with outputs left at previously set levels, and so that VDD3P3V.IOPWDN0
David Brownell474dad52008-12-07 11:46:23 -0800268 * (dm6446) can be set appropriately for GPIOV33 pins.
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100269 */
270
271static int __init davinci_gpio_irq_setup(void)
272{
273 unsigned gpio, irq, bank;
274 struct clk *clk;
David Brownell474dad52008-12-07 11:46:23 -0800275 u32 binten = 0;
Mark A. Greera9949552009-04-15 12:40:35 -0700276 unsigned ngpio, bank_irq;
277 struct davinci_soc_info *soc_info = &davinci_soc_info;
David Brownell474dad52008-12-07 11:46:23 -0800278
Mark A. Greera9949552009-04-15 12:40:35 -0700279 ngpio = soc_info->gpio_num;
280
281 bank_irq = soc_info->gpio_irq;
282 if (bank_irq == 0) {
David Brownell474dad52008-12-07 11:46:23 -0800283 printk(KERN_ERR "Don't know first GPIO bank IRQ.\n");
284 return -EINVAL;
285 }
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100286
287 clk = clk_get(NULL, "gpio");
288 if (IS_ERR(clk)) {
289 printk(KERN_ERR "Error %ld getting gpio clock?\n",
290 PTR_ERR(clk));
David Brownell474dad52008-12-07 11:46:23 -0800291 return PTR_ERR(clk);
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100292 }
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100293 clk_enable(clk);
294
David Brownell474dad52008-12-07 11:46:23 -0800295 for (gpio = 0, irq = gpio_to_irq(0), bank = 0;
296 gpio < ngpio;
297 bank++, bank_irq++) {
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100298 struct gpio_controller *__iomem g = gpio2controller(gpio);
299 unsigned i;
300
301 __raw_writel(~0, &g->clr_falling);
302 __raw_writel(~0, &g->clr_rising);
303
304 /* set up all irqs in this bank */
David Brownell474dad52008-12-07 11:46:23 -0800305 set_irq_chained_handler(bank_irq, gpio_irq_handler);
306 set_irq_chip_data(bank_irq, g);
307 set_irq_data(bank_irq, (void *)irq);
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100308
David Brownell474dad52008-12-07 11:46:23 -0800309 for (i = 0; i < 16 && gpio < ngpio; i++, irq++, gpio++) {
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100310 set_irq_chip(irq, &gpio_irqchip);
311 set_irq_chip_data(irq, g);
312 set_irq_handler(irq, handle_simple_irq);
313 set_irq_flags(irq, IRQF_VALID);
314 }
David Brownell474dad52008-12-07 11:46:23 -0800315
316 binten |= BIT(bank);
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100317 }
318
319 /* BINTEN -- per-bank interrupt enable. genirq would also let these
320 * bits be set/cleared dynamically.
321 */
Mark A. Greera9949552009-04-15 12:40:35 -0700322 __raw_writel(binten, soc_info->gpio_base + 0x08);
Vladimir Barinov3d9edf02007-07-10 13:03:43 +0100323
324 printk(KERN_INFO "DaVinci: %d gpio irqs\n", irq - gpio_to_irq(0));
325
326 return 0;
327}