Stephen Rothwell | 78b0973 | 2005-11-19 01:40:46 +1100 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2004 IBM |
| 3 | * |
| 4 | * Implements the generic device dma API for powerpc. |
| 5 | * the pci and vio busses |
| 6 | */ |
| 7 | #ifndef _ASM_DMA_MAPPING_H |
| 8 | #define _ASM_DMA_MAPPING_H |
Anton Blanchard | 33ff910 | 2007-10-16 14:54:33 -0500 | [diff] [blame] | 9 | #ifdef __KERNEL__ |
| 10 | |
| 11 | #include <linux/types.h> |
| 12 | #include <linux/cache.h> |
| 13 | /* need struct page definitions */ |
| 14 | #include <linux/mm.h> |
| 15 | #include <linux/scatterlist.h> |
Mark Nelson | 3affedc | 2008-07-05 05:05:42 +1000 | [diff] [blame] | 16 | #include <linux/dma-attrs.h> |
FUJITA Tomonori | 46bab4e | 2009-08-04 19:08:26 +0000 | [diff] [blame] | 17 | #include <linux/dma-debug.h> |
Anton Blanchard | 33ff910 | 2007-10-16 14:54:33 -0500 | [diff] [blame] | 18 | #include <asm/io.h> |
Becky Bruce | ec3cf2e | 2009-05-14 12:42:28 +0000 | [diff] [blame] | 19 | #include <asm/swiotlb.h> |
Anton Blanchard | 33ff910 | 2007-10-16 14:54:33 -0500 | [diff] [blame] | 20 | |
| 21 | #define DMA_ERROR_CODE (~(dma_addr_t)0x0) |
| 22 | |
Becky Bruce | ec3cf2e | 2009-05-14 12:42:28 +0000 | [diff] [blame] | 23 | /* Some dma direct funcs must be visible for use in other dma_ops */ |
| 24 | extern void *dma_direct_alloc_coherent(struct device *dev, size_t size, |
| 25 | dma_addr_t *dma_handle, gfp_t flag); |
| 26 | extern void dma_direct_free_coherent(struct device *dev, size_t size, |
| 27 | void *vaddr, dma_addr_t dma_handle); |
| 28 | |
Becky Bruce | ec3cf2e | 2009-05-14 12:42:28 +0000 | [diff] [blame] | 29 | |
Anton Blanchard | 33ff910 | 2007-10-16 14:54:33 -0500 | [diff] [blame] | 30 | #ifdef CONFIG_NOT_COHERENT_CACHE |
| 31 | /* |
| 32 | * DMA-consistent mapping functions for PowerPCs that don't support |
| 33 | * cache snooping. These allocate/free a region of uncached mapped |
| 34 | * memory space for use with DMA devices. Alternatively, you could |
| 35 | * allocate the space "normally" and use the cache management functions |
| 36 | * to ensure it is consistent. |
| 37 | */ |
Benjamin Herrenschmidt | 8b31e49 | 2009-05-27 13:50:33 +1000 | [diff] [blame] | 38 | struct device; |
| 39 | extern void *__dma_alloc_coherent(struct device *dev, size_t size, |
| 40 | dma_addr_t *handle, gfp_t gfp); |
Anton Blanchard | 33ff910 | 2007-10-16 14:54:33 -0500 | [diff] [blame] | 41 | extern void __dma_free_coherent(size_t size, void *vaddr); |
| 42 | extern void __dma_sync(void *vaddr, size_t size, int direction); |
| 43 | extern void __dma_sync_page(struct page *page, unsigned long offset, |
| 44 | size_t size, int direction); |
| 45 | |
| 46 | #else /* ! CONFIG_NOT_COHERENT_CACHE */ |
| 47 | /* |
| 48 | * Cache coherent cores. |
| 49 | */ |
| 50 | |
Benjamin Herrenschmidt | 8b31e49 | 2009-05-27 13:50:33 +1000 | [diff] [blame] | 51 | #define __dma_alloc_coherent(dev, gfp, size, handle) NULL |
Anton Blanchard | 33ff910 | 2007-10-16 14:54:33 -0500 | [diff] [blame] | 52 | #define __dma_free_coherent(size, addr) ((void)0) |
| 53 | #define __dma_sync(addr, size, rw) ((void)0) |
| 54 | #define __dma_sync_page(pg, off, sz, rw) ((void)0) |
| 55 | |
| 56 | #endif /* ! CONFIG_NOT_COHERENT_CACHE */ |
| 57 | |
Mark Nelson | 3a4c6f0 | 2008-07-05 05:05:45 +1000 | [diff] [blame] | 58 | static inline unsigned long device_to_mask(struct device *dev) |
| 59 | { |
| 60 | if (dev->dma_mask && *dev->dma_mask) |
| 61 | return *dev->dma_mask; |
| 62 | /* Assume devices without mask can take 32 bit addresses */ |
| 63 | return 0xfffffffful; |
| 64 | } |
| 65 | |
Anton Blanchard | 33ff910 | 2007-10-16 14:54:33 -0500 | [diff] [blame] | 66 | /* |
Becky Bruce | 4fc665b | 2008-09-12 10:34:46 +0000 | [diff] [blame] | 67 | * Available generic sets of operations |
| 68 | */ |
| 69 | #ifdef CONFIG_PPC64 |
FUJITA Tomonori | 45223c5 | 2009-08-04 19:08:25 +0000 | [diff] [blame] | 70 | extern struct dma_map_ops dma_iommu_ops; |
Becky Bruce | 4fc665b | 2008-09-12 10:34:46 +0000 | [diff] [blame] | 71 | #endif |
FUJITA Tomonori | 45223c5 | 2009-08-04 19:08:25 +0000 | [diff] [blame] | 72 | extern struct dma_map_ops dma_direct_ops; |
Becky Bruce | 4fc665b | 2008-09-12 10:34:46 +0000 | [diff] [blame] | 73 | |
FUJITA Tomonori | 45223c5 | 2009-08-04 19:08:25 +0000 | [diff] [blame] | 74 | static inline struct dma_map_ops *get_dma_ops(struct device *dev) |
Anton Blanchard | 33ff910 | 2007-10-16 14:54:33 -0500 | [diff] [blame] | 75 | { |
| 76 | /* We don't handle the NULL dev case for ISA for now. We could |
| 77 | * do it via an out of line call but it is not needed for now. The |
| 78 | * only ISA DMA device we support is the floppy and we have a hack |
| 79 | * in the floppy driver directly to get a device for us. |
| 80 | */ |
Kumar Gala | 4ae0ff6 | 2009-03-19 03:40:52 +0000 | [diff] [blame] | 81 | if (unlikely(dev == NULL)) |
Anton Blanchard | 33ff910 | 2007-10-16 14:54:33 -0500 | [diff] [blame] | 82 | return NULL; |
Becky Bruce | 4fc665b | 2008-09-12 10:34:46 +0000 | [diff] [blame] | 83 | |
Anton Blanchard | 33ff910 | 2007-10-16 14:54:33 -0500 | [diff] [blame] | 84 | return dev->archdata.dma_ops; |
| 85 | } |
| 86 | |
FUJITA Tomonori | 45223c5 | 2009-08-04 19:08:25 +0000 | [diff] [blame] | 87 | static inline void set_dma_ops(struct device *dev, struct dma_map_ops *ops) |
Michael Ellerman | 1f62a16 | 2008-01-30 01:13:58 +1100 | [diff] [blame] | 88 | { |
| 89 | dev->archdata.dma_ops = ops; |
| 90 | } |
| 91 | |
Becky Bruce | 1cebd7a | 2009-09-21 08:26:34 +0000 | [diff] [blame] | 92 | /* |
| 93 | * get_dma_offset() |
| 94 | * |
| 95 | * Get the dma offset on configurations where the dma address can be determined |
| 96 | * from the physical address by looking at a simple offset. Direct dma and |
| 97 | * swiotlb use this function, but it is typically not used by implementations |
| 98 | * with an iommu. |
| 99 | */ |
Becky Bruce | 738ef42 | 2009-09-21 08:26:35 +0000 | [diff] [blame] | 100 | static inline dma_addr_t get_dma_offset(struct device *dev) |
Becky Bruce | 1cebd7a | 2009-09-21 08:26:34 +0000 | [diff] [blame] | 101 | { |
| 102 | if (dev) |
Becky Bruce | 738ef42 | 2009-09-21 08:26:35 +0000 | [diff] [blame] | 103 | return dev->archdata.dma_data.dma_offset; |
Becky Bruce | 1cebd7a | 2009-09-21 08:26:34 +0000 | [diff] [blame] | 104 | |
| 105 | return PCI_DRAM_OFFSET; |
| 106 | } |
| 107 | |
Becky Bruce | 738ef42 | 2009-09-21 08:26:35 +0000 | [diff] [blame] | 108 | static inline void set_dma_offset(struct device *dev, dma_addr_t off) |
| 109 | { |
| 110 | if (dev) |
| 111 | dev->archdata.dma_data.dma_offset = off; |
| 112 | } |
| 113 | |
FUJITA Tomonori | 46bab4e | 2009-08-04 19:08:26 +0000 | [diff] [blame] | 114 | /* this will be removed soon */ |
| 115 | #define flush_write_buffers() |
| 116 | |
| 117 | #include <asm-generic/dma-mapping-common.h> |
| 118 | |
Anton Blanchard | 33ff910 | 2007-10-16 14:54:33 -0500 | [diff] [blame] | 119 | static inline int dma_supported(struct device *dev, u64 mask) |
| 120 | { |
FUJITA Tomonori | 45223c5 | 2009-08-04 19:08:25 +0000 | [diff] [blame] | 121 | struct dma_map_ops *dma_ops = get_dma_ops(dev); |
Anton Blanchard | 33ff910 | 2007-10-16 14:54:33 -0500 | [diff] [blame] | 122 | |
| 123 | if (unlikely(dma_ops == NULL)) |
| 124 | return 0; |
| 125 | if (dma_ops->dma_supported == NULL) |
| 126 | return 1; |
| 127 | return dma_ops->dma_supported(dev, mask); |
| 128 | } |
| 129 | |
| 130 | static inline int dma_set_mask(struct device *dev, u64 dma_mask) |
| 131 | { |
FUJITA Tomonori | 45223c5 | 2009-08-04 19:08:25 +0000 | [diff] [blame] | 132 | struct dma_map_ops *dma_ops = get_dma_ops(dev); |
Anton Blanchard | 33ff910 | 2007-10-16 14:54:33 -0500 | [diff] [blame] | 133 | |
| 134 | if (unlikely(dma_ops == NULL)) |
| 135 | return -EIO; |
| 136 | if (dma_ops->set_dma_mask != NULL) |
| 137 | return dma_ops->set_dma_mask(dev, dma_mask); |
| 138 | if (!dev->dma_mask || !dma_supported(dev, dma_mask)) |
| 139 | return -EIO; |
| 140 | *dev->dma_mask = dma_mask; |
| 141 | return 0; |
| 142 | } |
| 143 | |
| 144 | static inline void *dma_alloc_coherent(struct device *dev, size_t size, |
| 145 | dma_addr_t *dma_handle, gfp_t flag) |
| 146 | { |
FUJITA Tomonori | 45223c5 | 2009-08-04 19:08:25 +0000 | [diff] [blame] | 147 | struct dma_map_ops *dma_ops = get_dma_ops(dev); |
FUJITA Tomonori | 80d3e8a | 2009-08-04 19:08:28 +0000 | [diff] [blame] | 148 | void *cpu_addr; |
Anton Blanchard | 33ff910 | 2007-10-16 14:54:33 -0500 | [diff] [blame] | 149 | |
| 150 | BUG_ON(!dma_ops); |
FUJITA Tomonori | 80d3e8a | 2009-08-04 19:08:28 +0000 | [diff] [blame] | 151 | |
| 152 | cpu_addr = dma_ops->alloc_coherent(dev, size, dma_handle, flag); |
| 153 | |
| 154 | debug_dma_alloc_coherent(dev, size, *dma_handle, cpu_addr); |
| 155 | |
| 156 | return cpu_addr; |
Anton Blanchard | 33ff910 | 2007-10-16 14:54:33 -0500 | [diff] [blame] | 157 | } |
| 158 | |
| 159 | static inline void dma_free_coherent(struct device *dev, size_t size, |
| 160 | void *cpu_addr, dma_addr_t dma_handle) |
| 161 | { |
FUJITA Tomonori | 45223c5 | 2009-08-04 19:08:25 +0000 | [diff] [blame] | 162 | struct dma_map_ops *dma_ops = get_dma_ops(dev); |
Anton Blanchard | 33ff910 | 2007-10-16 14:54:33 -0500 | [diff] [blame] | 163 | |
| 164 | BUG_ON(!dma_ops); |
FUJITA Tomonori | 80d3e8a | 2009-08-04 19:08:28 +0000 | [diff] [blame] | 165 | |
| 166 | debug_dma_free_coherent(dev, size, cpu_addr, dma_handle); |
| 167 | |
Anton Blanchard | 33ff910 | 2007-10-16 14:54:33 -0500 | [diff] [blame] | 168 | dma_ops->free_coherent(dev, size, cpu_addr, dma_handle); |
| 169 | } |
| 170 | |
FUJITA Tomonori | 8d8bb39 | 2008-07-25 19:44:49 -0700 | [diff] [blame] | 171 | static inline int dma_mapping_error(struct device *dev, dma_addr_t dma_addr) |
Stephen Rothwell | 78b0973 | 2005-11-19 01:40:46 +1100 | [diff] [blame] | 172 | { |
FUJITA Tomonori | 4a9a6bf | 2009-08-04 19:08:27 +0000 | [diff] [blame] | 173 | struct dma_map_ops *dma_ops = get_dma_ops(dev); |
| 174 | |
| 175 | if (dma_ops->mapping_error) |
| 176 | return dma_ops->mapping_error(dev, dma_addr); |
| 177 | |
Stephen Rothwell | 78b0973 | 2005-11-19 01:40:46 +1100 | [diff] [blame] | 178 | #ifdef CONFIG_PPC64 |
| 179 | return (dma_addr == DMA_ERROR_CODE); |
| 180 | #else |
| 181 | return 0; |
| 182 | #endif |
| 183 | } |
| 184 | |
FUJITA Tomonori | 9a937c9 | 2009-07-10 10:04:57 +0900 | [diff] [blame] | 185 | static inline bool dma_capable(struct device *dev, dma_addr_t addr, size_t size) |
| 186 | { |
FUJITA Tomonori | 762afb7 | 2009-08-04 19:08:22 +0000 | [diff] [blame] | 187 | #ifdef CONFIG_SWIOTLB |
| 188 | struct dev_archdata *sd = &dev->archdata; |
FUJITA Tomonori | 9a937c9 | 2009-07-10 10:04:57 +0900 | [diff] [blame] | 189 | |
FUJITA Tomonori | 762afb7 | 2009-08-04 19:08:22 +0000 | [diff] [blame] | 190 | if (sd->max_direct_dma_addr && addr + size > sd->max_direct_dma_addr) |
FUJITA Tomonori | 9a937c9 | 2009-07-10 10:04:57 +0900 | [diff] [blame] | 191 | return 0; |
FUJITA Tomonori | 762afb7 | 2009-08-04 19:08:22 +0000 | [diff] [blame] | 192 | #endif |
FUJITA Tomonori | 9a937c9 | 2009-07-10 10:04:57 +0900 | [diff] [blame] | 193 | |
| 194 | if (!dev->dma_mask) |
| 195 | return 0; |
| 196 | |
Jan Beulich | ac2b3e6 | 2009-12-15 16:47:43 -0800 | [diff] [blame] | 197 | return addr + size - 1 <= *dev->dma_mask; |
FUJITA Tomonori | 9a937c9 | 2009-07-10 10:04:57 +0900 | [diff] [blame] | 198 | } |
| 199 | |
FUJITA Tomonori | 8d4f533 | 2009-07-10 10:05:01 +0900 | [diff] [blame] | 200 | static inline dma_addr_t phys_to_dma(struct device *dev, phys_addr_t paddr) |
| 201 | { |
Becky Bruce | 1cebd7a | 2009-09-21 08:26:34 +0000 | [diff] [blame] | 202 | return paddr + get_dma_offset(dev); |
FUJITA Tomonori | 8d4f533 | 2009-07-10 10:05:01 +0900 | [diff] [blame] | 203 | } |
| 204 | |
| 205 | static inline phys_addr_t dma_to_phys(struct device *dev, dma_addr_t daddr) |
| 206 | { |
Becky Bruce | 1cebd7a | 2009-09-21 08:26:34 +0000 | [diff] [blame] | 207 | return daddr - get_dma_offset(dev); |
FUJITA Tomonori | 8d4f533 | 2009-07-10 10:05:01 +0900 | [diff] [blame] | 208 | } |
| 209 | |
Stephen Rothwell | 78b0973 | 2005-11-19 01:40:46 +1100 | [diff] [blame] | 210 | #define dma_alloc_noncoherent(d, s, h, f) dma_alloc_coherent(d, s, h, f) |
| 211 | #define dma_free_noncoherent(d, s, v, h) dma_free_coherent(d, s, v, h) |
| 212 | #ifdef CONFIG_NOT_COHERENT_CACHE |
Ralf Baechle | f67637e | 2006-12-06 20:38:54 -0800 | [diff] [blame] | 213 | #define dma_is_consistent(d, h) (0) |
Stephen Rothwell | 78b0973 | 2005-11-19 01:40:46 +1100 | [diff] [blame] | 214 | #else |
Ralf Baechle | f67637e | 2006-12-06 20:38:54 -0800 | [diff] [blame] | 215 | #define dma_is_consistent(d, h) (1) |
Stephen Rothwell | 78b0973 | 2005-11-19 01:40:46 +1100 | [diff] [blame] | 216 | #endif |
| 217 | |
| 218 | static inline int dma_get_cache_alignment(void) |
| 219 | { |
| 220 | #ifdef CONFIG_PPC64 |
| 221 | /* no easy way to get cache size on all processors, so return |
| 222 | * the maximum possible, to be safe */ |
Ravikiran G Thirumalai | 1fd73c6 | 2006-01-08 01:01:28 -0800 | [diff] [blame] | 223 | return (1 << INTERNODE_CACHE_SHIFT); |
Stephen Rothwell | 78b0973 | 2005-11-19 01:40:46 +1100 | [diff] [blame] | 224 | #else |
| 225 | /* |
| 226 | * Each processor family will define its own L1_CACHE_SHIFT, |
| 227 | * L1_CACHE_BYTES wraps to this, so this is always safe. |
| 228 | */ |
| 229 | return L1_CACHE_BYTES; |
| 230 | #endif |
| 231 | } |
| 232 | |
Ralf Baechle | d3fa72e | 2006-12-06 20:38:56 -0800 | [diff] [blame] | 233 | static inline void dma_cache_sync(struct device *dev, void *vaddr, size_t size, |
Stephen Rothwell | 78b0973 | 2005-11-19 01:40:46 +1100 | [diff] [blame] | 234 | enum dma_data_direction direction) |
| 235 | { |
| 236 | BUG_ON(direction == DMA_NONE); |
| 237 | __dma_sync(vaddr, size, (int)direction); |
| 238 | } |
| 239 | |
Arnd Bergmann | 88ced03 | 2005-12-16 22:43:46 +0100 | [diff] [blame] | 240 | #endif /* __KERNEL__ */ |
Stephen Rothwell | 78b0973 | 2005-11-19 01:40:46 +1100 | [diff] [blame] | 241 | #endif /* _ASM_DMA_MAPPING_H */ |