blob: 88b05400fbc88f0d958f78e6a539c5ef42d711ed [file] [log] [blame]
Eli Cohene126ba92013-07-07 17:25:49 +03001/*
Matthew Finlayb3f63c32016-02-22 18:17:32 +02002 * Copyright (c) 2013-2016, Mellanox Technologies. All rights reserved.
Eli Cohene126ba92013-07-07 17:25:49 +03003 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
Christoph Hellwigadec6402015-08-28 09:27:19 +020033#include <linux/highmem.h>
Eli Cohene126ba92013-07-07 17:25:49 +030034#include <linux/module.h>
Eli Cohene126ba92013-07-07 17:25:49 +030035#include <linux/errno.h>
36#include <linux/pci.h>
37#include <linux/dma-mapping.h>
38#include <linux/slab.h>
39#include <linux/delay.h>
40#include <linux/random.h>
41#include <linux/io-mapping.h>
42#include <linux/mlx5/driver.h>
43#include <linux/debugfs.h>
44
45#include "mlx5_core.h"
46
47enum {
Moshe Lazer0a324f312013-08-14 17:46:48 +030048 CMD_IF_REV = 5,
Eli Cohene126ba92013-07-07 17:25:49 +030049};
50
51enum {
52 CMD_MODE_POLLING,
53 CMD_MODE_EVENTS
54};
55
56enum {
57 NUM_LONG_LISTS = 2,
58 NUM_MED_LISTS = 64,
59 LONG_LIST_SIZE = (2ULL * 1024 * 1024 * 1024 / PAGE_SIZE) * 8 + 16 +
60 MLX5_CMD_DATA_BLOCK_SIZE,
61 MED_LIST_SIZE = 16 + MLX5_CMD_DATA_BLOCK_SIZE,
62};
63
64enum {
65 MLX5_CMD_DELIVERY_STAT_OK = 0x0,
66 MLX5_CMD_DELIVERY_STAT_SIGNAT_ERR = 0x1,
67 MLX5_CMD_DELIVERY_STAT_TOK_ERR = 0x2,
68 MLX5_CMD_DELIVERY_STAT_BAD_BLK_NUM_ERR = 0x3,
69 MLX5_CMD_DELIVERY_STAT_OUT_PTR_ALIGN_ERR = 0x4,
70 MLX5_CMD_DELIVERY_STAT_IN_PTR_ALIGN_ERR = 0x5,
71 MLX5_CMD_DELIVERY_STAT_FW_ERR = 0x6,
72 MLX5_CMD_DELIVERY_STAT_IN_LENGTH_ERR = 0x7,
73 MLX5_CMD_DELIVERY_STAT_OUT_LENGTH_ERR = 0x8,
74 MLX5_CMD_DELIVERY_STAT_RES_FLD_NOT_CLR_ERR = 0x9,
75 MLX5_CMD_DELIVERY_STAT_CMD_DESCR_ERR = 0x10,
76};
77
Eli Cohene126ba92013-07-07 17:25:49 +030078static struct mlx5_cmd_work_ent *alloc_cmd(struct mlx5_cmd *cmd,
79 struct mlx5_cmd_msg *in,
80 struct mlx5_cmd_msg *out,
Eli Cohen746b5582013-10-23 09:53:14 +030081 void *uout, int uout_size,
Eli Cohene126ba92013-07-07 17:25:49 +030082 mlx5_cmd_cbk_t cbk,
83 void *context, int page_queue)
84{
85 gfp_t alloc_flags = cbk ? GFP_ATOMIC : GFP_KERNEL;
86 struct mlx5_cmd_work_ent *ent;
87
88 ent = kzalloc(sizeof(*ent), alloc_flags);
89 if (!ent)
90 return ERR_PTR(-ENOMEM);
91
92 ent->in = in;
93 ent->out = out;
Eli Cohen746b5582013-10-23 09:53:14 +030094 ent->uout = uout;
95 ent->uout_size = uout_size;
Eli Cohene126ba92013-07-07 17:25:49 +030096 ent->callback = cbk;
97 ent->context = context;
98 ent->cmd = cmd;
99 ent->page_queue = page_queue;
100
101 return ent;
102}
103
104static u8 alloc_token(struct mlx5_cmd *cmd)
105{
106 u8 token;
107
108 spin_lock(&cmd->token_lock);
Achiad Shochat4cbdd272015-04-02 17:07:28 +0300109 cmd->token++;
110 if (cmd->token == 0)
111 cmd->token++;
112 token = cmd->token;
Eli Cohene126ba92013-07-07 17:25:49 +0300113 spin_unlock(&cmd->token_lock);
114
115 return token;
116}
117
118static int alloc_ent(struct mlx5_cmd *cmd)
119{
120 unsigned long flags;
121 int ret;
122
123 spin_lock_irqsave(&cmd->alloc_lock, flags);
124 ret = find_first_bit(&cmd->bitmask, cmd->max_reg_cmds);
125 if (ret < cmd->max_reg_cmds)
126 clear_bit(ret, &cmd->bitmask);
127 spin_unlock_irqrestore(&cmd->alloc_lock, flags);
128
129 return ret < cmd->max_reg_cmds ? ret : -ENOMEM;
130}
131
132static void free_ent(struct mlx5_cmd *cmd, int idx)
133{
134 unsigned long flags;
135
136 spin_lock_irqsave(&cmd->alloc_lock, flags);
137 set_bit(idx, &cmd->bitmask);
138 spin_unlock_irqrestore(&cmd->alloc_lock, flags);
139}
140
141static struct mlx5_cmd_layout *get_inst(struct mlx5_cmd *cmd, int idx)
142{
143 return cmd->cmd_buf + (idx << cmd->log_stride);
144}
145
146static u8 xor8_buf(void *buf, int len)
147{
148 u8 *ptr = buf;
149 u8 sum = 0;
150 int i;
151
152 for (i = 0; i < len; i++)
153 sum ^= ptr[i];
154
155 return sum;
156}
157
158static int verify_block_sig(struct mlx5_cmd_prot_block *block)
159{
160 if (xor8_buf(block->rsvd0, sizeof(*block) - sizeof(block->data) - 1) != 0xff)
161 return -EINVAL;
162
163 if (xor8_buf(block, sizeof(*block)) != 0xff)
164 return -EINVAL;
165
166 return 0;
167}
168
Eli Cohenc1868b82013-09-11 16:35:25 +0300169static void calc_block_sig(struct mlx5_cmd_prot_block *block, u8 token,
170 int csum)
Eli Cohene126ba92013-07-07 17:25:49 +0300171{
172 block->token = token;
Eli Cohenc1868b82013-09-11 16:35:25 +0300173 if (csum) {
174 block->ctrl_sig = ~xor8_buf(block->rsvd0, sizeof(*block) -
175 sizeof(block->data) - 2);
176 block->sig = ~xor8_buf(block, sizeof(*block) - 1);
177 }
Eli Cohene126ba92013-07-07 17:25:49 +0300178}
179
Eli Cohenc1868b82013-09-11 16:35:25 +0300180static void calc_chain_sig(struct mlx5_cmd_msg *msg, u8 token, int csum)
Eli Cohene126ba92013-07-07 17:25:49 +0300181{
182 struct mlx5_cmd_mailbox *next = msg->next;
183
184 while (next) {
Eli Cohenc1868b82013-09-11 16:35:25 +0300185 calc_block_sig(next->buf, token, csum);
Eli Cohene126ba92013-07-07 17:25:49 +0300186 next = next->next;
187 }
188}
189
Eli Cohenc1868b82013-09-11 16:35:25 +0300190static void set_signature(struct mlx5_cmd_work_ent *ent, int csum)
Eli Cohene126ba92013-07-07 17:25:49 +0300191{
192 ent->lay->sig = ~xor8_buf(ent->lay, sizeof(*ent->lay));
Eli Cohenc1868b82013-09-11 16:35:25 +0300193 calc_chain_sig(ent->in, ent->token, csum);
194 calc_chain_sig(ent->out, ent->token, csum);
Eli Cohene126ba92013-07-07 17:25:49 +0300195}
196
197static void poll_timeout(struct mlx5_cmd_work_ent *ent)
198{
199 unsigned long poll_end = jiffies + msecs_to_jiffies(MLX5_CMD_TIMEOUT_MSEC + 1000);
200 u8 own;
201
202 do {
203 own = ent->lay->status_own;
204 if (!(own & CMD_OWNER_HW)) {
205 ent->ret = 0;
206 return;
207 }
208 usleep_range(5000, 10000);
209 } while (time_before(jiffies, poll_end));
210
211 ent->ret = -ETIMEDOUT;
212}
213
214static void free_cmd(struct mlx5_cmd_work_ent *ent)
215{
216 kfree(ent);
217}
218
219
220static int verify_signature(struct mlx5_cmd_work_ent *ent)
221{
222 struct mlx5_cmd_mailbox *next = ent->out->next;
223 int err;
224 u8 sig;
225
226 sig = xor8_buf(ent->lay, sizeof(*ent->lay));
227 if (sig != 0xff)
228 return -EINVAL;
229
230 while (next) {
231 err = verify_block_sig(next->buf);
232 if (err)
233 return err;
234
235 next = next->next;
236 }
237
238 return 0;
239}
240
241static void dump_buf(void *buf, int size, int data_only, int offset)
242{
243 __be32 *p = buf;
244 int i;
245
246 for (i = 0; i < size; i += 16) {
247 pr_debug("%03x: %08x %08x %08x %08x\n", offset, be32_to_cpu(p[0]),
248 be32_to_cpu(p[1]), be32_to_cpu(p[2]),
249 be32_to_cpu(p[3]));
250 p += 4;
251 offset += 16;
252 }
253 if (!data_only)
254 pr_debug("\n");
255}
256
Eli Cohen020446e2015-10-08 17:13:58 +0300257enum {
258 MLX5_DRIVER_STATUS_ABORTED = 0xfe,
Majd Dibbiny89d44f02015-10-14 17:43:46 +0300259 MLX5_DRIVER_SYND = 0xbadd00de,
Eli Cohen020446e2015-10-08 17:13:58 +0300260};
261
Majd Dibbiny89d44f02015-10-14 17:43:46 +0300262static int mlx5_internal_err_ret_value(struct mlx5_core_dev *dev, u16 op,
263 u32 *synd, u8 *status)
264{
265 *synd = 0;
266 *status = 0;
267
268 switch (op) {
269 case MLX5_CMD_OP_TEARDOWN_HCA:
270 case MLX5_CMD_OP_DISABLE_HCA:
271 case MLX5_CMD_OP_MANAGE_PAGES:
272 case MLX5_CMD_OP_DESTROY_MKEY:
273 case MLX5_CMD_OP_DESTROY_EQ:
274 case MLX5_CMD_OP_DESTROY_CQ:
275 case MLX5_CMD_OP_DESTROY_QP:
276 case MLX5_CMD_OP_DESTROY_PSV:
277 case MLX5_CMD_OP_DESTROY_SRQ:
278 case MLX5_CMD_OP_DESTROY_XRC_SRQ:
279 case MLX5_CMD_OP_DESTROY_DCT:
280 case MLX5_CMD_OP_DEALLOC_Q_COUNTER:
281 case MLX5_CMD_OP_DEALLOC_PD:
282 case MLX5_CMD_OP_DEALLOC_UAR:
Saeed Mahameed20bb5662016-07-17 02:01:45 +0300283 case MLX5_CMD_OP_DETACH_FROM_MCG:
Majd Dibbiny89d44f02015-10-14 17:43:46 +0300284 case MLX5_CMD_OP_DEALLOC_XRCD:
285 case MLX5_CMD_OP_DEALLOC_TRANSPORT_DOMAIN:
286 case MLX5_CMD_OP_DELETE_VXLAN_UDP_DPORT:
287 case MLX5_CMD_OP_DELETE_L2_TABLE_ENTRY:
288 case MLX5_CMD_OP_DESTROY_TIR:
289 case MLX5_CMD_OP_DESTROY_SQ:
290 case MLX5_CMD_OP_DESTROY_RQ:
291 case MLX5_CMD_OP_DESTROY_RMP:
292 case MLX5_CMD_OP_DESTROY_TIS:
293 case MLX5_CMD_OP_DESTROY_RQT:
294 case MLX5_CMD_OP_DESTROY_FLOW_TABLE:
295 case MLX5_CMD_OP_DESTROY_FLOW_GROUP:
296 case MLX5_CMD_OP_DELETE_FLOW_TABLE_ENTRY:
Amir Vadai9dc0b282016-05-13 12:55:39 +0000297 case MLX5_CMD_OP_DEALLOC_FLOW_COUNTER:
Mohamad Haj Yahia0d834442016-06-30 17:34:38 +0300298 case MLX5_CMD_OP_2ERR_QP:
299 case MLX5_CMD_OP_2RST_QP:
300 case MLX5_CMD_OP_MODIFY_NIC_VPORT_CONTEXT:
301 case MLX5_CMD_OP_MODIFY_FLOW_TABLE:
302 case MLX5_CMD_OP_SET_FLOW_TABLE_ENTRY:
303 case MLX5_CMD_OP_SET_FLOW_TABLE_ROOT:
Majd Dibbiny89d44f02015-10-14 17:43:46 +0300304 return MLX5_CMD_STAT_OK;
305
306 case MLX5_CMD_OP_QUERY_HCA_CAP:
307 case MLX5_CMD_OP_QUERY_ADAPTER:
308 case MLX5_CMD_OP_INIT_HCA:
309 case MLX5_CMD_OP_ENABLE_HCA:
310 case MLX5_CMD_OP_QUERY_PAGES:
311 case MLX5_CMD_OP_SET_HCA_CAP:
312 case MLX5_CMD_OP_QUERY_ISSI:
313 case MLX5_CMD_OP_SET_ISSI:
314 case MLX5_CMD_OP_CREATE_MKEY:
315 case MLX5_CMD_OP_QUERY_MKEY:
316 case MLX5_CMD_OP_QUERY_SPECIAL_CONTEXTS:
317 case MLX5_CMD_OP_PAGE_FAULT_RESUME:
318 case MLX5_CMD_OP_CREATE_EQ:
319 case MLX5_CMD_OP_QUERY_EQ:
320 case MLX5_CMD_OP_GEN_EQE:
321 case MLX5_CMD_OP_CREATE_CQ:
322 case MLX5_CMD_OP_QUERY_CQ:
323 case MLX5_CMD_OP_MODIFY_CQ:
324 case MLX5_CMD_OP_CREATE_QP:
325 case MLX5_CMD_OP_RST2INIT_QP:
326 case MLX5_CMD_OP_INIT2RTR_QP:
327 case MLX5_CMD_OP_RTR2RTS_QP:
328 case MLX5_CMD_OP_RTS2RTS_QP:
329 case MLX5_CMD_OP_SQERR2RTS_QP:
Majd Dibbiny89d44f02015-10-14 17:43:46 +0300330 case MLX5_CMD_OP_QUERY_QP:
331 case MLX5_CMD_OP_SQD_RTS_QP:
332 case MLX5_CMD_OP_INIT2INIT_QP:
333 case MLX5_CMD_OP_CREATE_PSV:
334 case MLX5_CMD_OP_CREATE_SRQ:
335 case MLX5_CMD_OP_QUERY_SRQ:
336 case MLX5_CMD_OP_ARM_RQ:
337 case MLX5_CMD_OP_CREATE_XRC_SRQ:
338 case MLX5_CMD_OP_QUERY_XRC_SRQ:
339 case MLX5_CMD_OP_ARM_XRC_SRQ:
340 case MLX5_CMD_OP_CREATE_DCT:
341 case MLX5_CMD_OP_DRAIN_DCT:
342 case MLX5_CMD_OP_QUERY_DCT:
343 case MLX5_CMD_OP_ARM_DCT_FOR_KEY_VIOLATION:
344 case MLX5_CMD_OP_QUERY_VPORT_STATE:
345 case MLX5_CMD_OP_MODIFY_VPORT_STATE:
346 case MLX5_CMD_OP_QUERY_ESW_VPORT_CONTEXT:
347 case MLX5_CMD_OP_MODIFY_ESW_VPORT_CONTEXT:
348 case MLX5_CMD_OP_QUERY_NIC_VPORT_CONTEXT:
Majd Dibbiny89d44f02015-10-14 17:43:46 +0300349 case MLX5_CMD_OP_QUERY_ROCE_ADDRESS:
350 case MLX5_CMD_OP_SET_ROCE_ADDRESS:
351 case MLX5_CMD_OP_QUERY_HCA_VPORT_CONTEXT:
352 case MLX5_CMD_OP_MODIFY_HCA_VPORT_CONTEXT:
353 case MLX5_CMD_OP_QUERY_HCA_VPORT_GID:
354 case MLX5_CMD_OP_QUERY_HCA_VPORT_PKEY:
355 case MLX5_CMD_OP_QUERY_VPORT_COUNTER:
356 case MLX5_CMD_OP_ALLOC_Q_COUNTER:
357 case MLX5_CMD_OP_QUERY_Q_COUNTER:
358 case MLX5_CMD_OP_ALLOC_PD:
359 case MLX5_CMD_OP_ALLOC_UAR:
360 case MLX5_CMD_OP_CONFIG_INT_MODERATION:
361 case MLX5_CMD_OP_ACCESS_REG:
362 case MLX5_CMD_OP_ATTACH_TO_MCG:
363 case MLX5_CMD_OP_GET_DROPPED_PACKET_LOG:
364 case MLX5_CMD_OP_MAD_IFC:
365 case MLX5_CMD_OP_QUERY_MAD_DEMUX:
366 case MLX5_CMD_OP_SET_MAD_DEMUX:
367 case MLX5_CMD_OP_NOP:
368 case MLX5_CMD_OP_ALLOC_XRCD:
369 case MLX5_CMD_OP_ALLOC_TRANSPORT_DOMAIN:
370 case MLX5_CMD_OP_QUERY_CONG_STATUS:
371 case MLX5_CMD_OP_MODIFY_CONG_STATUS:
372 case MLX5_CMD_OP_QUERY_CONG_PARAMS:
373 case MLX5_CMD_OP_MODIFY_CONG_PARAMS:
374 case MLX5_CMD_OP_QUERY_CONG_STATISTICS:
375 case MLX5_CMD_OP_ADD_VXLAN_UDP_DPORT:
376 case MLX5_CMD_OP_SET_L2_TABLE_ENTRY:
377 case MLX5_CMD_OP_QUERY_L2_TABLE_ENTRY:
378 case MLX5_CMD_OP_CREATE_TIR:
379 case MLX5_CMD_OP_MODIFY_TIR:
380 case MLX5_CMD_OP_QUERY_TIR:
381 case MLX5_CMD_OP_CREATE_SQ:
382 case MLX5_CMD_OP_MODIFY_SQ:
383 case MLX5_CMD_OP_QUERY_SQ:
384 case MLX5_CMD_OP_CREATE_RQ:
385 case MLX5_CMD_OP_MODIFY_RQ:
386 case MLX5_CMD_OP_QUERY_RQ:
387 case MLX5_CMD_OP_CREATE_RMP:
388 case MLX5_CMD_OP_MODIFY_RMP:
389 case MLX5_CMD_OP_QUERY_RMP:
390 case MLX5_CMD_OP_CREATE_TIS:
391 case MLX5_CMD_OP_MODIFY_TIS:
392 case MLX5_CMD_OP_QUERY_TIS:
393 case MLX5_CMD_OP_CREATE_RQT:
394 case MLX5_CMD_OP_MODIFY_RQT:
395 case MLX5_CMD_OP_QUERY_RQT:
Mohamad Haj Yahia0d834442016-06-30 17:34:38 +0300396
Majd Dibbiny89d44f02015-10-14 17:43:46 +0300397 case MLX5_CMD_OP_CREATE_FLOW_TABLE:
398 case MLX5_CMD_OP_QUERY_FLOW_TABLE:
399 case MLX5_CMD_OP_CREATE_FLOW_GROUP:
400 case MLX5_CMD_OP_QUERY_FLOW_GROUP:
Mohamad Haj Yahia0d834442016-06-30 17:34:38 +0300401
Majd Dibbiny89d44f02015-10-14 17:43:46 +0300402 case MLX5_CMD_OP_QUERY_FLOW_TABLE_ENTRY:
Amir Vadai9dc0b282016-05-13 12:55:39 +0000403 case MLX5_CMD_OP_ALLOC_FLOW_COUNTER:
404 case MLX5_CMD_OP_QUERY_FLOW_COUNTER:
Majd Dibbiny89d44f02015-10-14 17:43:46 +0300405 *status = MLX5_DRIVER_STATUS_ABORTED;
406 *synd = MLX5_DRIVER_SYND;
407 return -EIO;
408 default:
409 mlx5_core_err(dev, "Unknown FW command (%d)\n", op);
410 return -EINVAL;
411 }
412}
413
Eli Cohene126ba92013-07-07 17:25:49 +0300414const char *mlx5_command_str(int command)
415{
Amir Vadai42ca5022016-05-13 12:55:38 +0000416#define MLX5_COMMAND_STR_CASE(__cmd) case MLX5_CMD_OP_ ## __cmd: return #__cmd
417
Eli Cohene126ba92013-07-07 17:25:49 +0300418 switch (command) {
Amir Vadai42ca5022016-05-13 12:55:38 +0000419 MLX5_COMMAND_STR_CASE(QUERY_HCA_CAP);
420 MLX5_COMMAND_STR_CASE(QUERY_ADAPTER);
421 MLX5_COMMAND_STR_CASE(INIT_HCA);
422 MLX5_COMMAND_STR_CASE(TEARDOWN_HCA);
423 MLX5_COMMAND_STR_CASE(ENABLE_HCA);
424 MLX5_COMMAND_STR_CASE(DISABLE_HCA);
425 MLX5_COMMAND_STR_CASE(QUERY_PAGES);
426 MLX5_COMMAND_STR_CASE(MANAGE_PAGES);
427 MLX5_COMMAND_STR_CASE(SET_HCA_CAP);
428 MLX5_COMMAND_STR_CASE(QUERY_ISSI);
429 MLX5_COMMAND_STR_CASE(SET_ISSI);
430 MLX5_COMMAND_STR_CASE(CREATE_MKEY);
431 MLX5_COMMAND_STR_CASE(QUERY_MKEY);
432 MLX5_COMMAND_STR_CASE(DESTROY_MKEY);
433 MLX5_COMMAND_STR_CASE(QUERY_SPECIAL_CONTEXTS);
434 MLX5_COMMAND_STR_CASE(PAGE_FAULT_RESUME);
435 MLX5_COMMAND_STR_CASE(CREATE_EQ);
436 MLX5_COMMAND_STR_CASE(DESTROY_EQ);
437 MLX5_COMMAND_STR_CASE(QUERY_EQ);
438 MLX5_COMMAND_STR_CASE(GEN_EQE);
439 MLX5_COMMAND_STR_CASE(CREATE_CQ);
440 MLX5_COMMAND_STR_CASE(DESTROY_CQ);
441 MLX5_COMMAND_STR_CASE(QUERY_CQ);
442 MLX5_COMMAND_STR_CASE(MODIFY_CQ);
443 MLX5_COMMAND_STR_CASE(CREATE_QP);
444 MLX5_COMMAND_STR_CASE(DESTROY_QP);
445 MLX5_COMMAND_STR_CASE(RST2INIT_QP);
446 MLX5_COMMAND_STR_CASE(INIT2RTR_QP);
447 MLX5_COMMAND_STR_CASE(RTR2RTS_QP);
448 MLX5_COMMAND_STR_CASE(RTS2RTS_QP);
449 MLX5_COMMAND_STR_CASE(SQERR2RTS_QP);
450 MLX5_COMMAND_STR_CASE(2ERR_QP);
451 MLX5_COMMAND_STR_CASE(2RST_QP);
452 MLX5_COMMAND_STR_CASE(QUERY_QP);
453 MLX5_COMMAND_STR_CASE(SQD_RTS_QP);
454 MLX5_COMMAND_STR_CASE(INIT2INIT_QP);
455 MLX5_COMMAND_STR_CASE(CREATE_PSV);
456 MLX5_COMMAND_STR_CASE(DESTROY_PSV);
457 MLX5_COMMAND_STR_CASE(CREATE_SRQ);
458 MLX5_COMMAND_STR_CASE(DESTROY_SRQ);
459 MLX5_COMMAND_STR_CASE(QUERY_SRQ);
460 MLX5_COMMAND_STR_CASE(ARM_RQ);
461 MLX5_COMMAND_STR_CASE(CREATE_XRC_SRQ);
462 MLX5_COMMAND_STR_CASE(DESTROY_XRC_SRQ);
463 MLX5_COMMAND_STR_CASE(QUERY_XRC_SRQ);
464 MLX5_COMMAND_STR_CASE(ARM_XRC_SRQ);
465 MLX5_COMMAND_STR_CASE(CREATE_DCT);
466 MLX5_COMMAND_STR_CASE(DESTROY_DCT);
467 MLX5_COMMAND_STR_CASE(DRAIN_DCT);
468 MLX5_COMMAND_STR_CASE(QUERY_DCT);
469 MLX5_COMMAND_STR_CASE(ARM_DCT_FOR_KEY_VIOLATION);
470 MLX5_COMMAND_STR_CASE(QUERY_VPORT_STATE);
471 MLX5_COMMAND_STR_CASE(MODIFY_VPORT_STATE);
472 MLX5_COMMAND_STR_CASE(QUERY_ESW_VPORT_CONTEXT);
473 MLX5_COMMAND_STR_CASE(MODIFY_ESW_VPORT_CONTEXT);
474 MLX5_COMMAND_STR_CASE(QUERY_NIC_VPORT_CONTEXT);
475 MLX5_COMMAND_STR_CASE(MODIFY_NIC_VPORT_CONTEXT);
476 MLX5_COMMAND_STR_CASE(QUERY_ROCE_ADDRESS);
477 MLX5_COMMAND_STR_CASE(SET_ROCE_ADDRESS);
478 MLX5_COMMAND_STR_CASE(QUERY_HCA_VPORT_CONTEXT);
479 MLX5_COMMAND_STR_CASE(MODIFY_HCA_VPORT_CONTEXT);
480 MLX5_COMMAND_STR_CASE(QUERY_HCA_VPORT_GID);
481 MLX5_COMMAND_STR_CASE(QUERY_HCA_VPORT_PKEY);
482 MLX5_COMMAND_STR_CASE(QUERY_VPORT_COUNTER);
483 MLX5_COMMAND_STR_CASE(ALLOC_Q_COUNTER);
484 MLX5_COMMAND_STR_CASE(DEALLOC_Q_COUNTER);
485 MLX5_COMMAND_STR_CASE(QUERY_Q_COUNTER);
486 MLX5_COMMAND_STR_CASE(ALLOC_PD);
487 MLX5_COMMAND_STR_CASE(DEALLOC_PD);
488 MLX5_COMMAND_STR_CASE(ALLOC_UAR);
489 MLX5_COMMAND_STR_CASE(DEALLOC_UAR);
490 MLX5_COMMAND_STR_CASE(CONFIG_INT_MODERATION);
491 MLX5_COMMAND_STR_CASE(ACCESS_REG);
492 MLX5_COMMAND_STR_CASE(ATTACH_TO_MCG);
Saeed Mahameed20bb5662016-07-17 02:01:45 +0300493 MLX5_COMMAND_STR_CASE(DETACH_FROM_MCG);
Amir Vadai42ca5022016-05-13 12:55:38 +0000494 MLX5_COMMAND_STR_CASE(GET_DROPPED_PACKET_LOG);
495 MLX5_COMMAND_STR_CASE(MAD_IFC);
496 MLX5_COMMAND_STR_CASE(QUERY_MAD_DEMUX);
497 MLX5_COMMAND_STR_CASE(SET_MAD_DEMUX);
498 MLX5_COMMAND_STR_CASE(NOP);
499 MLX5_COMMAND_STR_CASE(ALLOC_XRCD);
500 MLX5_COMMAND_STR_CASE(DEALLOC_XRCD);
501 MLX5_COMMAND_STR_CASE(ALLOC_TRANSPORT_DOMAIN);
502 MLX5_COMMAND_STR_CASE(DEALLOC_TRANSPORT_DOMAIN);
503 MLX5_COMMAND_STR_CASE(QUERY_CONG_STATUS);
504 MLX5_COMMAND_STR_CASE(MODIFY_CONG_STATUS);
505 MLX5_COMMAND_STR_CASE(QUERY_CONG_PARAMS);
506 MLX5_COMMAND_STR_CASE(MODIFY_CONG_PARAMS);
507 MLX5_COMMAND_STR_CASE(QUERY_CONG_STATISTICS);
508 MLX5_COMMAND_STR_CASE(ADD_VXLAN_UDP_DPORT);
509 MLX5_COMMAND_STR_CASE(DELETE_VXLAN_UDP_DPORT);
510 MLX5_COMMAND_STR_CASE(SET_L2_TABLE_ENTRY);
511 MLX5_COMMAND_STR_CASE(QUERY_L2_TABLE_ENTRY);
512 MLX5_COMMAND_STR_CASE(DELETE_L2_TABLE_ENTRY);
513 MLX5_COMMAND_STR_CASE(SET_WOL_ROL);
514 MLX5_COMMAND_STR_CASE(QUERY_WOL_ROL);
515 MLX5_COMMAND_STR_CASE(CREATE_TIR);
516 MLX5_COMMAND_STR_CASE(MODIFY_TIR);
517 MLX5_COMMAND_STR_CASE(DESTROY_TIR);
518 MLX5_COMMAND_STR_CASE(QUERY_TIR);
519 MLX5_COMMAND_STR_CASE(CREATE_SQ);
520 MLX5_COMMAND_STR_CASE(MODIFY_SQ);
521 MLX5_COMMAND_STR_CASE(DESTROY_SQ);
522 MLX5_COMMAND_STR_CASE(QUERY_SQ);
523 MLX5_COMMAND_STR_CASE(CREATE_RQ);
524 MLX5_COMMAND_STR_CASE(MODIFY_RQ);
525 MLX5_COMMAND_STR_CASE(DESTROY_RQ);
526 MLX5_COMMAND_STR_CASE(QUERY_RQ);
527 MLX5_COMMAND_STR_CASE(CREATE_RMP);
528 MLX5_COMMAND_STR_CASE(MODIFY_RMP);
529 MLX5_COMMAND_STR_CASE(DESTROY_RMP);
530 MLX5_COMMAND_STR_CASE(QUERY_RMP);
531 MLX5_COMMAND_STR_CASE(CREATE_TIS);
532 MLX5_COMMAND_STR_CASE(MODIFY_TIS);
533 MLX5_COMMAND_STR_CASE(DESTROY_TIS);
534 MLX5_COMMAND_STR_CASE(QUERY_TIS);
535 MLX5_COMMAND_STR_CASE(CREATE_RQT);
536 MLX5_COMMAND_STR_CASE(MODIFY_RQT);
537 MLX5_COMMAND_STR_CASE(DESTROY_RQT);
538 MLX5_COMMAND_STR_CASE(QUERY_RQT);
539 MLX5_COMMAND_STR_CASE(SET_FLOW_TABLE_ROOT);
540 MLX5_COMMAND_STR_CASE(CREATE_FLOW_TABLE);
541 MLX5_COMMAND_STR_CASE(DESTROY_FLOW_TABLE);
542 MLX5_COMMAND_STR_CASE(QUERY_FLOW_TABLE);
543 MLX5_COMMAND_STR_CASE(CREATE_FLOW_GROUP);
544 MLX5_COMMAND_STR_CASE(DESTROY_FLOW_GROUP);
545 MLX5_COMMAND_STR_CASE(QUERY_FLOW_GROUP);
546 MLX5_COMMAND_STR_CASE(SET_FLOW_TABLE_ENTRY);
547 MLX5_COMMAND_STR_CASE(QUERY_FLOW_TABLE_ENTRY);
548 MLX5_COMMAND_STR_CASE(DELETE_FLOW_TABLE_ENTRY);
Amir Vadai9dc0b282016-05-13 12:55:39 +0000549 MLX5_COMMAND_STR_CASE(ALLOC_FLOW_COUNTER);
550 MLX5_COMMAND_STR_CASE(DEALLOC_FLOW_COUNTER);
551 MLX5_COMMAND_STR_CASE(QUERY_FLOW_COUNTER);
Eli Cohen5be1ea82016-06-27 12:08:32 +0300552 MLX5_COMMAND_STR_CASE(MODIFY_FLOW_TABLE);
Eli Cohene126ba92013-07-07 17:25:49 +0300553 default: return "unknown command opcode";
554 }
555}
556
557static void dump_command(struct mlx5_core_dev *dev,
558 struct mlx5_cmd_work_ent *ent, int input)
559{
560 u16 op = be16_to_cpu(((struct mlx5_inbox_hdr *)(ent->lay->in))->opcode);
561 struct mlx5_cmd_msg *msg = input ? ent->in : ent->out;
562 struct mlx5_cmd_mailbox *next = msg->next;
563 int data_only;
Jack Morgensteinf241e742014-07-28 23:30:23 +0300564 u32 offset = 0;
Eli Cohene126ba92013-07-07 17:25:49 +0300565 int dump_len;
566
567 data_only = !!(mlx5_core_debug_mask & (1 << MLX5_CMD_DATA));
568
569 if (data_only)
570 mlx5_core_dbg_mask(dev, 1 << MLX5_CMD_DATA,
571 "dump command data %s(0x%x) %s\n",
572 mlx5_command_str(op), op,
573 input ? "INPUT" : "OUTPUT");
574 else
575 mlx5_core_dbg(dev, "dump command %s(0x%x) %s\n",
576 mlx5_command_str(op), op,
577 input ? "INPUT" : "OUTPUT");
578
579 if (data_only) {
580 if (input) {
581 dump_buf(ent->lay->in, sizeof(ent->lay->in), 1, offset);
582 offset += sizeof(ent->lay->in);
583 } else {
584 dump_buf(ent->lay->out, sizeof(ent->lay->out), 1, offset);
585 offset += sizeof(ent->lay->out);
586 }
587 } else {
588 dump_buf(ent->lay, sizeof(*ent->lay), 0, offset);
589 offset += sizeof(*ent->lay);
590 }
591
592 while (next && offset < msg->len) {
593 if (data_only) {
594 dump_len = min_t(int, MLX5_CMD_DATA_BLOCK_SIZE, msg->len - offset);
595 dump_buf(next->buf, dump_len, 1, offset);
596 offset += MLX5_CMD_DATA_BLOCK_SIZE;
597 } else {
598 mlx5_core_dbg(dev, "command block:\n");
599 dump_buf(next->buf, sizeof(struct mlx5_cmd_prot_block), 0, offset);
600 offset += sizeof(struct mlx5_cmd_prot_block);
601 }
602 next = next->next;
603 }
604
605 if (data_only)
606 pr_debug("\n");
607}
608
Mohamad Haj Yahia65ee6702016-06-30 17:34:43 +0300609static u16 msg_to_opcode(struct mlx5_cmd_msg *in)
610{
611 struct mlx5_inbox_hdr *hdr = (struct mlx5_inbox_hdr *)(in->first.data);
612
613 return be16_to_cpu(hdr->opcode);
614}
615
616static void cb_timeout_handler(struct work_struct *work)
617{
618 struct delayed_work *dwork = container_of(work, struct delayed_work,
619 work);
620 struct mlx5_cmd_work_ent *ent = container_of(dwork,
621 struct mlx5_cmd_work_ent,
622 cb_timeout_work);
623 struct mlx5_core_dev *dev = container_of(ent->cmd, struct mlx5_core_dev,
624 cmd);
625
626 ent->ret = -ETIMEDOUT;
627 mlx5_core_warn(dev, "%s(0x%x) timeout. Will cause a leak of a command resource\n",
628 mlx5_command_str(msg_to_opcode(ent->in)),
629 msg_to_opcode(ent->in));
630 mlx5_cmd_comp_handler(dev, 1UL << ent->idx);
631}
632
Eli Cohene126ba92013-07-07 17:25:49 +0300633static void cmd_work_handler(struct work_struct *work)
634{
635 struct mlx5_cmd_work_ent *ent = container_of(work, struct mlx5_cmd_work_ent, work);
636 struct mlx5_cmd *cmd = ent->cmd;
637 struct mlx5_core_dev *dev = container_of(cmd, struct mlx5_core_dev, cmd);
Mohamad Haj Yahia65ee6702016-06-30 17:34:43 +0300638 unsigned long cb_timeout = msecs_to_jiffies(MLX5_CMD_TIMEOUT_MSEC);
Eli Cohene126ba92013-07-07 17:25:49 +0300639 struct mlx5_cmd_layout *lay;
640 struct semaphore *sem;
Eli Cohen020446e2015-10-08 17:13:58 +0300641 unsigned long flags;
Eli Cohene126ba92013-07-07 17:25:49 +0300642
643 sem = ent->page_queue ? &cmd->pages_sem : &cmd->sem;
644 down(sem);
645 if (!ent->page_queue) {
646 ent->idx = alloc_ent(cmd);
647 if (ent->idx < 0) {
648 mlx5_core_err(dev, "failed to allocate command entry\n");
649 up(sem);
650 return;
651 }
652 } else {
653 ent->idx = cmd->max_reg_cmds;
Eli Cohen020446e2015-10-08 17:13:58 +0300654 spin_lock_irqsave(&cmd->alloc_lock, flags);
655 clear_bit(ent->idx, &cmd->bitmask);
656 spin_unlock_irqrestore(&cmd->alloc_lock, flags);
Eli Cohene126ba92013-07-07 17:25:49 +0300657 }
658
659 ent->token = alloc_token(cmd);
660 cmd->ent_arr[ent->idx] = ent;
661 lay = get_inst(cmd, ent->idx);
662 ent->lay = lay;
663 memset(lay, 0, sizeof(*lay));
664 memcpy(lay->in, ent->in->first.data, sizeof(lay->in));
Eli Cohen746b5582013-10-23 09:53:14 +0300665 ent->op = be32_to_cpu(lay->in[0]) >> 16;
Eli Cohene126ba92013-07-07 17:25:49 +0300666 if (ent->in->next)
667 lay->in_ptr = cpu_to_be64(ent->in->next->dma);
668 lay->inlen = cpu_to_be32(ent->in->len);
669 if (ent->out->next)
670 lay->out_ptr = cpu_to_be64(ent->out->next->dma);
671 lay->outlen = cpu_to_be32(ent->out->len);
672 lay->type = MLX5_PCI_CMD_XPORT;
673 lay->token = ent->token;
674 lay->status_own = CMD_OWNER_HW;
Eli Cohenc1868b82013-09-11 16:35:25 +0300675 set_signature(ent, !cmd->checksum_disabled);
Eli Cohene126ba92013-07-07 17:25:49 +0300676 dump_command(dev, ent, 1);
Thomas Gleixner14a70042014-07-16 21:04:44 +0000677 ent->ts1 = ktime_get_ns();
Eli Cohene126ba92013-07-07 17:25:49 +0300678
Mohamad Haj Yahia65ee6702016-06-30 17:34:43 +0300679 if (ent->callback)
680 schedule_delayed_work(&ent->cb_timeout_work, cb_timeout);
681
Eli Cohene126ba92013-07-07 17:25:49 +0300682 /* ring doorbell after the descriptor is valid */
Ira Gusinsky21db5072015-04-02 17:07:27 +0300683 mlx5_core_dbg(dev, "writing 0x%x to command doorbell\n", 1 << ent->idx);
Eli Cohene126ba92013-07-07 17:25:49 +0300684 wmb();
685 iowrite32be(1 << ent->idx, &dev->iseg->cmd_dbell);
Eli Cohene126ba92013-07-07 17:25:49 +0300686 mmiowb();
Ira Gusinsky21db5072015-04-02 17:07:27 +0300687 /* if not in polling don't use ent after this point */
Eli Cohene126ba92013-07-07 17:25:49 +0300688 if (cmd->mode == CMD_MODE_POLLING) {
689 poll_timeout(ent);
690 /* make sure we read the descriptor after ownership is SW */
691 rmb();
692 mlx5_cmd_comp_handler(dev, 1UL << ent->idx);
693 }
694}
695
696static const char *deliv_status_to_str(u8 status)
697{
698 switch (status) {
699 case MLX5_CMD_DELIVERY_STAT_OK:
700 return "no errors";
701 case MLX5_CMD_DELIVERY_STAT_SIGNAT_ERR:
702 return "signature error";
703 case MLX5_CMD_DELIVERY_STAT_TOK_ERR:
704 return "token error";
705 case MLX5_CMD_DELIVERY_STAT_BAD_BLK_NUM_ERR:
706 return "bad block number";
707 case MLX5_CMD_DELIVERY_STAT_OUT_PTR_ALIGN_ERR:
708 return "output pointer not aligned to block size";
709 case MLX5_CMD_DELIVERY_STAT_IN_PTR_ALIGN_ERR:
710 return "input pointer not aligned to block size";
711 case MLX5_CMD_DELIVERY_STAT_FW_ERR:
712 return "firmware internal error";
713 case MLX5_CMD_DELIVERY_STAT_IN_LENGTH_ERR:
714 return "command input length error";
715 case MLX5_CMD_DELIVERY_STAT_OUT_LENGTH_ERR:
716 return "command ouput length error";
717 case MLX5_CMD_DELIVERY_STAT_RES_FLD_NOT_CLR_ERR:
718 return "reserved fields not cleared";
719 case MLX5_CMD_DELIVERY_STAT_CMD_DESCR_ERR:
720 return "bad command descriptor type";
721 default:
722 return "unknown status code";
723 }
724}
725
Eli Cohene126ba92013-07-07 17:25:49 +0300726static int wait_func(struct mlx5_core_dev *dev, struct mlx5_cmd_work_ent *ent)
727{
728 unsigned long timeout = msecs_to_jiffies(MLX5_CMD_TIMEOUT_MSEC);
729 struct mlx5_cmd *cmd = &dev->cmd;
730 int err;
731
732 if (cmd->mode == CMD_MODE_POLLING) {
733 wait_for_completion(&ent->done);
Mohamad Haj Yahia9cba4eb2016-06-30 17:34:42 +0300734 } else if (!wait_for_completion_timeout(&ent->done, timeout)) {
735 ent->ret = -ETIMEDOUT;
736 mlx5_cmd_comp_handler(dev, 1UL << ent->idx);
Eli Cohene126ba92013-07-07 17:25:49 +0300737 }
Mohamad Haj Yahia9cba4eb2016-06-30 17:34:42 +0300738
739 err = ent->ret;
740
Eli Cohene126ba92013-07-07 17:25:49 +0300741 if (err == -ETIMEDOUT) {
742 mlx5_core_warn(dev, "%s(0x%x) timeout. Will cause a leak of a command resource\n",
743 mlx5_command_str(msg_to_opcode(ent->in)),
744 msg_to_opcode(ent->in));
745 }
Joe Perches1a91de22014-05-07 12:52:57 -0700746 mlx5_core_dbg(dev, "err %d, delivery status %s(%d)\n",
747 err, deliv_status_to_str(ent->status), ent->status);
Eli Cohene126ba92013-07-07 17:25:49 +0300748
749 return err;
750}
751
Majd Dibbiny89d44f02015-10-14 17:43:46 +0300752static __be32 *get_synd_ptr(struct mlx5_outbox_hdr *out)
753{
754 return &out->syndrome;
755}
756
757static u8 *get_status_ptr(struct mlx5_outbox_hdr *out)
758{
759 return &out->status;
760}
761
Eli Cohene126ba92013-07-07 17:25:49 +0300762/* Notes:
763 * 1. Callback functions may not sleep
764 * 2. page queue commands do not support asynchrous completion
765 */
766static int mlx5_cmd_invoke(struct mlx5_core_dev *dev, struct mlx5_cmd_msg *in,
Eli Cohen746b5582013-10-23 09:53:14 +0300767 struct mlx5_cmd_msg *out, void *uout, int uout_size,
768 mlx5_cmd_cbk_t callback,
Eli Cohene126ba92013-07-07 17:25:49 +0300769 void *context, int page_queue, u8 *status)
770{
771 struct mlx5_cmd *cmd = &dev->cmd;
772 struct mlx5_cmd_work_ent *ent;
Eli Cohene126ba92013-07-07 17:25:49 +0300773 struct mlx5_cmd_stats *stats;
774 int err = 0;
775 s64 ds;
776 u16 op;
777
778 if (callback && page_queue)
779 return -EINVAL;
780
Eli Cohen746b5582013-10-23 09:53:14 +0300781 ent = alloc_cmd(cmd, in, out, uout, uout_size, callback, context,
782 page_queue);
Eli Cohene126ba92013-07-07 17:25:49 +0300783 if (IS_ERR(ent))
784 return PTR_ERR(ent);
785
786 if (!callback)
787 init_completion(&ent->done);
788
Mohamad Haj Yahia65ee6702016-06-30 17:34:43 +0300789 INIT_DELAYED_WORK(&ent->cb_timeout_work, cb_timeout_handler);
Eli Cohene126ba92013-07-07 17:25:49 +0300790 INIT_WORK(&ent->work, cmd_work_handler);
791 if (page_queue) {
792 cmd_work_handler(&ent->work);
793 } else if (!queue_work(cmd->wq, &ent->work)) {
794 mlx5_core_warn(dev, "failed to queue work\n");
795 err = -ENOMEM;
796 goto out_free;
797 }
798
Mohamad Haj Yahia9cba4eb2016-06-30 17:34:42 +0300799 if (callback)
800 goto out;
Eli Cohene126ba92013-07-07 17:25:49 +0300801
Mohamad Haj Yahia9cba4eb2016-06-30 17:34:42 +0300802 err = wait_func(dev, ent);
803 if (err == -ETIMEDOUT)
804 goto out_free;
805
806 ds = ent->ts2 - ent->ts1;
807 op = be16_to_cpu(((struct mlx5_inbox_hdr *)in->first.data)->opcode);
808 if (op < ARRAY_SIZE(cmd->stats)) {
809 stats = &cmd->stats[op];
810 spin_lock_irq(&stats->lock);
811 stats->sum += ds;
812 ++stats->n;
813 spin_unlock_irq(&stats->lock);
Eli Cohene126ba92013-07-07 17:25:49 +0300814 }
Mohamad Haj Yahia9cba4eb2016-06-30 17:34:42 +0300815 mlx5_core_dbg_mask(dev, 1 << MLX5_CMD_TIME,
816 "fw exec time for %s is %lld nsec\n",
817 mlx5_command_str(op), ds);
818 *status = ent->status;
Eli Cohene126ba92013-07-07 17:25:49 +0300819
820out_free:
821 free_cmd(ent);
822out:
823 return err;
824}
825
826static ssize_t dbg_write(struct file *filp, const char __user *buf,
827 size_t count, loff_t *pos)
828{
829 struct mlx5_core_dev *dev = filp->private_data;
830 struct mlx5_cmd_debug *dbg = &dev->cmd.dbg;
831 char lbuf[3];
832 int err;
833
834 if (!dbg->in_msg || !dbg->out_msg)
835 return -ENOMEM;
836
837 if (copy_from_user(lbuf, buf, sizeof(lbuf)))
Dan Carpenter5e631a02013-07-10 13:58:59 +0300838 return -EFAULT;
Eli Cohene126ba92013-07-07 17:25:49 +0300839
840 lbuf[sizeof(lbuf) - 1] = 0;
841
842 if (strcmp(lbuf, "go"))
843 return -EINVAL;
844
845 err = mlx5_cmd_exec(dev, dbg->in_msg, dbg->inlen, dbg->out_msg, dbg->outlen);
846
847 return err ? err : count;
848}
849
850
851static const struct file_operations fops = {
852 .owner = THIS_MODULE,
853 .open = simple_open,
854 .write = dbg_write,
855};
856
857static int mlx5_copy_to_msg(struct mlx5_cmd_msg *to, void *from, int size)
858{
859 struct mlx5_cmd_prot_block *block;
860 struct mlx5_cmd_mailbox *next;
861 int copy;
862
863 if (!to || !from)
864 return -ENOMEM;
865
866 copy = min_t(int, size, sizeof(to->first.data));
867 memcpy(to->first.data, from, copy);
868 size -= copy;
869 from += copy;
870
871 next = to->next;
872 while (size) {
873 if (!next) {
874 /* this is a BUG */
875 return -ENOMEM;
876 }
877
878 copy = min_t(int, size, MLX5_CMD_DATA_BLOCK_SIZE);
879 block = next->buf;
880 memcpy(block->data, from, copy);
881 from += copy;
882 size -= copy;
883 next = next->next;
884 }
885
886 return 0;
887}
888
889static int mlx5_copy_from_msg(void *to, struct mlx5_cmd_msg *from, int size)
890{
891 struct mlx5_cmd_prot_block *block;
892 struct mlx5_cmd_mailbox *next;
893 int copy;
894
895 if (!to || !from)
896 return -ENOMEM;
897
898 copy = min_t(int, size, sizeof(from->first.data));
899 memcpy(to, from->first.data, copy);
900 size -= copy;
901 to += copy;
902
903 next = from->next;
904 while (size) {
905 if (!next) {
906 /* this is a BUG */
907 return -ENOMEM;
908 }
909
910 copy = min_t(int, size, MLX5_CMD_DATA_BLOCK_SIZE);
911 block = next->buf;
Eli Cohene126ba92013-07-07 17:25:49 +0300912
913 memcpy(to, block->data, copy);
914 to += copy;
915 size -= copy;
916 next = next->next;
917 }
918
919 return 0;
920}
921
922static struct mlx5_cmd_mailbox *alloc_cmd_box(struct mlx5_core_dev *dev,
923 gfp_t flags)
924{
925 struct mlx5_cmd_mailbox *mailbox;
926
927 mailbox = kmalloc(sizeof(*mailbox), flags);
928 if (!mailbox)
929 return ERR_PTR(-ENOMEM);
930
931 mailbox->buf = pci_pool_alloc(dev->cmd.pool, flags,
932 &mailbox->dma);
933 if (!mailbox->buf) {
934 mlx5_core_dbg(dev, "failed allocation\n");
935 kfree(mailbox);
936 return ERR_PTR(-ENOMEM);
937 }
938 memset(mailbox->buf, 0, sizeof(struct mlx5_cmd_prot_block));
939 mailbox->next = NULL;
940
941 return mailbox;
942}
943
944static void free_cmd_box(struct mlx5_core_dev *dev,
945 struct mlx5_cmd_mailbox *mailbox)
946{
947 pci_pool_free(dev->cmd.pool, mailbox->buf, mailbox->dma);
948 kfree(mailbox);
949}
950
951static struct mlx5_cmd_msg *mlx5_alloc_cmd_msg(struct mlx5_core_dev *dev,
952 gfp_t flags, int size)
953{
954 struct mlx5_cmd_mailbox *tmp, *head = NULL;
955 struct mlx5_cmd_prot_block *block;
956 struct mlx5_cmd_msg *msg;
957 int blen;
958 int err;
959 int n;
960 int i;
961
Eli Cohen746b5582013-10-23 09:53:14 +0300962 msg = kzalloc(sizeof(*msg), flags);
Eli Cohene126ba92013-07-07 17:25:49 +0300963 if (!msg)
964 return ERR_PTR(-ENOMEM);
965
966 blen = size - min_t(int, sizeof(msg->first.data), size);
967 n = (blen + MLX5_CMD_DATA_BLOCK_SIZE - 1) / MLX5_CMD_DATA_BLOCK_SIZE;
968
969 for (i = 0; i < n; i++) {
970 tmp = alloc_cmd_box(dev, flags);
971 if (IS_ERR(tmp)) {
972 mlx5_core_warn(dev, "failed allocating block\n");
973 err = PTR_ERR(tmp);
974 goto err_alloc;
975 }
976
977 block = tmp->buf;
978 tmp->next = head;
979 block->next = cpu_to_be64(tmp->next ? tmp->next->dma : 0);
980 block->block_num = cpu_to_be32(n - i - 1);
981 head = tmp;
982 }
983 msg->next = head;
984 msg->len = size;
985 return msg;
986
987err_alloc:
988 while (head) {
989 tmp = head->next;
990 free_cmd_box(dev, head);
991 head = tmp;
992 }
993 kfree(msg);
994
995 return ERR_PTR(err);
996}
997
998static void mlx5_free_cmd_msg(struct mlx5_core_dev *dev,
999 struct mlx5_cmd_msg *msg)
1000{
1001 struct mlx5_cmd_mailbox *head = msg->next;
1002 struct mlx5_cmd_mailbox *next;
1003
1004 while (head) {
1005 next = head->next;
1006 free_cmd_box(dev, head);
1007 head = next;
1008 }
1009 kfree(msg);
1010}
1011
1012static ssize_t data_write(struct file *filp, const char __user *buf,
1013 size_t count, loff_t *pos)
1014{
1015 struct mlx5_core_dev *dev = filp->private_data;
1016 struct mlx5_cmd_debug *dbg = &dev->cmd.dbg;
1017 void *ptr;
1018 int err;
1019
1020 if (*pos != 0)
1021 return -EINVAL;
1022
1023 kfree(dbg->in_msg);
1024 dbg->in_msg = NULL;
1025 dbg->inlen = 0;
1026
1027 ptr = kzalloc(count, GFP_KERNEL);
1028 if (!ptr)
1029 return -ENOMEM;
1030
1031 if (copy_from_user(ptr, buf, count)) {
Dan Carpenter5e631a02013-07-10 13:58:59 +03001032 err = -EFAULT;
Eli Cohene126ba92013-07-07 17:25:49 +03001033 goto out;
1034 }
1035 dbg->in_msg = ptr;
1036 dbg->inlen = count;
1037
1038 *pos = count;
1039
1040 return count;
1041
1042out:
1043 kfree(ptr);
1044 return err;
1045}
1046
1047static ssize_t data_read(struct file *filp, char __user *buf, size_t count,
1048 loff_t *pos)
1049{
1050 struct mlx5_core_dev *dev = filp->private_data;
1051 struct mlx5_cmd_debug *dbg = &dev->cmd.dbg;
1052 int copy;
1053
1054 if (*pos)
1055 return 0;
1056
1057 if (!dbg->out_msg)
1058 return -ENOMEM;
1059
1060 copy = min_t(int, count, dbg->outlen);
1061 if (copy_to_user(buf, dbg->out_msg, copy))
Dan Carpenter5e631a02013-07-10 13:58:59 +03001062 return -EFAULT;
Eli Cohene126ba92013-07-07 17:25:49 +03001063
1064 *pos += copy;
1065
1066 return copy;
1067}
1068
1069static const struct file_operations dfops = {
1070 .owner = THIS_MODULE,
1071 .open = simple_open,
1072 .write = data_write,
1073 .read = data_read,
1074};
1075
1076static ssize_t outlen_read(struct file *filp, char __user *buf, size_t count,
1077 loff_t *pos)
1078{
1079 struct mlx5_core_dev *dev = filp->private_data;
1080 struct mlx5_cmd_debug *dbg = &dev->cmd.dbg;
1081 char outlen[8];
1082 int err;
1083
1084 if (*pos)
1085 return 0;
1086
1087 err = snprintf(outlen, sizeof(outlen), "%d", dbg->outlen);
1088 if (err < 0)
1089 return err;
1090
1091 if (copy_to_user(buf, &outlen, err))
Dan Carpenter5e631a02013-07-10 13:58:59 +03001092 return -EFAULT;
Eli Cohene126ba92013-07-07 17:25:49 +03001093
1094 *pos += err;
1095
1096 return err;
1097}
1098
1099static ssize_t outlen_write(struct file *filp, const char __user *buf,
1100 size_t count, loff_t *pos)
1101{
1102 struct mlx5_core_dev *dev = filp->private_data;
1103 struct mlx5_cmd_debug *dbg = &dev->cmd.dbg;
1104 char outlen_str[8];
1105 int outlen;
1106 void *ptr;
1107 int err;
1108
1109 if (*pos != 0 || count > 6)
1110 return -EINVAL;
1111
1112 kfree(dbg->out_msg);
1113 dbg->out_msg = NULL;
1114 dbg->outlen = 0;
1115
1116 if (copy_from_user(outlen_str, buf, count))
Dan Carpenter5e631a02013-07-10 13:58:59 +03001117 return -EFAULT;
Eli Cohene126ba92013-07-07 17:25:49 +03001118
1119 outlen_str[7] = 0;
1120
1121 err = sscanf(outlen_str, "%d", &outlen);
1122 if (err < 0)
1123 return err;
1124
1125 ptr = kzalloc(outlen, GFP_KERNEL);
1126 if (!ptr)
1127 return -ENOMEM;
1128
1129 dbg->out_msg = ptr;
1130 dbg->outlen = outlen;
1131
1132 *pos = count;
1133
1134 return count;
1135}
1136
1137static const struct file_operations olfops = {
1138 .owner = THIS_MODULE,
1139 .open = simple_open,
1140 .write = outlen_write,
1141 .read = outlen_read,
1142};
1143
1144static void set_wqname(struct mlx5_core_dev *dev)
1145{
1146 struct mlx5_cmd *cmd = &dev->cmd;
1147
1148 snprintf(cmd->wq_name, sizeof(cmd->wq_name), "mlx5_cmd_%s",
1149 dev_name(&dev->pdev->dev));
1150}
1151
1152static void clean_debug_files(struct mlx5_core_dev *dev)
1153{
1154 struct mlx5_cmd_debug *dbg = &dev->cmd.dbg;
1155
1156 if (!mlx5_debugfs_root)
1157 return;
1158
1159 mlx5_cmdif_debugfs_cleanup(dev);
1160 debugfs_remove_recursive(dbg->dbg_root);
1161}
1162
1163static int create_debugfs_files(struct mlx5_core_dev *dev)
1164{
1165 struct mlx5_cmd_debug *dbg = &dev->cmd.dbg;
1166 int err = -ENOMEM;
1167
1168 if (!mlx5_debugfs_root)
1169 return 0;
1170
1171 dbg->dbg_root = debugfs_create_dir("cmd", dev->priv.dbg_root);
1172 if (!dbg->dbg_root)
1173 return err;
1174
1175 dbg->dbg_in = debugfs_create_file("in", 0400, dbg->dbg_root,
1176 dev, &dfops);
1177 if (!dbg->dbg_in)
1178 goto err_dbg;
1179
1180 dbg->dbg_out = debugfs_create_file("out", 0200, dbg->dbg_root,
1181 dev, &dfops);
1182 if (!dbg->dbg_out)
1183 goto err_dbg;
1184
1185 dbg->dbg_outlen = debugfs_create_file("out_len", 0600, dbg->dbg_root,
1186 dev, &olfops);
1187 if (!dbg->dbg_outlen)
1188 goto err_dbg;
1189
1190 dbg->dbg_status = debugfs_create_u8("status", 0600, dbg->dbg_root,
1191 &dbg->status);
1192 if (!dbg->dbg_status)
1193 goto err_dbg;
1194
1195 dbg->dbg_run = debugfs_create_file("run", 0200, dbg->dbg_root, dev, &fops);
1196 if (!dbg->dbg_run)
1197 goto err_dbg;
1198
1199 mlx5_cmdif_debugfs_init(dev);
1200
1201 return 0;
1202
1203err_dbg:
1204 clean_debug_files(dev);
1205 return err;
1206}
1207
Mohamad Haj Yahia9cba4eb2016-06-30 17:34:42 +03001208static void mlx5_cmd_change_mod(struct mlx5_core_dev *dev, int mode)
Eli Cohene126ba92013-07-07 17:25:49 +03001209{
1210 struct mlx5_cmd *cmd = &dev->cmd;
1211 int i;
1212
1213 for (i = 0; i < cmd->max_reg_cmds; i++)
1214 down(&cmd->sem);
Eli Cohene126ba92013-07-07 17:25:49 +03001215 down(&cmd->pages_sem);
1216
Mohamad Haj Yahia9cba4eb2016-06-30 17:34:42 +03001217 cmd->mode = mode;
Eli Cohene126ba92013-07-07 17:25:49 +03001218
1219 up(&cmd->pages_sem);
1220 for (i = 0; i < cmd->max_reg_cmds; i++)
1221 up(&cmd->sem);
1222}
1223
Mohamad Haj Yahia9cba4eb2016-06-30 17:34:42 +03001224void mlx5_cmd_use_events(struct mlx5_core_dev *dev)
1225{
1226 mlx5_cmd_change_mod(dev, CMD_MODE_EVENTS);
1227}
1228
Eli Cohene126ba92013-07-07 17:25:49 +03001229void mlx5_cmd_use_polling(struct mlx5_core_dev *dev)
1230{
Mohamad Haj Yahia9cba4eb2016-06-30 17:34:42 +03001231 mlx5_cmd_change_mod(dev, CMD_MODE_POLLING);
Eli Cohene126ba92013-07-07 17:25:49 +03001232}
1233
Eli Cohen746b5582013-10-23 09:53:14 +03001234static void free_msg(struct mlx5_core_dev *dev, struct mlx5_cmd_msg *msg)
1235{
1236 unsigned long flags;
1237
1238 if (msg->cache) {
1239 spin_lock_irqsave(&msg->cache->lock, flags);
1240 list_add_tail(&msg->list, &msg->cache->head);
1241 spin_unlock_irqrestore(&msg->cache->lock, flags);
1242 } else {
1243 mlx5_free_cmd_msg(dev, msg);
1244 }
1245}
1246
Eli Cohen020446e2015-10-08 17:13:58 +03001247void mlx5_cmd_comp_handler(struct mlx5_core_dev *dev, u64 vec)
Eli Cohene126ba92013-07-07 17:25:49 +03001248{
1249 struct mlx5_cmd *cmd = &dev->cmd;
1250 struct mlx5_cmd_work_ent *ent;
1251 mlx5_cmd_cbk_t callback;
1252 void *context;
1253 int err;
1254 int i;
Eli Cohen746b5582013-10-23 09:53:14 +03001255 s64 ds;
1256 struct mlx5_cmd_stats *stats;
1257 unsigned long flags;
Eli Cohen020446e2015-10-08 17:13:58 +03001258 unsigned long vector;
Eli Cohene126ba92013-07-07 17:25:49 +03001259
Eli Cohen020446e2015-10-08 17:13:58 +03001260 /* there can be at most 32 command queues */
1261 vector = vec & 0xffffffff;
Eli Cohene126ba92013-07-07 17:25:49 +03001262 for (i = 0; i < (1 << cmd->log_sz); i++) {
1263 if (test_bit(i, &vector)) {
Dan Carpenter11940c82013-07-22 11:02:01 +03001264 struct semaphore *sem;
1265
Eli Cohene126ba92013-07-07 17:25:49 +03001266 ent = cmd->ent_arr[i];
Mohamad Haj Yahia65ee6702016-06-30 17:34:43 +03001267 if (ent->callback)
1268 cancel_delayed_work(&ent->cb_timeout_work);
Dan Carpenter11940c82013-07-22 11:02:01 +03001269 if (ent->page_queue)
1270 sem = &cmd->pages_sem;
1271 else
1272 sem = &cmd->sem;
Thomas Gleixner14a70042014-07-16 21:04:44 +00001273 ent->ts2 = ktime_get_ns();
Eli Cohene126ba92013-07-07 17:25:49 +03001274 memcpy(ent->out->first.data, ent->lay->out, sizeof(ent->lay->out));
1275 dump_command(dev, ent, 0);
1276 if (!ent->ret) {
1277 if (!cmd->checksum_disabled)
1278 ent->ret = verify_signature(ent);
1279 else
1280 ent->ret = 0;
Eli Cohen020446e2015-10-08 17:13:58 +03001281 if (vec & MLX5_TRIGGERED_CMD_COMP)
1282 ent->status = MLX5_DRIVER_STATUS_ABORTED;
1283 else
1284 ent->status = ent->lay->status_own >> 1;
1285
Eli Cohene126ba92013-07-07 17:25:49 +03001286 mlx5_core_dbg(dev, "command completed. ret 0x%x, delivery status %s(0x%x)\n",
1287 ent->ret, deliv_status_to_str(ent->status), ent->status);
1288 }
1289 free_ent(cmd, ent->idx);
Eli Cohen020446e2015-10-08 17:13:58 +03001290
Eli Cohene126ba92013-07-07 17:25:49 +03001291 if (ent->callback) {
Thomas Gleixner14a70042014-07-16 21:04:44 +00001292 ds = ent->ts2 - ent->ts1;
Eli Cohen746b5582013-10-23 09:53:14 +03001293 if (ent->op < ARRAY_SIZE(cmd->stats)) {
1294 stats = &cmd->stats[ent->op];
1295 spin_lock_irqsave(&stats->lock, flags);
1296 stats->sum += ds;
1297 ++stats->n;
1298 spin_unlock_irqrestore(&stats->lock, flags);
1299 }
1300
Eli Cohene126ba92013-07-07 17:25:49 +03001301 callback = ent->callback;
1302 context = ent->context;
1303 err = ent->ret;
Saeed Mahameedec22eb52016-07-16 06:28:36 +03001304 if (!err) {
Eli Cohen746b5582013-10-23 09:53:14 +03001305 err = mlx5_copy_from_msg(ent->uout,
1306 ent->out,
1307 ent->uout_size);
Saeed Mahameedec22eb52016-07-16 06:28:36 +03001308 err = err ? err : mlx5_cmd_status_to_err_v2(ent->uout);
1309 }
Eli Cohen746b5582013-10-23 09:53:14 +03001310
1311 mlx5_free_cmd_msg(dev, ent->out);
1312 free_msg(dev, ent->in);
1313
Eli Cohenbe875442015-09-25 10:49:12 +03001314 err = err ? err : ent->status;
Eli Cohene126ba92013-07-07 17:25:49 +03001315 free_cmd(ent);
1316 callback(err, context);
1317 } else {
1318 complete(&ent->done);
1319 }
Dan Carpenter11940c82013-07-22 11:02:01 +03001320 up(sem);
Eli Cohene126ba92013-07-07 17:25:49 +03001321 }
1322 }
1323}
1324EXPORT_SYMBOL(mlx5_cmd_comp_handler);
1325
1326static int status_to_err(u8 status)
1327{
1328 return status ? -1 : 0; /* TBD more meaningful codes */
1329}
1330
Eli Cohen746b5582013-10-23 09:53:14 +03001331static struct mlx5_cmd_msg *alloc_msg(struct mlx5_core_dev *dev, int in_size,
1332 gfp_t gfp)
Eli Cohene126ba92013-07-07 17:25:49 +03001333{
1334 struct mlx5_cmd_msg *msg = ERR_PTR(-ENOMEM);
1335 struct mlx5_cmd *cmd = &dev->cmd;
1336 struct cache_ent *ent = NULL;
1337
1338 if (in_size > MED_LIST_SIZE && in_size <= LONG_LIST_SIZE)
1339 ent = &cmd->cache.large;
1340 else if (in_size > 16 && in_size <= MED_LIST_SIZE)
1341 ent = &cmd->cache.med;
1342
1343 if (ent) {
Eli Cohen746b5582013-10-23 09:53:14 +03001344 spin_lock_irq(&ent->lock);
Eli Cohene126ba92013-07-07 17:25:49 +03001345 if (!list_empty(&ent->head)) {
1346 msg = list_entry(ent->head.next, typeof(*msg), list);
1347 /* For cached lists, we must explicitly state what is
1348 * the real size
1349 */
1350 msg->len = in_size;
1351 list_del(&msg->list);
1352 }
Eli Cohen746b5582013-10-23 09:53:14 +03001353 spin_unlock_irq(&ent->lock);
Eli Cohene126ba92013-07-07 17:25:49 +03001354 }
1355
1356 if (IS_ERR(msg))
Eli Cohen746b5582013-10-23 09:53:14 +03001357 msg = mlx5_alloc_cmd_msg(dev, gfp, in_size);
Eli Cohene126ba92013-07-07 17:25:49 +03001358
1359 return msg;
1360}
1361
Majd Dibbiny89d44f02015-10-14 17:43:46 +03001362static u16 opcode_from_in(struct mlx5_inbox_hdr *in)
1363{
1364 return be16_to_cpu(in->opcode);
1365}
1366
Eli Cohene126ba92013-07-07 17:25:49 +03001367static int is_manage_pages(struct mlx5_inbox_hdr *in)
1368{
1369 return be16_to_cpu(in->opcode) == MLX5_CMD_OP_MANAGE_PAGES;
1370}
1371
Eli Cohen746b5582013-10-23 09:53:14 +03001372static int cmd_exec(struct mlx5_core_dev *dev, void *in, int in_size, void *out,
1373 int out_size, mlx5_cmd_cbk_t callback, void *context)
Eli Cohene126ba92013-07-07 17:25:49 +03001374{
1375 struct mlx5_cmd_msg *inb;
1376 struct mlx5_cmd_msg *outb;
1377 int pages_queue;
Eli Cohen746b5582013-10-23 09:53:14 +03001378 gfp_t gfp;
Eli Cohene126ba92013-07-07 17:25:49 +03001379 int err;
1380 u8 status = 0;
Majd Dibbiny89d44f02015-10-14 17:43:46 +03001381 u32 drv_synd;
1382
1383 if (pci_channel_offline(dev->pdev) ||
1384 dev->state == MLX5_DEVICE_STATE_INTERNAL_ERROR) {
1385 err = mlx5_internal_err_ret_value(dev, opcode_from_in(in), &drv_synd, &status);
1386 *get_synd_ptr(out) = cpu_to_be32(drv_synd);
1387 *get_status_ptr(out) = status;
1388 return err;
1389 }
Eli Cohene126ba92013-07-07 17:25:49 +03001390
1391 pages_queue = is_manage_pages(in);
Eli Cohen746b5582013-10-23 09:53:14 +03001392 gfp = callback ? GFP_ATOMIC : GFP_KERNEL;
Eli Cohene126ba92013-07-07 17:25:49 +03001393
Eli Cohen746b5582013-10-23 09:53:14 +03001394 inb = alloc_msg(dev, in_size, gfp);
Eli Cohene126ba92013-07-07 17:25:49 +03001395 if (IS_ERR(inb)) {
1396 err = PTR_ERR(inb);
1397 return err;
1398 }
1399
1400 err = mlx5_copy_to_msg(inb, in, in_size);
1401 if (err) {
1402 mlx5_core_warn(dev, "err %d\n", err);
1403 goto out_in;
1404 }
1405
Eli Cohen746b5582013-10-23 09:53:14 +03001406 outb = mlx5_alloc_cmd_msg(dev, gfp, out_size);
Eli Cohene126ba92013-07-07 17:25:49 +03001407 if (IS_ERR(outb)) {
1408 err = PTR_ERR(outb);
1409 goto out_in;
1410 }
1411
Eli Cohen746b5582013-10-23 09:53:14 +03001412 err = mlx5_cmd_invoke(dev, inb, outb, out, out_size, callback, context,
1413 pages_queue, &status);
Eli Cohene126ba92013-07-07 17:25:49 +03001414 if (err)
1415 goto out_out;
1416
1417 mlx5_core_dbg(dev, "err %d, status %d\n", err, status);
1418 if (status) {
1419 err = status_to_err(status);
1420 goto out_out;
1421 }
1422
Eli Cohen05e4ecd2015-04-02 17:07:26 +03001423 if (!callback)
1424 err = mlx5_copy_from_msg(out, outb, out_size);
Eli Cohene126ba92013-07-07 17:25:49 +03001425
1426out_out:
Eli Cohen746b5582013-10-23 09:53:14 +03001427 if (!callback)
1428 mlx5_free_cmd_msg(dev, outb);
Eli Cohene126ba92013-07-07 17:25:49 +03001429
1430out_in:
Eli Cohen746b5582013-10-23 09:53:14 +03001431 if (!callback)
1432 free_msg(dev, inb);
Eli Cohene126ba92013-07-07 17:25:49 +03001433 return err;
1434}
Eli Cohen746b5582013-10-23 09:53:14 +03001435
1436int mlx5_cmd_exec(struct mlx5_core_dev *dev, void *in, int in_size, void *out,
1437 int out_size)
1438{
1439 return cmd_exec(dev, in, in_size, out, out_size, NULL, NULL);
1440}
Eli Cohene126ba92013-07-07 17:25:49 +03001441EXPORT_SYMBOL(mlx5_cmd_exec);
1442
Eli Cohen746b5582013-10-23 09:53:14 +03001443int mlx5_cmd_exec_cb(struct mlx5_core_dev *dev, void *in, int in_size,
1444 void *out, int out_size, mlx5_cmd_cbk_t callback,
1445 void *context)
1446{
1447 return cmd_exec(dev, in, in_size, out, out_size, callback, context);
1448}
1449EXPORT_SYMBOL(mlx5_cmd_exec_cb);
1450
Eli Cohene126ba92013-07-07 17:25:49 +03001451static void destroy_msg_cache(struct mlx5_core_dev *dev)
1452{
1453 struct mlx5_cmd *cmd = &dev->cmd;
1454 struct mlx5_cmd_msg *msg;
1455 struct mlx5_cmd_msg *n;
1456
1457 list_for_each_entry_safe(msg, n, &cmd->cache.large.head, list) {
1458 list_del(&msg->list);
1459 mlx5_free_cmd_msg(dev, msg);
1460 }
1461
1462 list_for_each_entry_safe(msg, n, &cmd->cache.med.head, list) {
1463 list_del(&msg->list);
1464 mlx5_free_cmd_msg(dev, msg);
1465 }
1466}
1467
1468static int create_msg_cache(struct mlx5_core_dev *dev)
1469{
1470 struct mlx5_cmd *cmd = &dev->cmd;
1471 struct mlx5_cmd_msg *msg;
1472 int err;
1473 int i;
1474
1475 spin_lock_init(&cmd->cache.large.lock);
1476 INIT_LIST_HEAD(&cmd->cache.large.head);
1477 spin_lock_init(&cmd->cache.med.lock);
1478 INIT_LIST_HEAD(&cmd->cache.med.head);
1479
1480 for (i = 0; i < NUM_LONG_LISTS; i++) {
1481 msg = mlx5_alloc_cmd_msg(dev, GFP_KERNEL, LONG_LIST_SIZE);
1482 if (IS_ERR(msg)) {
1483 err = PTR_ERR(msg);
1484 goto ex_err;
1485 }
1486 msg->cache = &cmd->cache.large;
1487 list_add_tail(&msg->list, &cmd->cache.large.head);
1488 }
1489
1490 for (i = 0; i < NUM_MED_LISTS; i++) {
1491 msg = mlx5_alloc_cmd_msg(dev, GFP_KERNEL, MED_LIST_SIZE);
1492 if (IS_ERR(msg)) {
1493 err = PTR_ERR(msg);
1494 goto ex_err;
1495 }
1496 msg->cache = &cmd->cache.med;
1497 list_add_tail(&msg->list, &cmd->cache.med.head);
1498 }
1499
1500 return 0;
1501
1502ex_err:
1503 destroy_msg_cache(dev);
1504 return err;
1505}
1506
Eli Cohen64599cc2015-04-02 17:07:25 +03001507static int alloc_cmd_page(struct mlx5_core_dev *dev, struct mlx5_cmd *cmd)
1508{
1509 struct device *ddev = &dev->pdev->dev;
1510
1511 cmd->cmd_alloc_buf = dma_zalloc_coherent(ddev, MLX5_ADAPTER_PAGE_SIZE,
1512 &cmd->alloc_dma, GFP_KERNEL);
1513 if (!cmd->cmd_alloc_buf)
1514 return -ENOMEM;
1515
1516 /* make sure it is aligned to 4K */
1517 if (!((uintptr_t)cmd->cmd_alloc_buf & (MLX5_ADAPTER_PAGE_SIZE - 1))) {
1518 cmd->cmd_buf = cmd->cmd_alloc_buf;
1519 cmd->dma = cmd->alloc_dma;
1520 cmd->alloc_size = MLX5_ADAPTER_PAGE_SIZE;
1521 return 0;
1522 }
1523
1524 dma_free_coherent(ddev, MLX5_ADAPTER_PAGE_SIZE, cmd->cmd_alloc_buf,
1525 cmd->alloc_dma);
1526 cmd->cmd_alloc_buf = dma_zalloc_coherent(ddev,
1527 2 * MLX5_ADAPTER_PAGE_SIZE - 1,
1528 &cmd->alloc_dma, GFP_KERNEL);
1529 if (!cmd->cmd_alloc_buf)
1530 return -ENOMEM;
1531
1532 cmd->cmd_buf = PTR_ALIGN(cmd->cmd_alloc_buf, MLX5_ADAPTER_PAGE_SIZE);
1533 cmd->dma = ALIGN(cmd->alloc_dma, MLX5_ADAPTER_PAGE_SIZE);
1534 cmd->alloc_size = 2 * MLX5_ADAPTER_PAGE_SIZE - 1;
1535 return 0;
1536}
1537
1538static void free_cmd_page(struct mlx5_core_dev *dev, struct mlx5_cmd *cmd)
1539{
1540 struct device *ddev = &dev->pdev->dev;
1541
1542 dma_free_coherent(ddev, cmd->alloc_size, cmd->cmd_alloc_buf,
1543 cmd->alloc_dma);
1544}
1545
Eli Cohene126ba92013-07-07 17:25:49 +03001546int mlx5_cmd_init(struct mlx5_core_dev *dev)
1547{
1548 int size = sizeof(struct mlx5_cmd_prot_block);
1549 int align = roundup_pow_of_two(size);
1550 struct mlx5_cmd *cmd = &dev->cmd;
1551 u32 cmd_h, cmd_l;
1552 u16 cmd_if_rev;
1553 int err;
1554 int i;
1555
Majd Dibbinya31208b2015-09-25 10:49:14 +03001556 memset(cmd, 0, sizeof(*cmd));
Eli Cohene126ba92013-07-07 17:25:49 +03001557 cmd_if_rev = cmdif_rev(dev);
1558 if (cmd_if_rev != CMD_IF_REV) {
1559 dev_err(&dev->pdev->dev,
1560 "Driver cmdif rev(%d) differs from firmware's(%d)\n",
1561 CMD_IF_REV, cmd_if_rev);
1562 return -EINVAL;
1563 }
1564
1565 cmd->pool = pci_pool_create("mlx5_cmd", dev->pdev, size, align, 0);
1566 if (!cmd->pool)
1567 return -ENOMEM;
1568
Eli Cohen64599cc2015-04-02 17:07:25 +03001569 err = alloc_cmd_page(dev, cmd);
1570 if (err)
Eli Cohene126ba92013-07-07 17:25:49 +03001571 goto err_free_pool;
Eli Cohene126ba92013-07-07 17:25:49 +03001572
1573 cmd_l = ioread32be(&dev->iseg->cmdq_addr_l_sz) & 0xff;
1574 cmd->log_sz = cmd_l >> 4 & 0xf;
1575 cmd->log_stride = cmd_l & 0xf;
1576 if (1 << cmd->log_sz > MLX5_MAX_COMMANDS) {
1577 dev_err(&dev->pdev->dev, "firmware reports too many outstanding commands %d\n",
1578 1 << cmd->log_sz);
1579 err = -EINVAL;
Eli Cohen64599cc2015-04-02 17:07:25 +03001580 goto err_free_page;
Eli Cohene126ba92013-07-07 17:25:49 +03001581 }
1582
Eli Cohen2d446d12014-12-02 12:26:13 +02001583 if (cmd->log_sz + cmd->log_stride > MLX5_ADAPTER_PAGE_SHIFT) {
Eli Cohene126ba92013-07-07 17:25:49 +03001584 dev_err(&dev->pdev->dev, "command queue size overflow\n");
1585 err = -EINVAL;
Eli Cohen64599cc2015-04-02 17:07:25 +03001586 goto err_free_page;
Eli Cohene126ba92013-07-07 17:25:49 +03001587 }
1588
Eli Cohenc1868b82013-09-11 16:35:25 +03001589 cmd->checksum_disabled = 1;
Eli Cohene126ba92013-07-07 17:25:49 +03001590 cmd->max_reg_cmds = (1 << cmd->log_sz) - 1;
1591 cmd->bitmask = (1 << cmd->max_reg_cmds) - 1;
1592
1593 cmd->cmdif_rev = ioread32be(&dev->iseg->cmdif_rev_fw_sub) >> 16;
1594 if (cmd->cmdif_rev > CMD_IF_REV) {
1595 dev_err(&dev->pdev->dev, "driver does not support command interface version. driver %d, firmware %d\n",
1596 CMD_IF_REV, cmd->cmdif_rev);
1597 err = -ENOTSUPP;
Eli Cohen64599cc2015-04-02 17:07:25 +03001598 goto err_free_page;
Eli Cohene126ba92013-07-07 17:25:49 +03001599 }
1600
1601 spin_lock_init(&cmd->alloc_lock);
1602 spin_lock_init(&cmd->token_lock);
1603 for (i = 0; i < ARRAY_SIZE(cmd->stats); i++)
1604 spin_lock_init(&cmd->stats[i].lock);
1605
1606 sema_init(&cmd->sem, cmd->max_reg_cmds);
1607 sema_init(&cmd->pages_sem, 1);
1608
1609 cmd_h = (u32)((u64)(cmd->dma) >> 32);
1610 cmd_l = (u32)(cmd->dma);
1611 if (cmd_l & 0xfff) {
1612 dev_err(&dev->pdev->dev, "invalid command queue address\n");
1613 err = -ENOMEM;
Eli Cohen64599cc2015-04-02 17:07:25 +03001614 goto err_free_page;
Eli Cohene126ba92013-07-07 17:25:49 +03001615 }
1616
1617 iowrite32be(cmd_h, &dev->iseg->cmdq_addr_h);
1618 iowrite32be(cmd_l, &dev->iseg->cmdq_addr_l_sz);
1619
1620 /* Make sure firmware sees the complete address before we proceed */
1621 wmb();
1622
1623 mlx5_core_dbg(dev, "descriptor at dma 0x%llx\n", (unsigned long long)(cmd->dma));
1624
1625 cmd->mode = CMD_MODE_POLLING;
1626
1627 err = create_msg_cache(dev);
1628 if (err) {
1629 dev_err(&dev->pdev->dev, "failed to create command cache\n");
Eli Cohen64599cc2015-04-02 17:07:25 +03001630 goto err_free_page;
Eli Cohene126ba92013-07-07 17:25:49 +03001631 }
1632
1633 set_wqname(dev);
1634 cmd->wq = create_singlethread_workqueue(cmd->wq_name);
1635 if (!cmd->wq) {
1636 dev_err(&dev->pdev->dev, "failed to create command workqueue\n");
1637 err = -ENOMEM;
1638 goto err_cache;
1639 }
1640
1641 err = create_debugfs_files(dev);
1642 if (err) {
1643 err = -ENOMEM;
1644 goto err_wq;
1645 }
1646
1647 return 0;
1648
1649err_wq:
1650 destroy_workqueue(cmd->wq);
1651
1652err_cache:
1653 destroy_msg_cache(dev);
1654
Eli Cohen64599cc2015-04-02 17:07:25 +03001655err_free_page:
1656 free_cmd_page(dev, cmd);
Eli Cohene126ba92013-07-07 17:25:49 +03001657
1658err_free_pool:
1659 pci_pool_destroy(cmd->pool);
1660
1661 return err;
1662}
1663EXPORT_SYMBOL(mlx5_cmd_init);
1664
1665void mlx5_cmd_cleanup(struct mlx5_core_dev *dev)
1666{
1667 struct mlx5_cmd *cmd = &dev->cmd;
1668
1669 clean_debug_files(dev);
1670 destroy_workqueue(cmd->wq);
1671 destroy_msg_cache(dev);
Eli Cohen64599cc2015-04-02 17:07:25 +03001672 free_cmd_page(dev, cmd);
Eli Cohene126ba92013-07-07 17:25:49 +03001673 pci_pool_destroy(cmd->pool);
1674}
1675EXPORT_SYMBOL(mlx5_cmd_cleanup);
1676
1677static const char *cmd_status_str(u8 status)
1678{
1679 switch (status) {
1680 case MLX5_CMD_STAT_OK:
1681 return "OK";
1682 case MLX5_CMD_STAT_INT_ERR:
1683 return "internal error";
1684 case MLX5_CMD_STAT_BAD_OP_ERR:
1685 return "bad operation";
1686 case MLX5_CMD_STAT_BAD_PARAM_ERR:
1687 return "bad parameter";
1688 case MLX5_CMD_STAT_BAD_SYS_STATE_ERR:
1689 return "bad system state";
1690 case MLX5_CMD_STAT_BAD_RES_ERR:
1691 return "bad resource";
1692 case MLX5_CMD_STAT_RES_BUSY:
1693 return "resource busy";
1694 case MLX5_CMD_STAT_LIM_ERR:
1695 return "limits exceeded";
1696 case MLX5_CMD_STAT_BAD_RES_STATE_ERR:
1697 return "bad resource state";
1698 case MLX5_CMD_STAT_IX_ERR:
1699 return "bad index";
1700 case MLX5_CMD_STAT_NO_RES_ERR:
1701 return "no resources";
1702 case MLX5_CMD_STAT_BAD_INP_LEN_ERR:
1703 return "bad input length";
1704 case MLX5_CMD_STAT_BAD_OUTP_LEN_ERR:
1705 return "bad output length";
1706 case MLX5_CMD_STAT_BAD_QP_STATE_ERR:
1707 return "bad QP state";
1708 case MLX5_CMD_STAT_BAD_PKT_ERR:
1709 return "bad packet (discarded)";
1710 case MLX5_CMD_STAT_BAD_SIZE_OUTS_CQES_ERR:
1711 return "bad size too many outstanding CQEs";
1712 default:
1713 return "unknown status";
1714 }
1715}
1716
Eli Cohenc7a08ac2014-10-02 12:19:42 +03001717static int cmd_status_to_err(u8 status)
Eli Cohene126ba92013-07-07 17:25:49 +03001718{
Eli Cohenc7a08ac2014-10-02 12:19:42 +03001719 switch (status) {
Eli Cohene126ba92013-07-07 17:25:49 +03001720 case MLX5_CMD_STAT_OK: return 0;
1721 case MLX5_CMD_STAT_INT_ERR: return -EIO;
1722 case MLX5_CMD_STAT_BAD_OP_ERR: return -EINVAL;
1723 case MLX5_CMD_STAT_BAD_PARAM_ERR: return -EINVAL;
1724 case MLX5_CMD_STAT_BAD_SYS_STATE_ERR: return -EIO;
1725 case MLX5_CMD_STAT_BAD_RES_ERR: return -EINVAL;
1726 case MLX5_CMD_STAT_RES_BUSY: return -EBUSY;
Eli Cohen9c865132013-09-11 16:35:33 +03001727 case MLX5_CMD_STAT_LIM_ERR: return -ENOMEM;
Eli Cohene126ba92013-07-07 17:25:49 +03001728 case MLX5_CMD_STAT_BAD_RES_STATE_ERR: return -EINVAL;
1729 case MLX5_CMD_STAT_IX_ERR: return -EINVAL;
1730 case MLX5_CMD_STAT_NO_RES_ERR: return -EAGAIN;
1731 case MLX5_CMD_STAT_BAD_INP_LEN_ERR: return -EIO;
1732 case MLX5_CMD_STAT_BAD_OUTP_LEN_ERR: return -EIO;
1733 case MLX5_CMD_STAT_BAD_QP_STATE_ERR: return -EINVAL;
1734 case MLX5_CMD_STAT_BAD_PKT_ERR: return -EINVAL;
1735 case MLX5_CMD_STAT_BAD_SIZE_OUTS_CQES_ERR: return -EINVAL;
1736 default: return -EIO;
1737 }
1738}
Eli Cohenc7a08ac2014-10-02 12:19:42 +03001739
1740/* this will be available till all the commands use set/get macros */
1741int mlx5_cmd_status_to_err(struct mlx5_outbox_hdr *hdr)
1742{
1743 if (!hdr->status)
1744 return 0;
1745
1746 pr_warn("command failed, status %s(0x%x), syndrome 0x%x\n",
1747 cmd_status_str(hdr->status), hdr->status,
1748 be32_to_cpu(hdr->syndrome));
1749
1750 return cmd_status_to_err(hdr->status);
1751}
Eli Cohenb7755162014-10-02 12:19:44 +03001752
1753int mlx5_cmd_status_to_err_v2(void *ptr)
1754{
1755 u32 syndrome;
1756 u8 status;
1757
1758 status = be32_to_cpu(*(__be32 *)ptr) >> 24;
1759 if (!status)
1760 return 0;
1761
1762 syndrome = be32_to_cpu(*(__be32 *)(ptr + 4));
1763
1764 pr_warn("command failed, status %s(0x%x), syndrome 0x%x\n",
1765 cmd_status_str(status), status, syndrome);
1766
1767 return cmd_status_to_err(status);
1768}