Santosh Shilimkar | fcf6efa | 2010-06-16 22:19:47 +0530 | [diff] [blame] | 1 | /* |
| 2 | * OMAP WakeupGen Source file |
| 3 | * |
| 4 | * OMAP WakeupGen is the interrupt controller extension used along |
| 5 | * with ARM GIC to wake the CPU out from low power states on |
| 6 | * external interrupts. It is responsible for generating wakeup |
| 7 | * event from the incoming interrupts and enable bits. It is |
| 8 | * implemented in MPU always ON power domain. During normal operation, |
| 9 | * WakeupGen delivers external interrupts directly to the GIC. |
| 10 | * |
| 11 | * Copyright (C) 2011 Texas Instruments, Inc. |
| 12 | * Santosh Shilimkar <santosh.shilimkar@ti.com> |
| 13 | * |
| 14 | * This program is free software; you can redistribute it and/or modify |
| 15 | * it under the terms of the GNU General Public License version 2 as |
| 16 | * published by the Free Software Foundation. |
| 17 | */ |
| 18 | |
| 19 | #include <linux/kernel.h> |
| 20 | #include <linux/init.h> |
| 21 | #include <linux/io.h> |
| 22 | #include <linux/irq.h> |
| 23 | #include <linux/platform_device.h> |
| 24 | #include <linux/cpu.h> |
Santosh Shilimkar | 0f3cf2e | 2010-06-16 23:29:31 +0530 | [diff] [blame] | 25 | #include <linux/notifier.h> |
| 26 | #include <linux/cpu_pm.h> |
Santosh Shilimkar | fcf6efa | 2010-06-16 22:19:47 +0530 | [diff] [blame] | 27 | |
| 28 | #include <asm/hardware/gic.h> |
| 29 | |
| 30 | #include <mach/omap-wakeupgen.h> |
Santosh Shilimkar | 0f3cf2e | 2010-06-16 23:29:31 +0530 | [diff] [blame] | 31 | #include <mach/omap-secure.h> |
| 32 | |
| 33 | #include "omap4-sar-layout.h" |
| 34 | #include "common.h" |
Santosh Shilimkar | fcf6efa | 2010-06-16 22:19:47 +0530 | [diff] [blame] | 35 | |
Santosh Shilimkar | 247c445 | 2012-05-09 20:38:35 +0530 | [diff] [blame] | 36 | #define MAX_NR_REG_BANKS 5 |
| 37 | #define MAX_IRQS 160 |
Santosh Shilimkar | fcf6efa | 2010-06-16 22:19:47 +0530 | [diff] [blame] | 38 | #define WKG_MASK_ALL 0x00000000 |
| 39 | #define WKG_UNMASK_ALL 0xffffffff |
| 40 | #define CPU_ENA_OFFSET 0x400 |
| 41 | #define CPU0_ID 0x0 |
| 42 | #define CPU1_ID 0x1 |
Santosh Shilimkar | 247c445 | 2012-05-09 20:38:35 +0530 | [diff] [blame] | 43 | #define OMAP4_NR_BANKS 4 |
| 44 | #define OMAP4_NR_IRQS 128 |
Santosh Shilimkar | fcf6efa | 2010-06-16 22:19:47 +0530 | [diff] [blame] | 45 | |
| 46 | static void __iomem *wakeupgen_base; |
Santosh Shilimkar | 0f3cf2e | 2010-06-16 23:29:31 +0530 | [diff] [blame] | 47 | static void __iomem *sar_base; |
Santosh Shilimkar | fcf6efa | 2010-06-16 22:19:47 +0530 | [diff] [blame] | 48 | static DEFINE_SPINLOCK(wakeupgen_lock); |
| 49 | static unsigned int irq_target_cpu[NR_IRQS]; |
Santosh Shilimkar | 247c445 | 2012-05-09 20:38:35 +0530 | [diff] [blame] | 50 | static unsigned int irq_banks = MAX_NR_REG_BANKS; |
| 51 | static unsigned int max_irqs = MAX_IRQS; |
| 52 | static unsigned int omap_secure_apis; |
Santosh Shilimkar | fcf6efa | 2010-06-16 22:19:47 +0530 | [diff] [blame] | 53 | |
| 54 | /* |
| 55 | * Static helper functions. |
| 56 | */ |
| 57 | static inline u32 wakeupgen_readl(u8 idx, u32 cpu) |
| 58 | { |
| 59 | return __raw_readl(wakeupgen_base + OMAP_WKG_ENB_A_0 + |
| 60 | (cpu * CPU_ENA_OFFSET) + (idx * 4)); |
| 61 | } |
| 62 | |
| 63 | static inline void wakeupgen_writel(u32 val, u8 idx, u32 cpu) |
| 64 | { |
| 65 | __raw_writel(val, wakeupgen_base + OMAP_WKG_ENB_A_0 + |
| 66 | (cpu * CPU_ENA_OFFSET) + (idx * 4)); |
| 67 | } |
| 68 | |
Santosh Shilimkar | 0f3cf2e | 2010-06-16 23:29:31 +0530 | [diff] [blame] | 69 | static inline void sar_writel(u32 val, u32 offset, u8 idx) |
| 70 | { |
| 71 | __raw_writel(val, sar_base + offset + (idx * 4)); |
| 72 | } |
| 73 | |
Santosh Shilimkar | fcf6efa | 2010-06-16 22:19:47 +0530 | [diff] [blame] | 74 | static inline int _wakeupgen_get_irq_info(u32 irq, u32 *bit_posn, u8 *reg_index) |
| 75 | { |
| 76 | unsigned int spi_irq; |
| 77 | |
| 78 | /* |
| 79 | * PPIs and SGIs are not supported. |
| 80 | */ |
| 81 | if (irq < OMAP44XX_IRQ_GIC_START) |
| 82 | return -EINVAL; |
| 83 | |
| 84 | /* |
| 85 | * Subtract the GIC offset. |
| 86 | */ |
| 87 | spi_irq = irq - OMAP44XX_IRQ_GIC_START; |
| 88 | if (spi_irq > MAX_IRQS) { |
| 89 | pr_err("omap wakeupGen: Invalid IRQ%d\n", irq); |
| 90 | return -EINVAL; |
| 91 | } |
| 92 | |
| 93 | /* |
| 94 | * Each WakeupGen register controls 32 interrupt. |
| 95 | * i.e. 1 bit per SPI IRQ |
| 96 | */ |
| 97 | *reg_index = spi_irq >> 5; |
| 98 | *bit_posn = spi_irq %= 32; |
| 99 | |
| 100 | return 0; |
| 101 | } |
| 102 | |
| 103 | static void _wakeupgen_clear(unsigned int irq, unsigned int cpu) |
| 104 | { |
| 105 | u32 val, bit_number; |
| 106 | u8 i; |
| 107 | |
| 108 | if (_wakeupgen_get_irq_info(irq, &bit_number, &i)) |
| 109 | return; |
| 110 | |
| 111 | val = wakeupgen_readl(i, cpu); |
| 112 | val &= ~BIT(bit_number); |
| 113 | wakeupgen_writel(val, i, cpu); |
| 114 | } |
| 115 | |
| 116 | static void _wakeupgen_set(unsigned int irq, unsigned int cpu) |
| 117 | { |
| 118 | u32 val, bit_number; |
| 119 | u8 i; |
| 120 | |
| 121 | if (_wakeupgen_get_irq_info(irq, &bit_number, &i)) |
| 122 | return; |
| 123 | |
| 124 | val = wakeupgen_readl(i, cpu); |
| 125 | val |= BIT(bit_number); |
| 126 | wakeupgen_writel(val, i, cpu); |
| 127 | } |
| 128 | |
Santosh Shilimkar | fcf6efa | 2010-06-16 22:19:47 +0530 | [diff] [blame] | 129 | /* |
| 130 | * Architecture specific Mask extension |
| 131 | */ |
| 132 | static void wakeupgen_mask(struct irq_data *d) |
| 133 | { |
| 134 | unsigned long flags; |
| 135 | |
| 136 | spin_lock_irqsave(&wakeupgen_lock, flags); |
| 137 | _wakeupgen_clear(d->irq, irq_target_cpu[d->irq]); |
| 138 | spin_unlock_irqrestore(&wakeupgen_lock, flags); |
| 139 | } |
| 140 | |
| 141 | /* |
| 142 | * Architecture specific Unmask extension |
| 143 | */ |
| 144 | static void wakeupgen_unmask(struct irq_data *d) |
| 145 | { |
| 146 | unsigned long flags; |
| 147 | |
| 148 | spin_lock_irqsave(&wakeupgen_lock, flags); |
| 149 | _wakeupgen_set(d->irq, irq_target_cpu[d->irq]); |
| 150 | spin_unlock_irqrestore(&wakeupgen_lock, flags); |
| 151 | } |
| 152 | |
Kevin Hilman | bb1dbe7 | 2012-03-06 12:00:25 -0800 | [diff] [blame] | 153 | #ifdef CONFIG_HOTPLUG_CPU |
Santosh Shilimkar | 247c445 | 2012-05-09 20:38:35 +0530 | [diff] [blame] | 154 | static DEFINE_PER_CPU(u32 [MAX_NR_REG_BANKS], irqmasks); |
Kevin Hilman | bb1dbe7 | 2012-03-06 12:00:25 -0800 | [diff] [blame] | 155 | |
| 156 | static void _wakeupgen_save_masks(unsigned int cpu) |
| 157 | { |
| 158 | u8 i; |
| 159 | |
Santosh Shilimkar | 247c445 | 2012-05-09 20:38:35 +0530 | [diff] [blame] | 160 | for (i = 0; i < irq_banks; i++) |
Kevin Hilman | bb1dbe7 | 2012-03-06 12:00:25 -0800 | [diff] [blame] | 161 | per_cpu(irqmasks, cpu)[i] = wakeupgen_readl(i, cpu); |
| 162 | } |
| 163 | |
| 164 | static void _wakeupgen_restore_masks(unsigned int cpu) |
| 165 | { |
| 166 | u8 i; |
| 167 | |
Santosh Shilimkar | 247c445 | 2012-05-09 20:38:35 +0530 | [diff] [blame] | 168 | for (i = 0; i < irq_banks; i++) |
Kevin Hilman | bb1dbe7 | 2012-03-06 12:00:25 -0800 | [diff] [blame] | 169 | wakeupgen_writel(per_cpu(irqmasks, cpu)[i], i, cpu); |
| 170 | } |
| 171 | |
| 172 | static void _wakeupgen_set_all(unsigned int cpu, unsigned int reg) |
| 173 | { |
| 174 | u8 i; |
| 175 | |
Santosh Shilimkar | 247c445 | 2012-05-09 20:38:35 +0530 | [diff] [blame] | 176 | for (i = 0; i < irq_banks; i++) |
Kevin Hilman | bb1dbe7 | 2012-03-06 12:00:25 -0800 | [diff] [blame] | 177 | wakeupgen_writel(reg, i, cpu); |
| 178 | } |
| 179 | |
Santosh Shilimkar | fcf6efa | 2010-06-16 22:19:47 +0530 | [diff] [blame] | 180 | /* |
| 181 | * Mask or unmask all interrupts on given CPU. |
| 182 | * 0 = Mask all interrupts on the 'cpu' |
| 183 | * 1 = Unmask all interrupts on the 'cpu' |
| 184 | * Ensure that the initial mask is maintained. This is faster than |
| 185 | * iterating through GIC registers to arrive at the correct masks. |
| 186 | */ |
| 187 | static void wakeupgen_irqmask_all(unsigned int cpu, unsigned int set) |
| 188 | { |
| 189 | unsigned long flags; |
| 190 | |
| 191 | spin_lock_irqsave(&wakeupgen_lock, flags); |
| 192 | if (set) { |
| 193 | _wakeupgen_save_masks(cpu); |
| 194 | _wakeupgen_set_all(cpu, WKG_MASK_ALL); |
| 195 | } else { |
| 196 | _wakeupgen_set_all(cpu, WKG_UNMASK_ALL); |
| 197 | _wakeupgen_restore_masks(cpu); |
| 198 | } |
| 199 | spin_unlock_irqrestore(&wakeupgen_lock, flags); |
| 200 | } |
Kevin Hilman | bb1dbe7 | 2012-03-06 12:00:25 -0800 | [diff] [blame] | 201 | #endif |
Santosh Shilimkar | fcf6efa | 2010-06-16 22:19:47 +0530 | [diff] [blame] | 202 | |
Santosh Shilimkar | 0f3cf2e | 2010-06-16 23:29:31 +0530 | [diff] [blame] | 203 | #ifdef CONFIG_CPU_PM |
Santosh Shilimkar | 247c445 | 2012-05-09 20:38:35 +0530 | [diff] [blame] | 204 | static inline void omap4_irq_save_context(void) |
Santosh Shilimkar | 0f3cf2e | 2010-06-16 23:29:31 +0530 | [diff] [blame] | 205 | { |
| 206 | u32 i, val; |
| 207 | |
| 208 | if (omap_rev() == OMAP4430_REV_ES1_0) |
| 209 | return; |
| 210 | |
Santosh Shilimkar | 247c445 | 2012-05-09 20:38:35 +0530 | [diff] [blame] | 211 | for (i = 0; i < irq_banks; i++) { |
Santosh Shilimkar | 0f3cf2e | 2010-06-16 23:29:31 +0530 | [diff] [blame] | 212 | /* Save the CPUx interrupt mask for IRQ 0 to 127 */ |
| 213 | val = wakeupgen_readl(i, 0); |
| 214 | sar_writel(val, WAKEUPGENENB_OFFSET_CPU0, i); |
| 215 | val = wakeupgen_readl(i, 1); |
| 216 | sar_writel(val, WAKEUPGENENB_OFFSET_CPU1, i); |
| 217 | |
| 218 | /* |
| 219 | * Disable the secure interrupts for CPUx. The restore |
| 220 | * code blindly restores secure and non-secure interrupt |
| 221 | * masks from SAR RAM. Secure interrupts are not suppose |
| 222 | * to be enabled from HLOS. So overwrite the SAR location |
| 223 | * so that the secure interrupt remains disabled. |
| 224 | */ |
| 225 | sar_writel(0x0, WAKEUPGENENB_SECURE_OFFSET_CPU0, i); |
| 226 | sar_writel(0x0, WAKEUPGENENB_SECURE_OFFSET_CPU1, i); |
| 227 | } |
| 228 | |
| 229 | /* Save AuxBoot* registers */ |
| 230 | val = __raw_readl(wakeupgen_base + OMAP_AUX_CORE_BOOT_0); |
| 231 | __raw_writel(val, sar_base + AUXCOREBOOT0_OFFSET); |
Santosh Shilimkar | ecc335f | 2012-09-12 21:14:34 -0700 | [diff] [blame^] | 232 | val = __raw_readl(wakeupgen_base + OMAP_AUX_CORE_BOOT_1); |
Santosh Shilimkar | 0f3cf2e | 2010-06-16 23:29:31 +0530 | [diff] [blame] | 233 | __raw_writel(val, sar_base + AUXCOREBOOT1_OFFSET); |
| 234 | |
| 235 | /* Save SyncReq generation logic */ |
| 236 | val = __raw_readl(wakeupgen_base + OMAP_AUX_CORE_BOOT_0); |
| 237 | __raw_writel(val, sar_base + AUXCOREBOOT0_OFFSET); |
| 238 | val = __raw_readl(wakeupgen_base + OMAP_AUX_CORE_BOOT_0); |
| 239 | __raw_writel(val, sar_base + AUXCOREBOOT1_OFFSET); |
| 240 | |
| 241 | /* Save SyncReq generation logic */ |
| 242 | val = __raw_readl(wakeupgen_base + OMAP_PTMSYNCREQ_MASK); |
| 243 | __raw_writel(val, sar_base + PTMSYNCREQ_MASK_OFFSET); |
| 244 | val = __raw_readl(wakeupgen_base + OMAP_PTMSYNCREQ_EN); |
| 245 | __raw_writel(val, sar_base + PTMSYNCREQ_EN_OFFSET); |
| 246 | |
| 247 | /* Set the Backup Bit Mask status */ |
| 248 | val = __raw_readl(sar_base + SAR_BACKUP_STATUS_OFFSET); |
| 249 | val |= SAR_BACKUP_STATUS_WAKEUPGEN; |
| 250 | __raw_writel(val, sar_base + SAR_BACKUP_STATUS_OFFSET); |
Santosh Shilimkar | 247c445 | 2012-05-09 20:38:35 +0530 | [diff] [blame] | 251 | |
| 252 | } |
| 253 | |
| 254 | static inline void omap5_irq_save_context(void) |
| 255 | { |
| 256 | u32 i, val; |
| 257 | |
| 258 | for (i = 0; i < irq_banks; i++) { |
| 259 | /* Save the CPUx interrupt mask for IRQ 0 to 159 */ |
| 260 | val = wakeupgen_readl(i, 0); |
| 261 | sar_writel(val, OMAP5_WAKEUPGENENB_OFFSET_CPU0, i); |
| 262 | val = wakeupgen_readl(i, 1); |
| 263 | sar_writel(val, OMAP5_WAKEUPGENENB_OFFSET_CPU1, i); |
| 264 | sar_writel(0x0, OMAP5_WAKEUPGENENB_SECURE_OFFSET_CPU0, i); |
| 265 | sar_writel(0x0, OMAP5_WAKEUPGENENB_SECURE_OFFSET_CPU1, i); |
| 266 | } |
| 267 | |
| 268 | /* Save AuxBoot* registers */ |
| 269 | val = __raw_readl(wakeupgen_base + OMAP_AUX_CORE_BOOT_0); |
| 270 | __raw_writel(val, sar_base + OMAP5_AUXCOREBOOT0_OFFSET); |
| 271 | val = __raw_readl(wakeupgen_base + OMAP_AUX_CORE_BOOT_0); |
| 272 | __raw_writel(val, sar_base + OMAP5_AUXCOREBOOT1_OFFSET); |
| 273 | |
| 274 | /* Set the Backup Bit Mask status */ |
| 275 | val = __raw_readl(sar_base + OMAP5_SAR_BACKUP_STATUS_OFFSET); |
| 276 | val |= SAR_BACKUP_STATUS_WAKEUPGEN; |
| 277 | __raw_writel(val, sar_base + OMAP5_SAR_BACKUP_STATUS_OFFSET); |
| 278 | |
| 279 | } |
| 280 | |
| 281 | /* |
| 282 | * Save WakeupGen interrupt context in SAR BANK3. Restore is done by |
| 283 | * ROM code. WakeupGen IP is integrated along with GIC to manage the |
| 284 | * interrupt wakeups from CPU low power states. It manages |
| 285 | * masking/unmasking of Shared peripheral interrupts(SPI). So the |
| 286 | * interrupt enable/disable control should be in sync and consistent |
| 287 | * at WakeupGen and GIC so that interrupts are not lost. |
| 288 | */ |
| 289 | static void irq_save_context(void) |
| 290 | { |
| 291 | if (!sar_base) |
| 292 | sar_base = omap4_get_sar_ram_base(); |
| 293 | |
| 294 | if (soc_is_omap54xx()) |
| 295 | omap5_irq_save_context(); |
| 296 | else |
| 297 | omap4_irq_save_context(); |
Santosh Shilimkar | 0f3cf2e | 2010-06-16 23:29:31 +0530 | [diff] [blame] | 298 | } |
| 299 | |
| 300 | /* |
| 301 | * Clear WakeupGen SAR backup status. |
| 302 | */ |
Paul Walmsley | 8c3d453 | 2012-04-13 06:34:26 -0600 | [diff] [blame] | 303 | static void irq_sar_clear(void) |
Santosh Shilimkar | 0f3cf2e | 2010-06-16 23:29:31 +0530 | [diff] [blame] | 304 | { |
| 305 | u32 val; |
Santosh Shilimkar | 247c445 | 2012-05-09 20:38:35 +0530 | [diff] [blame] | 306 | u32 offset = SAR_BACKUP_STATUS_OFFSET; |
| 307 | |
| 308 | if (soc_is_omap54xx()) |
| 309 | offset = OMAP5_SAR_BACKUP_STATUS_OFFSET; |
| 310 | |
| 311 | val = __raw_readl(sar_base + offset); |
Santosh Shilimkar | 0f3cf2e | 2010-06-16 23:29:31 +0530 | [diff] [blame] | 312 | val &= ~SAR_BACKUP_STATUS_WAKEUPGEN; |
Santosh Shilimkar | 247c445 | 2012-05-09 20:38:35 +0530 | [diff] [blame] | 313 | __raw_writel(val, sar_base + offset); |
Santosh Shilimkar | 0f3cf2e | 2010-06-16 23:29:31 +0530 | [diff] [blame] | 314 | } |
| 315 | |
| 316 | /* |
| 317 | * Save GIC and Wakeupgen interrupt context using secure API |
| 318 | * for HS/EMU devices. |
| 319 | */ |
| 320 | static void irq_save_secure_context(void) |
| 321 | { |
| 322 | u32 ret; |
| 323 | ret = omap_secure_dispatcher(OMAP4_HAL_SAVEGIC_INDEX, |
| 324 | FLAG_START_CRITICAL, |
| 325 | 0, 0, 0, 0, 0); |
| 326 | if (ret != API_HAL_RET_VALUE_OK) |
| 327 | pr_err("GIC and Wakeupgen context save failed\n"); |
| 328 | } |
| 329 | #endif |
| 330 | |
Santosh Shilimkar | b5b4f28 | 2010-06-16 22:19:48 +0530 | [diff] [blame] | 331 | #ifdef CONFIG_HOTPLUG_CPU |
| 332 | static int __cpuinit irq_cpu_hotplug_notify(struct notifier_block *self, |
| 333 | unsigned long action, void *hcpu) |
| 334 | { |
| 335 | unsigned int cpu = (unsigned int)hcpu; |
| 336 | |
| 337 | switch (action) { |
| 338 | case CPU_ONLINE: |
| 339 | wakeupgen_irqmask_all(cpu, 0); |
| 340 | break; |
| 341 | case CPU_DEAD: |
| 342 | wakeupgen_irqmask_all(cpu, 1); |
| 343 | break; |
| 344 | } |
| 345 | return NOTIFY_OK; |
| 346 | } |
| 347 | |
| 348 | static struct notifier_block __refdata irq_hotplug_notifier = { |
| 349 | .notifier_call = irq_cpu_hotplug_notify, |
| 350 | }; |
| 351 | |
| 352 | static void __init irq_hotplug_init(void) |
| 353 | { |
| 354 | register_hotcpu_notifier(&irq_hotplug_notifier); |
| 355 | } |
| 356 | #else |
| 357 | static void __init irq_hotplug_init(void) |
| 358 | {} |
| 359 | #endif |
| 360 | |
Santosh Shilimkar | 0f3cf2e | 2010-06-16 23:29:31 +0530 | [diff] [blame] | 361 | #ifdef CONFIG_CPU_PM |
| 362 | static int irq_notifier(struct notifier_block *self, unsigned long cmd, void *v) |
| 363 | { |
| 364 | switch (cmd) { |
| 365 | case CPU_CLUSTER_PM_ENTER: |
| 366 | if (omap_type() == OMAP2_DEVICE_TYPE_GP) |
| 367 | irq_save_context(); |
| 368 | else |
| 369 | irq_save_secure_context(); |
| 370 | break; |
| 371 | case CPU_CLUSTER_PM_EXIT: |
| 372 | if (omap_type() == OMAP2_DEVICE_TYPE_GP) |
| 373 | irq_sar_clear(); |
| 374 | break; |
| 375 | } |
| 376 | return NOTIFY_OK; |
| 377 | } |
| 378 | |
| 379 | static struct notifier_block irq_notifier_block = { |
| 380 | .notifier_call = irq_notifier, |
| 381 | }; |
| 382 | |
| 383 | static void __init irq_pm_init(void) |
| 384 | { |
Santosh Shilimkar | 247c445 | 2012-05-09 20:38:35 +0530 | [diff] [blame] | 385 | /* FIXME: Remove this when MPU OSWR support is added */ |
| 386 | if (!soc_is_omap54xx()) |
| 387 | cpu_pm_register_notifier(&irq_notifier_block); |
Santosh Shilimkar | 0f3cf2e | 2010-06-16 23:29:31 +0530 | [diff] [blame] | 388 | } |
| 389 | #else |
| 390 | static void __init irq_pm_init(void) |
| 391 | {} |
| 392 | #endif |
| 393 | |
Santosh Shilimkar | 247c445 | 2012-05-09 20:38:35 +0530 | [diff] [blame] | 394 | void __iomem *omap_get_wakeupgen_base(void) |
| 395 | { |
| 396 | return wakeupgen_base; |
| 397 | } |
| 398 | |
| 399 | int omap_secure_apis_support(void) |
| 400 | { |
| 401 | return omap_secure_apis; |
| 402 | } |
| 403 | |
Santosh Shilimkar | fcf6efa | 2010-06-16 22:19:47 +0530 | [diff] [blame] | 404 | /* |
| 405 | * Initialise the wakeupgen module. |
| 406 | */ |
| 407 | int __init omap_wakeupgen_init(void) |
| 408 | { |
| 409 | int i; |
| 410 | unsigned int boot_cpu = smp_processor_id(); |
| 411 | |
| 412 | /* Not supported on OMAP4 ES1.0 silicon */ |
| 413 | if (omap_rev() == OMAP4430_REV_ES1_0) { |
| 414 | WARN(1, "WakeupGen: Not supported on OMAP4430 ES1.0\n"); |
| 415 | return -EPERM; |
| 416 | } |
| 417 | |
| 418 | /* Static mapping, never released */ |
Santosh Shilimkar | 247c445 | 2012-05-09 20:38:35 +0530 | [diff] [blame] | 419 | wakeupgen_base = ioremap(OMAP_WKUPGEN_BASE, SZ_4K); |
Santosh Shilimkar | fcf6efa | 2010-06-16 22:19:47 +0530 | [diff] [blame] | 420 | if (WARN_ON(!wakeupgen_base)) |
| 421 | return -ENOMEM; |
| 422 | |
Santosh Shilimkar | 247c445 | 2012-05-09 20:38:35 +0530 | [diff] [blame] | 423 | if (cpu_is_omap44xx()) { |
| 424 | irq_banks = OMAP4_NR_BANKS; |
| 425 | max_irqs = OMAP4_NR_IRQS; |
| 426 | omap_secure_apis = 1; |
| 427 | } |
| 428 | |
Santosh Shilimkar | fcf6efa | 2010-06-16 22:19:47 +0530 | [diff] [blame] | 429 | /* Clear all IRQ bitmasks at wakeupGen level */ |
Santosh Shilimkar | 247c445 | 2012-05-09 20:38:35 +0530 | [diff] [blame] | 430 | for (i = 0; i < irq_banks; i++) { |
Santosh Shilimkar | fcf6efa | 2010-06-16 22:19:47 +0530 | [diff] [blame] | 431 | wakeupgen_writel(0, i, CPU0_ID); |
| 432 | wakeupgen_writel(0, i, CPU1_ID); |
| 433 | } |
| 434 | |
| 435 | /* |
| 436 | * Override GIC architecture specific functions to add |
| 437 | * OMAP WakeupGen interrupt controller along with GIC |
| 438 | */ |
| 439 | gic_arch_extn.irq_mask = wakeupgen_mask; |
| 440 | gic_arch_extn.irq_unmask = wakeupgen_unmask; |
| 441 | gic_arch_extn.flags = IRQCHIP_MASK_ON_SUSPEND | IRQCHIP_SKIP_SET_WAKE; |
| 442 | |
| 443 | /* |
| 444 | * FIXME: Add support to set_smp_affinity() once the core |
| 445 | * GIC code has necessary hooks in place. |
| 446 | */ |
| 447 | |
| 448 | /* Associate all the IRQs to boot CPU like GIC init does. */ |
Santosh Shilimkar | 247c445 | 2012-05-09 20:38:35 +0530 | [diff] [blame] | 449 | for (i = 0; i < max_irqs; i++) |
Santosh Shilimkar | fcf6efa | 2010-06-16 22:19:47 +0530 | [diff] [blame] | 450 | irq_target_cpu[i] = boot_cpu; |
| 451 | |
Santosh Shilimkar | b5b4f28 | 2010-06-16 22:19:48 +0530 | [diff] [blame] | 452 | irq_hotplug_init(); |
Santosh Shilimkar | 0f3cf2e | 2010-06-16 23:29:31 +0530 | [diff] [blame] | 453 | irq_pm_init(); |
Santosh Shilimkar | b5b4f28 | 2010-06-16 22:19:48 +0530 | [diff] [blame] | 454 | |
Santosh Shilimkar | fcf6efa | 2010-06-16 22:19:47 +0530 | [diff] [blame] | 455 | return 0; |
| 456 | } |