blob: c3f4f2d2e1088459b2aa10c6292e5de76665d5bc [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Copyright (C) 1994 Waldorf GMBH
7 * Copyright (C) 1995, 1996, 1997, 1998, 1999, 2001, 2002, 2003 Ralf Baechle
8 * Copyright (C) 1996 Paul M. Antoine
9 * Copyright (C) 1999, 2000 Silicon Graphics, Inc.
Ralf Baechle41943182005-05-05 16:45:59 +000010 * Copyright (C) 2004 Maciej W. Rozycki
Linus Torvalds1da177e2005-04-16 15:20:36 -070011 */
12#ifndef __ASM_CPU_INFO_H
13#define __ASM_CPU_INFO_H
14
David Daney6aa35242008-09-23 00:05:54 -070015#include <linux/types.h>
16
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include <asm/cache.h>
18
Linus Torvalds1da177e2005-04-16 15:20:36 -070019/*
20 * Descriptor for a cache
21 */
22struct cache_desc {
Linus Torvalds1da177e2005-04-16 15:20:36 -070023 unsigned int waysize; /* Bytes per way */
Ralf Baechle6f2c3fa2006-11-30 01:14:45 +000024 unsigned short sets; /* Number of lines per set */
25 unsigned char ways; /* Number of ways */
26 unsigned char linesz; /* Size of line in bytes */
27 unsigned char waybit; /* Bits to select in a cache set */
28 unsigned char flags; /* Flags describing cache properties */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029};
30
31/*
32 * Flag definitions
33 */
34#define MIPS_CACHE_NOT_PRESENT 0x00000001
35#define MIPS_CACHE_VTAG 0x00000002 /* Virtually tagged cache */
36#define MIPS_CACHE_ALIASES 0x00000004 /* Cache could have aliases */
37#define MIPS_CACHE_IC_F_DC 0x00000008 /* Ic can refill from D-cache */
38#define MIPS_IC_SNOOPS_REMOTE 0x00000010 /* Ic snoops remote stores */
Atsushi Nemotode628932006-03-13 18:23:03 +090039#define MIPS_CACHE_PINDEX 0x00000020 /* Physically indexed cache */
Linus Torvalds1da177e2005-04-16 15:20:36 -070040
41struct cpuinfo_mips {
Ralf Baechlee5eb9252014-05-21 11:42:10 +020042 unsigned long asid_cache;
Linus Torvalds1da177e2005-04-16 15:20:36 -070043
44 /*
45 * Capability and feature descriptor structure for MIPS CPU
46 */
Ralf Baechle41943182005-05-05 16:45:59 +000047 unsigned long ases;
Markos Chandras03a58772014-07-14 10:14:02 +010048 unsigned long long options;
Ralf Baechlee5eb9252014-05-21 11:42:10 +020049 unsigned int udelay_val;
Linus Torvalds1da177e2005-04-16 15:20:36 -070050 unsigned int processor_id;
51 unsigned int fpu_id;
Paul Burtona5e9a692014-01-27 15:23:10 +000052 unsigned int msa_id;
Linus Torvalds1da177e2005-04-16 15:20:36 -070053 unsigned int cputype;
54 int isa_level;
55 int tlbsize;
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +000056 int tlbsizevtlb;
57 int tlbsizeftlbsets;
58 int tlbsizeftlbways;
Ralf Baechle70342282013-01-22 12:59:30 +010059 struct cache_desc icache; /* Primary I-cache */
60 struct cache_desc dcache; /* Primary D or combined I/D cache */
61 struct cache_desc scache; /* Secondary cache */
62 struct cache_desc tcache; /* Tertiary/split secondary cache */
63 int srsets; /* Shadow register sets */
Huacai Chenbda45842014-06-26 11:41:26 +080064 int package;/* physical package number */
Ralf Baechle0ab7aef2007-03-02 20:42:04 +000065 int core; /* physical core number */
Guenter Roeck91dfc422010-02-02 08:52:20 -080066#ifdef CONFIG_64BIT
Ralf Baechle70342282013-01-22 12:59:30 +010067 int vmbits; /* Virtual memory size in bits */
Guenter Roeck91dfc422010-02-02 08:52:20 -080068#endif
Ralf Baechleb633648c52014-05-23 16:29:44 +020069#ifdef CONFIG_MIPS_MT_SMP
Ralf Baechle41c594a2006-04-05 09:45:45 +010070 /*
Ralf Baechleb633648c52014-05-23 16:29:44 +020071 * There is not necessarily a 1:1 mapping of VPE num to CPU number
72 * in particular on multi-core systems.
Ralf Baechle41c594a2006-04-05 09:45:45 +010073 */
Ralf Baechle70342282013-01-22 12:59:30 +010074 int vpe_id; /* Virtual Processor number */
Chris Dearmand6c30482008-05-16 17:29:54 -070075#endif
Ralf Baechle70342282013-01-22 12:59:30 +010076 void *data; /* Additional data */
David Daney6aa35242008-09-23 00:05:54 -070077 unsigned int watch_reg_count; /* Number that exist */
78 unsigned int watch_reg_use_cnt; /* Usable by ptrace */
79#define NUM_WATCH_REGS 4
80 u16 watch_reg_masks[NUM_WATCH_REGS];
David Daneye77c32f2010-12-21 14:19:09 -080081 unsigned int kscratch_mask; /* Usable KScratch mask. */
Markos Chandras4f12b912014-07-18 10:51:32 +010082 /*
83 * Cache Coherency attribute for write-combine memory writes.
84 * (shifted by _CACHE_SHIFT)
85 */
86 unsigned int writecombine;
Markos Chandrased4cbc82015-01-26 13:04:33 +000087 /*
88 * Simple counter to prevent enabling HTW in nested
89 * htw_start/htw_stop calls
90 */
91 unsigned int htw_seq;
Linus Torvalds1da177e2005-04-16 15:20:36 -070092} __attribute__((aligned(SMP_CACHE_BYTES)));
93
94extern struct cpuinfo_mips cpu_data[];
95#define current_cpu_data cpu_data[smp_processor_id()]
Atsushi Nemoto53dc8022007-03-10 01:07:45 +090096#define raw_current_cpu_data cpu_data[raw_smp_processor_id()]
Ralf Baechlec5f66592013-09-17 13:58:12 +020097#define boot_cpu_data cpu_data[0]
Linus Torvalds1da177e2005-04-16 15:20:36 -070098
99extern void cpu_probe(void);
100extern void cpu_report(void);
101
Ralf Baechle9966db252007-10-11 23:46:17 +0100102extern const char *__cpu_name[];
103#define cpu_name_string() __cpu_name[smp_processor_id()]
104
Ralf Baechled6d3c9a2013-10-16 17:10:07 +0200105struct seq_file;
106struct notifier_block;
107
108extern int register_proc_cpuinfo_notifier(struct notifier_block *nb);
109extern int proc_cpuinfo_notifier_call_chain(unsigned long val, void *v);
110
111#define proc_cpuinfo_notifier(fn, pri) \
112({ \
113 static struct notifier_block fn##_nb = { \
114 .notifier_call = fn, \
115 .priority = pri \
116 }; \
117 \
118 register_proc_cpuinfo_notifier(&fn##_nb); \
119})
120
121struct proc_cpuinfo_notifier_args {
122 struct seq_file *m;
123 unsigned long n;
124};
125
Ralf Baechleb633648c52014-05-23 16:29:44 +0200126#ifdef CONFIG_MIPS_MT_SMP
Paul Burtonb86c2242014-03-24 10:19:24 +0000127# define cpu_vpe_id(cpuinfo) ((cpuinfo)->vpe_id)
128#else
Paul Burton34bd3e62014-07-09 12:48:20 +0100129# define cpu_vpe_id(cpuinfo) ({ (void)cpuinfo; 0; })
Paul Burtonb86c2242014-03-24 10:19:24 +0000130#endif
131
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132#endif /* __ASM_CPU_INFO_H */