blob: 2545ff9e5830fc3f888c30b8ca2e28ee5c343371 [file] [log] [blame]
Tzachi Perelstein3085de62007-10-23 15:14:42 -04001/*
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -04002 * arch/arm/mach-orion5x/irq.c
Tzachi Perelstein3085de62007-10-23 15:14:42 -04003 *
4 * Core IRQ functions for Marvell Orion System On Chip
5 *
6 * Maintainer: Tzachi Perelstein <tzachi@marvell.com>
7 *
8 * This file is licensed under the terms of the GNU General Public
Lennert Buytenhek159ffb32008-03-27 14:51:41 -04009 * License version 2. This program is licensed "as is" without any
Tzachi Perelstein3085de62007-10-23 15:14:42 -040010 * warranty of any kind, whether express or implied.
11 */
12
13#include <linux/kernel.h>
14#include <linux/init.h>
15#include <linux/irq.h>
16#include <asm/gpio.h>
Lennert Buytenhekb590bc52008-03-27 14:51:41 -040017#include <asm/io.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010018#include <mach/orion5x.h>
Lennert Buytenhek6f088f12008-08-09 13:44:58 +020019#include <plat/irq.h>
Tzachi Perelstein3085de62007-10-23 15:14:42 -040020#include "common.h"
21
22/*****************************************************************************
23 * Orion GPIO IRQ
Tzachi Perelsteinf0066612007-11-15 10:57:48 +020024 *
25 * GPIO_IN_POL register controlls whether GPIO_DATA_IN will hold the same
26 * value of the line or the opposite value.
27 *
28 * Level IRQ handlers: DATA_IN is used directly as cause register.
29 * Interrupt are masked by LEVEL_MASK registers.
30 * Edge IRQ handlers: Change in DATA_IN are latched in EDGE_CAUSE.
31 * Interrupt are masked by EDGE_MASK registers.
32 * Both-edge handlers: Similar to regular Edge handlers, but also swaps
33 * the polarity to catch the next line transaction.
34 * This is a race condition that might not perfectly
35 * work on some use cases.
36 *
37 * Every eight GPIO lines are grouped (OR'ed) before going up to main
38 * cause register.
39 *
40 * EDGE cause mask
41 * data-in /--------| |-----| |----\
42 * -----| |----- ---- to main cause reg
43 * X \----------------| |----/
44 * polarity LEVEL mask
45 *
Tzachi Perelstein3085de62007-10-23 15:14:42 -040046 ****************************************************************************/
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -040047static void orion5x_gpio_irq_ack(u32 irq)
Tzachi Perelsteinf0066612007-11-15 10:57:48 +020048{
49 int pin = irq_to_gpio(irq);
50 if (irq_desc[irq].status & IRQ_LEVEL)
51 /*
52 * Mask bit for level interrupt
53 */
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -040054 orion5x_clrbits(GPIO_LEVEL_MASK, 1 << pin);
Tzachi Perelsteinf0066612007-11-15 10:57:48 +020055 else
56 /*
57 * Clear casue bit for egde interrupt
58 */
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -040059 orion5x_clrbits(GPIO_EDGE_CAUSE, 1 << pin);
Tzachi Perelsteinf0066612007-11-15 10:57:48 +020060}
61
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -040062static void orion5x_gpio_irq_mask(u32 irq)
Tzachi Perelstein3085de62007-10-23 15:14:42 -040063{
64 int pin = irq_to_gpio(irq);
Tzachi Perelsteinf0066612007-11-15 10:57:48 +020065 if (irq_desc[irq].status & IRQ_LEVEL)
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -040066 orion5x_clrbits(GPIO_LEVEL_MASK, 1 << pin);
Tzachi Perelsteinf0066612007-11-15 10:57:48 +020067 else
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -040068 orion5x_clrbits(GPIO_EDGE_MASK, 1 << pin);
Tzachi Perelstein3085de62007-10-23 15:14:42 -040069}
70
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -040071static void orion5x_gpio_irq_unmask(u32 irq)
Tzachi Perelstein3085de62007-10-23 15:14:42 -040072{
73 int pin = irq_to_gpio(irq);
Tzachi Perelsteinf0066612007-11-15 10:57:48 +020074 if (irq_desc[irq].status & IRQ_LEVEL)
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -040075 orion5x_setbits(GPIO_LEVEL_MASK, 1 << pin);
Tzachi Perelsteinf0066612007-11-15 10:57:48 +020076 else
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -040077 orion5x_setbits(GPIO_EDGE_MASK, 1 << pin);
Tzachi Perelstein3085de62007-10-23 15:14:42 -040078}
79
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -040080static int orion5x_gpio_set_irq_type(u32 irq, u32 type)
Tzachi Perelstein3085de62007-10-23 15:14:42 -040081{
82 int pin = irq_to_gpio(irq);
Tzachi Perelsteinf0066612007-11-15 10:57:48 +020083 struct irq_desc *desc;
Tzachi Perelstein3085de62007-10-23 15:14:42 -040084
Lennert Buytenhek79e90dd2008-05-28 16:43:48 +020085 if ((readl(GPIO_IO_CONF) & (1 << pin)) == 0) {
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -040086 printk(KERN_ERR "orion5x_gpio_set_irq_type failed "
Tzachi Perelstein3085de62007-10-23 15:14:42 -040087 "(irq %d, pin %d).\n", irq, pin);
88 return -EINVAL;
89 }
90
Tzachi Perelsteinf0066612007-11-15 10:57:48 +020091 desc = irq_desc + irq;
92
Tzachi Perelstein3085de62007-10-23 15:14:42 -040093 switch (type) {
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +010094 case IRQ_TYPE_LEVEL_HIGH:
Tzachi Perelsteinf0066612007-11-15 10:57:48 +020095 desc->handle_irq = handle_level_irq;
96 desc->status |= IRQ_LEVEL;
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -040097 orion5x_clrbits(GPIO_IN_POL, (1 << pin));
Tzachi Perelstein3085de62007-10-23 15:14:42 -040098 break;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +010099 case IRQ_TYPE_LEVEL_LOW:
Tzachi Perelsteinf0066612007-11-15 10:57:48 +0200100 desc->handle_irq = handle_level_irq;
101 desc->status |= IRQ_LEVEL;
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400102 orion5x_setbits(GPIO_IN_POL, (1 << pin));
Tzachi Perelstein3085de62007-10-23 15:14:42 -0400103 break;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100104 case IRQ_TYPE_EDGE_RISING:
Tzachi Perelsteinf0066612007-11-15 10:57:48 +0200105 desc->handle_irq = handle_edge_irq;
106 desc->status &= ~IRQ_LEVEL;
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400107 orion5x_clrbits(GPIO_IN_POL, (1 << pin));
Tzachi Perelsteinf0066612007-11-15 10:57:48 +0200108 break;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100109 case IRQ_TYPE_EDGE_FALLING:
Tzachi Perelsteinf0066612007-11-15 10:57:48 +0200110 desc->handle_irq = handle_edge_irq;
111 desc->status &= ~IRQ_LEVEL;
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400112 orion5x_setbits(GPIO_IN_POL, (1 << pin));
Tzachi Perelsteinf0066612007-11-15 10:57:48 +0200113 break;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100114 case IRQ_TYPE_EDGE_BOTH:
Tzachi Perelsteinf0066612007-11-15 10:57:48 +0200115 desc->handle_irq = handle_edge_irq;
116 desc->status &= ~IRQ_LEVEL;
117 /*
118 * set initial polarity based on current input level
119 */
Lennert Buytenhek79e90dd2008-05-28 16:43:48 +0200120 if ((readl(GPIO_IN_POL) ^ readl(GPIO_DATA_IN))
Tzachi Perelsteinf0066612007-11-15 10:57:48 +0200121 & (1 << pin))
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400122 orion5x_setbits(GPIO_IN_POL, (1 << pin)); /* falling */
Tzachi Perelsteinf0066612007-11-15 10:57:48 +0200123 else
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400124 orion5x_clrbits(GPIO_IN_POL, (1 << pin)); /* rising */
Tzachi Perelsteinf0066612007-11-15 10:57:48 +0200125
126 break;
Tzachi Perelstein3085de62007-10-23 15:14:42 -0400127 default:
128 printk(KERN_ERR "failed to set irq=%d (type=%d)\n", irq, type);
129 return -EINVAL;
130 }
131
Tzachi Perelsteinf0066612007-11-15 10:57:48 +0200132 desc->status &= ~IRQ_TYPE_SENSE_MASK;
133 desc->status |= type & IRQ_TYPE_SENSE_MASK;
134
Tzachi Perelstein3085de62007-10-23 15:14:42 -0400135 return 0;
136}
137
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400138static struct irq_chip orion5x_gpio_irq_chip = {
Tzachi Perelstein3085de62007-10-23 15:14:42 -0400139 .name = "Orion-IRQ-GPIO",
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400140 .ack = orion5x_gpio_irq_ack,
141 .mask = orion5x_gpio_irq_mask,
142 .unmask = orion5x_gpio_irq_unmask,
143 .set_type = orion5x_gpio_set_irq_type,
Tzachi Perelstein3085de62007-10-23 15:14:42 -0400144};
145
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400146static void orion5x_gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
Tzachi Perelstein3085de62007-10-23 15:14:42 -0400147{
Tzachi Perelsteinf0066612007-11-15 10:57:48 +0200148 u32 cause, offs, pin;
Tzachi Perelstein3085de62007-10-23 15:14:42 -0400149
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400150 BUG_ON(irq < IRQ_ORION5X_GPIO_0_7 || irq > IRQ_ORION5X_GPIO_24_31);
151 offs = (irq - IRQ_ORION5X_GPIO_0_7) * 8;
Lennert Buytenhek79e90dd2008-05-28 16:43:48 +0200152 cause = (readl(GPIO_DATA_IN) & readl(GPIO_LEVEL_MASK)) |
153 (readl(GPIO_EDGE_CAUSE) & readl(GPIO_EDGE_MASK));
Tzachi Perelstein3085de62007-10-23 15:14:42 -0400154
Tzachi Perelsteinf0066612007-11-15 10:57:48 +0200155 for (pin = offs; pin < offs + 8; pin++) {
156 if (cause & (1 << pin)) {
157 irq = gpio_to_irq(pin);
158 desc = irq_desc + irq;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100159 if ((desc->status & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH) {
Tzachi Perelsteinf0066612007-11-15 10:57:48 +0200160 /* Swap polarity (race with GPIO line) */
Lennert Buytenhek79e90dd2008-05-28 16:43:48 +0200161 u32 polarity = readl(GPIO_IN_POL);
Tzachi Perelsteinf0066612007-11-15 10:57:48 +0200162 polarity ^= 1 << pin;
Lennert Buytenhek79e90dd2008-05-28 16:43:48 +0200163 writel(polarity, GPIO_IN_POL);
Tzachi Perelstein3085de62007-10-23 15:14:42 -0400164 }
Tzachi Perelsteinf0066612007-11-15 10:57:48 +0200165 desc_handle_irq(irq, desc);
Tzachi Perelstein3085de62007-10-23 15:14:42 -0400166 }
167 }
168}
169
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400170static void __init orion5x_init_gpio_irq(void)
Tzachi Perelstein3085de62007-10-23 15:14:42 -0400171{
172 int i;
Tzachi Perelsteinf0066612007-11-15 10:57:48 +0200173 struct irq_desc *desc;
Tzachi Perelstein3085de62007-10-23 15:14:42 -0400174
175 /*
176 * Mask and clear GPIO IRQ interrupts
177 */
Lennert Buytenhek79e90dd2008-05-28 16:43:48 +0200178 writel(0x0, GPIO_LEVEL_MASK);
179 writel(0x0, GPIO_EDGE_MASK);
180 writel(0x0, GPIO_EDGE_CAUSE);
Tzachi Perelstein3085de62007-10-23 15:14:42 -0400181
182 /*
Tzachi Perelsteinf0066612007-11-15 10:57:48 +0200183 * Register chained level handlers for GPIO IRQs by default.
184 * User can use set_type() if he wants to use edge types handlers.
Tzachi Perelstein3085de62007-10-23 15:14:42 -0400185 */
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400186 for (i = IRQ_ORION5X_GPIO_START; i < NR_IRQS; i++) {
187 set_irq_chip(i, &orion5x_gpio_irq_chip);
Tzachi Perelstein3085de62007-10-23 15:14:42 -0400188 set_irq_handler(i, handle_level_irq);
Tzachi Perelsteinf0066612007-11-15 10:57:48 +0200189 desc = irq_desc + i;
190 desc->status |= IRQ_LEVEL;
Tzachi Perelstein3085de62007-10-23 15:14:42 -0400191 set_irq_flags(i, IRQF_VALID);
192 }
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400193 set_irq_chained_handler(IRQ_ORION5X_GPIO_0_7, orion5x_gpio_irq_handler);
194 set_irq_chained_handler(IRQ_ORION5X_GPIO_8_15, orion5x_gpio_irq_handler);
195 set_irq_chained_handler(IRQ_ORION5X_GPIO_16_23, orion5x_gpio_irq_handler);
196 set_irq_chained_handler(IRQ_ORION5X_GPIO_24_31, orion5x_gpio_irq_handler);
Tzachi Perelstein3085de62007-10-23 15:14:42 -0400197}
198
199/*****************************************************************************
200 * Orion Main IRQ
201 ****************************************************************************/
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400202static void __init orion5x_init_main_irq(void)
Tzachi Perelstein3085de62007-10-23 15:14:42 -0400203{
Lennert Buytenhek01eb5692008-03-27 14:51:40 -0400204 orion_irq_init(0, (void __iomem *)MAIN_IRQ_MASK);
Tzachi Perelstein3085de62007-10-23 15:14:42 -0400205}
206
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400207void __init orion5x_init_irq(void)
Tzachi Perelstein3085de62007-10-23 15:14:42 -0400208{
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400209 orion5x_init_main_irq();
210 orion5x_init_gpio_irq();
Tzachi Perelstein3085de62007-10-23 15:14:42 -0400211}