blob: f8dd9ae693d10feb805d495169c96f617f19a284 [file] [log] [blame]
Joerg Roedel8d283c32008-06-26 21:27:38 +02001/*
Joerg Roedel5d0d7152010-10-13 11:13:21 +02002 * Copyright (C) 2007-2010 Advanced Micro Devices, Inc.
Joerg Roedel8d283c32008-06-26 21:27:38 +02003 * Author: Joerg Roedel <joerg.roedel@amd.com>
4 * Leo Duran <leo.duran@amd.com>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
H. Peter Anvin1965aae2008-10-22 22:26:29 -070020#ifndef _ASM_X86_AMD_IOMMU_TYPES_H
21#define _ASM_X86_AMD_IOMMU_TYPES_H
Joerg Roedel8d283c32008-06-26 21:27:38 +020022
23#include <linux/types.h>
Joerg Roedel5d214fe2010-02-08 14:44:49 +010024#include <linux/mutex.h>
Joerg Roedel8d283c32008-06-26 21:27:38 +020025#include <linux/list.h>
26#include <linux/spinlock.h>
27
28/*
Joerg Roedelbb527772009-11-20 14:31:51 +010029 * Maximum number of IOMMUs supported
30 */
31#define MAX_IOMMUS 32
32
33/*
Joerg Roedel8d283c32008-06-26 21:27:38 +020034 * some size calculation constants
35 */
Joerg Roedel83f5aac2008-07-11 17:14:34 +020036#define DEV_TABLE_ENTRY_SIZE 32
Joerg Roedel8d283c32008-06-26 21:27:38 +020037#define ALIAS_TABLE_ENTRY_SIZE 2
38#define RLOOKUP_TABLE_ENTRY_SIZE (sizeof(void *))
39
Joerg Roedel8d283c32008-06-26 21:27:38 +020040/* Length of the MMIO region for the AMD IOMMU */
41#define MMIO_REGION_LENGTH 0x4000
42
43/* Capability offsets used by the driver */
44#define MMIO_CAP_HDR_OFFSET 0x00
45#define MMIO_RANGE_OFFSET 0x0c
Joerg Roedela80dc3e2008-09-11 16:51:41 +020046#define MMIO_MISC_OFFSET 0x10
Joerg Roedel8d283c32008-06-26 21:27:38 +020047
48/* Masks, shifts and macros to parse the device range capability */
49#define MMIO_RANGE_LD_MASK 0xff000000
50#define MMIO_RANGE_FD_MASK 0x00ff0000
51#define MMIO_RANGE_BUS_MASK 0x0000ff00
52#define MMIO_RANGE_LD_SHIFT 24
53#define MMIO_RANGE_FD_SHIFT 16
54#define MMIO_RANGE_BUS_SHIFT 8
55#define MMIO_GET_LD(x) (((x) & MMIO_RANGE_LD_MASK) >> MMIO_RANGE_LD_SHIFT)
56#define MMIO_GET_FD(x) (((x) & MMIO_RANGE_FD_MASK) >> MMIO_RANGE_FD_SHIFT)
57#define MMIO_GET_BUS(x) (((x) & MMIO_RANGE_BUS_MASK) >> MMIO_RANGE_BUS_SHIFT)
Joerg Roedela80dc3e2008-09-11 16:51:41 +020058#define MMIO_MSI_NUM(x) ((x) & 0x1f)
Joerg Roedel8d283c32008-06-26 21:27:38 +020059
60/* Flag masks for the AMD IOMMU exclusion range */
61#define MMIO_EXCL_ENABLE_MASK 0x01ULL
62#define MMIO_EXCL_ALLOW_MASK 0x02ULL
63
64/* Used offsets into the MMIO space */
65#define MMIO_DEV_TABLE_OFFSET 0x0000
66#define MMIO_CMD_BUF_OFFSET 0x0008
67#define MMIO_EVT_BUF_OFFSET 0x0010
68#define MMIO_CONTROL_OFFSET 0x0018
69#define MMIO_EXCL_BASE_OFFSET 0x0020
70#define MMIO_EXCL_LIMIT_OFFSET 0x0028
Joerg Roedeld99ddec2011-04-11 11:03:18 +020071#define MMIO_EXT_FEATURES 0x0030
Joerg Roedel8d283c32008-06-26 21:27:38 +020072#define MMIO_CMD_HEAD_OFFSET 0x2000
73#define MMIO_CMD_TAIL_OFFSET 0x2008
74#define MMIO_EVT_HEAD_OFFSET 0x2010
75#define MMIO_EVT_TAIL_OFFSET 0x2018
76#define MMIO_STATUS_OFFSET 0x2020
77
Joerg Roedeld99ddec2011-04-11 11:03:18 +020078
79/* Extended Feature Bits */
80#define FEATURE_PREFETCH (1ULL<<0)
81#define FEATURE_PPR (1ULL<<1)
82#define FEATURE_X2APIC (1ULL<<2)
83#define FEATURE_NX (1ULL<<3)
84#define FEATURE_GT (1ULL<<4)
85#define FEATURE_IA (1ULL<<6)
86#define FEATURE_GA (1ULL<<7)
87#define FEATURE_HE (1ULL<<8)
88#define FEATURE_PC (1ULL<<9)
89
Joerg Roedel519c31b2008-08-14 19:55:15 +020090/* MMIO status bits */
91#define MMIO_STATUS_COM_WAIT_INT_MASK 0x04
92
Joerg Roedel90008ee2008-09-09 16:41:05 +020093/* event logging constants */
94#define EVENT_ENTRY_SIZE 0x10
95#define EVENT_TYPE_SHIFT 28
96#define EVENT_TYPE_MASK 0xf
97#define EVENT_TYPE_ILL_DEV 0x1
98#define EVENT_TYPE_IO_FAULT 0x2
99#define EVENT_TYPE_DEV_TAB_ERR 0x3
100#define EVENT_TYPE_PAGE_TAB_ERR 0x4
101#define EVENT_TYPE_ILL_CMD 0x5
102#define EVENT_TYPE_CMD_HARD_ERR 0x6
103#define EVENT_TYPE_IOTLB_INV_TO 0x7
104#define EVENT_TYPE_INV_DEV_REQ 0x8
105#define EVENT_DEVID_MASK 0xffff
106#define EVENT_DEVID_SHIFT 0
107#define EVENT_DOMID_MASK 0xffff
108#define EVENT_DOMID_SHIFT 0
109#define EVENT_FLAGS_MASK 0xfff
110#define EVENT_FLAGS_SHIFT 0x10
111
Joerg Roedel8d283c32008-06-26 21:27:38 +0200112/* feature control bits */
113#define CONTROL_IOMMU_EN 0x00ULL
114#define CONTROL_HT_TUN_EN 0x01ULL
115#define CONTROL_EVT_LOG_EN 0x02ULL
116#define CONTROL_EVT_INT_EN 0x03ULL
117#define CONTROL_COMWAIT_EN 0x04ULL
118#define CONTROL_PASSPW_EN 0x08ULL
119#define CONTROL_RESPASSPW_EN 0x09ULL
120#define CONTROL_COHERENT_EN 0x0aULL
121#define CONTROL_ISOC_EN 0x0bULL
122#define CONTROL_CMDBUF_EN 0x0cULL
123#define CONTROL_PPFLOG_EN 0x0dULL
124#define CONTROL_PPFINT_EN 0x0eULL
125
126/* command specific defines */
127#define CMD_COMPL_WAIT 0x01
128#define CMD_INV_DEV_ENTRY 0x02
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200129#define CMD_INV_IOMMU_PAGES 0x03
130#define CMD_INV_IOTLB_PAGES 0x04
Joerg Roedel58fc7f12011-04-11 11:13:24 +0200131#define CMD_INV_ALL 0x08
Joerg Roedel8d283c32008-06-26 21:27:38 +0200132
133#define CMD_COMPL_WAIT_STORE_MASK 0x01
Joerg Roedel519c31b2008-08-14 19:55:15 +0200134#define CMD_COMPL_WAIT_INT_MASK 0x02
Joerg Roedel8d283c32008-06-26 21:27:38 +0200135#define CMD_INV_IOMMU_PAGES_SIZE_MASK 0x01
136#define CMD_INV_IOMMU_PAGES_PDE_MASK 0x02
137
Joerg Roedel999ba412008-07-03 19:35:08 +0200138#define CMD_INV_IOMMU_ALL_PAGES_ADDRESS 0x7fffffffffffffffULL
139
Joerg Roedel8d283c32008-06-26 21:27:38 +0200140/* macros and definitions for device table entries */
141#define DEV_ENTRY_VALID 0x00
142#define DEV_ENTRY_TRANSLATION 0x01
143#define DEV_ENTRY_IR 0x3d
144#define DEV_ENTRY_IW 0x3e
Joerg Roedel9f5f5fb2008-08-14 19:55:16 +0200145#define DEV_ENTRY_NO_PAGE_FAULT 0x62
Joerg Roedel8d283c32008-06-26 21:27:38 +0200146#define DEV_ENTRY_EX 0x67
147#define DEV_ENTRY_SYSMGT1 0x68
148#define DEV_ENTRY_SYSMGT2 0x69
149#define DEV_ENTRY_INIT_PASS 0xb8
150#define DEV_ENTRY_EINT_PASS 0xb9
151#define DEV_ENTRY_NMI_PASS 0xba
152#define DEV_ENTRY_LINT0_PASS 0xbe
153#define DEV_ENTRY_LINT1_PASS 0xbf
Joerg Roedel38ddf412008-09-11 10:38:32 +0200154#define DEV_ENTRY_MODE_MASK 0x07
155#define DEV_ENTRY_MODE_SHIFT 0x09
Joerg Roedel8d283c32008-06-26 21:27:38 +0200156
157/* constants to configure the command buffer */
158#define CMD_BUFFER_SIZE 8192
Chris Wright549c90d2010-04-02 18:27:53 -0700159#define CMD_BUFFER_UNINITIALIZED 1
Joerg Roedel8d283c32008-06-26 21:27:38 +0200160#define CMD_BUFFER_ENTRIES 512
161#define MMIO_CMD_SIZE_SHIFT 56
162#define MMIO_CMD_SIZE_512 (0x9ULL << MMIO_CMD_SIZE_SHIFT)
163
Joerg Roedel335503e2008-09-05 14:29:07 +0200164/* constants for event buffer handling */
165#define EVT_BUFFER_SIZE 8192 /* 512 entries */
166#define EVT_LEN_MASK (0x9ULL << 56)
167
Joerg Roedel0feae532009-08-26 15:26:30 +0200168#define PAGE_MODE_NONE 0x00
Joerg Roedel8d283c32008-06-26 21:27:38 +0200169#define PAGE_MODE_1_LEVEL 0x01
170#define PAGE_MODE_2_LEVEL 0x02
171#define PAGE_MODE_3_LEVEL 0x03
Joerg Roedel9355a082009-09-02 14:24:08 +0200172#define PAGE_MODE_4_LEVEL 0x04
173#define PAGE_MODE_5_LEVEL 0x05
174#define PAGE_MODE_6_LEVEL 0x06
Joerg Roedel8d283c32008-06-26 21:27:38 +0200175
Joerg Roedel9355a082009-09-02 14:24:08 +0200176#define PM_LEVEL_SHIFT(x) (12 + ((x) * 9))
177#define PM_LEVEL_SIZE(x) (((x) < 6) ? \
178 ((1ULL << PM_LEVEL_SHIFT((x))) - 1): \
179 (0xffffffffffffffffULL))
180#define PM_LEVEL_INDEX(x, a) (((a) >> PM_LEVEL_SHIFT((x))) & 0x1ffULL)
Joerg Roedel50020fb2009-09-02 15:38:40 +0200181#define PM_LEVEL_ENC(x) (((x) << 9) & 0xe00ULL)
182#define PM_LEVEL_PDE(x, a) ((a) | PM_LEVEL_ENC((x)) | \
183 IOMMU_PTE_P | IOMMU_PTE_IR | IOMMU_PTE_IW)
Joerg Roedela6b256b2009-09-03 12:21:31 +0200184#define PM_PTE_LEVEL(pte) (((pte) >> 9) & 0x7ULL)
Joerg Roedel8d283c32008-06-26 21:27:38 +0200185
Joerg Roedelabdc5eb2009-09-03 11:33:51 +0200186#define PM_MAP_4k 0
187#define PM_ADDR_MASK 0x000ffffffffff000ULL
188#define PM_MAP_MASK(lvl) (PM_ADDR_MASK & \
189 (~((1ULL << (12 + ((lvl) * 9))) - 1)))
190#define PM_ALIGNED(lvl, addr) ((PM_MAP_MASK(lvl) & (addr)) == (addr))
Joerg Roedel8d283c32008-06-26 21:27:38 +0200191
Joerg Roedelcbb9d722010-01-15 14:41:15 +0100192/*
193 * Returns the page table level to use for a given page size
194 * Pagesize is expected to be a power-of-two
195 */
196#define PAGE_SIZE_LEVEL(pagesize) \
197 ((__ffs(pagesize) - 12) / 9)
198/*
199 * Returns the number of ptes to use for a given page size
200 * Pagesize is expected to be a power-of-two
201 */
202#define PAGE_SIZE_PTE_COUNT(pagesize) \
203 (1ULL << ((__ffs(pagesize) - 12) % 9))
204
205/*
206 * Aligns a given io-virtual address to a given page size
207 * Pagesize is expected to be a power-of-two
208 */
209#define PAGE_SIZE_ALIGN(address, pagesize) \
210 ((address) & ~((pagesize) - 1))
211/*
212 * Creates an IOMMU PTE for an address an a given pagesize
213 * The PTE has no permission bits set
214 * Pagesize is expected to be a power-of-two larger than 4096
215 */
216#define PAGE_SIZE_PTE(address, pagesize) \
217 (((address) | ((pagesize) - 1)) & \
218 (~(pagesize >> 1)) & PM_ADDR_MASK)
219
Joerg Roedel24cd7722010-01-19 17:27:39 +0100220/*
221 * Takes a PTE value with mode=0x07 and returns the page size it maps
222 */
223#define PTE_PAGE_SIZE(pte) \
224 (1ULL << (1 + ffz(((pte) | 0xfffULL))))
225
Joerg Roedel8d283c32008-06-26 21:27:38 +0200226#define IOMMU_PTE_P (1ULL << 0)
Joerg Roedel38ddf412008-09-11 10:38:32 +0200227#define IOMMU_PTE_TV (1ULL << 1)
Joerg Roedel8d283c32008-06-26 21:27:38 +0200228#define IOMMU_PTE_U (1ULL << 59)
229#define IOMMU_PTE_FC (1ULL << 60)
230#define IOMMU_PTE_IR (1ULL << 61)
231#define IOMMU_PTE_IW (1ULL << 62)
232
Joerg Roedelee6c2862011-11-09 12:06:03 +0100233#define DTE_FLAG_IOTLB (0x01UL << 32)
Joerg Roedelfd7b5532011-04-05 15:31:08 +0200234
Joerg Roedel8d283c32008-06-26 21:27:38 +0200235#define IOMMU_PAGE_MASK (((1ULL << 52) - 1) & ~0xfffULL)
236#define IOMMU_PTE_PRESENT(pte) ((pte) & IOMMU_PTE_P)
237#define IOMMU_PTE_PAGE(pte) (phys_to_virt((pte) & IOMMU_PAGE_MASK))
238#define IOMMU_PTE_MODE(pte) (((pte) >> 9) & 0x07)
239
240#define IOMMU_PROT_MASK 0x03
241#define IOMMU_PROT_IR 0x01
242#define IOMMU_PROT_IW 0x02
243
244/* IOMMU capabilities */
245#define IOMMU_CAP_IOTLB 24
246#define IOMMU_CAP_NPCACHE 26
Joerg Roedeld99ddec2011-04-11 11:03:18 +0200247#define IOMMU_CAP_EFR 27
Joerg Roedel8d283c32008-06-26 21:27:38 +0200248
249#define MAX_DOMAIN_ID 65536
250
Joerg Roedel90008ee2008-09-09 16:41:05 +0200251/* FIXME: move this macro to <linux/pci.h> */
252#define PCI_BUS(x) (((x) >> 8) & 0xff)
253
Joerg Roedel9fdb19d2008-12-02 17:46:25 +0100254/* Protection domain flags */
255#define PD_DMA_OPS_MASK (1UL << 0) /* domain used for dma_ops */
Joerg Roedele2dc14a2008-12-10 18:48:59 +0100256#define PD_DEFAULT_MASK (1UL << 1) /* domain is a default dma_ops
257 domain for an IOMMU */
Joerg Roedel0feae532009-08-26 15:26:30 +0200258#define PD_PASSTHROUGH_MASK (1UL << 2) /* domain has no page
259 translation */
260
Joerg Roedelfefda112009-05-20 12:21:42 +0200261extern bool amd_iommu_dump;
262#define DUMP_printk(format, arg...) \
263 do { \
264 if (amd_iommu_dump) \
Joerg Roedel4c6f40d2009-09-01 16:43:58 +0200265 printk(KERN_INFO "AMD-Vi: " format, ## arg); \
Joerg Roedelfefda112009-05-20 12:21:42 +0200266 } while(0);
Joerg Roedel9fdb19d2008-12-02 17:46:25 +0100267
Joerg Roedel318afd42009-11-23 18:32:38 +0100268/* global flag if IOMMUs cache non-present entries */
269extern bool amd_iommu_np_cache;
Joerg Roedel60f723b2011-04-05 12:50:24 +0200270/* Only true if all IOMMUs support device IOTLBs */
271extern bool amd_iommu_iotlb_sup;
Joerg Roedel318afd42009-11-23 18:32:38 +0100272
Joerg Roedel56947032008-07-11 17:14:20 +0200273/*
Joerg Roedel3bd22172009-05-04 15:06:20 +0200274 * Make iterating over all IOMMUs easier
275 */
276#define for_each_iommu(iommu) \
277 list_for_each_entry((iommu), &amd_iommu_list, list)
278#define for_each_iommu_safe(iommu, next) \
279 list_for_each_entry_safe((iommu), (next), &amd_iommu_list, list)
280
Joerg Roedel384de722009-05-15 12:30:05 +0200281#define APERTURE_RANGE_SHIFT 27 /* 128 MB */
282#define APERTURE_RANGE_SIZE (1ULL << APERTURE_RANGE_SHIFT)
283#define APERTURE_RANGE_PAGES (APERTURE_RANGE_SIZE >> PAGE_SHIFT)
284#define APERTURE_MAX_RANGES 32 /* allows 4GB of DMA address space */
285#define APERTURE_RANGE_INDEX(a) ((a) >> APERTURE_RANGE_SHIFT)
286#define APERTURE_PAGE_INDEX(a) (((a) >> 21) & 0x3fULL)
Joerg Roedel8d283c32008-06-26 21:27:38 +0200287
Joerg Roedel56947032008-07-11 17:14:20 +0200288/*
289 * This structure contains generic data for IOMMU protection domains
290 * independent of their use.
291 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200292struct protection_domain {
Joerg Roedelaeb26f52009-11-20 16:44:01 +0100293 struct list_head list; /* for list of all protection domains */
Joerg Roedel7c392cb2009-11-26 11:13:32 +0100294 struct list_head dev_list; /* List of all devices in this domain */
Joerg Roedel9fdb19d2008-12-02 17:46:25 +0100295 spinlock_t lock; /* mostly used to lock the page table*/
Joerg Roedel5d214fe2010-02-08 14:44:49 +0100296 struct mutex api_lock; /* protect page tables in the iommu-api path */
Joerg Roedel9fdb19d2008-12-02 17:46:25 +0100297 u16 id; /* the domain id written to the device table */
298 int mode; /* paging mode (0-6 levels) */
299 u64 *pt_root; /* page table root pointer */
300 unsigned long flags; /* flags to find out type of domain */
Joerg Roedel04bfdd82009-09-02 16:00:23 +0200301 bool updated; /* complete domain flush required */
Joerg Roedel863c74e2008-12-02 17:56:36 +0100302 unsigned dev_cnt; /* devices assigned to this domain */
Joerg Roedelc4596112009-11-20 14:57:32 +0100303 unsigned dev_iommu[MAX_IOMMUS]; /* per-IOMMU reference count */
Joerg Roedel9fdb19d2008-12-02 17:46:25 +0100304 void *priv; /* private data */
Joerg Roedelc4596112009-11-20 14:57:32 +0100305
Joerg Roedel8d283c32008-06-26 21:27:38 +0200306};
307
Joerg Roedel56947032008-07-11 17:14:20 +0200308/*
Joerg Roedel657cbb62009-11-23 15:26:46 +0100309 * This struct contains device specific data for the IOMMU
310 */
311struct iommu_dev_data {
Joerg Roedel7c392cb2009-11-26 11:13:32 +0100312 struct list_head list; /* For domain->dev_list */
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200313 struct list_head dev_data_list; /* For global dev_data_list */
Joerg Roedel71f77582011-06-09 19:03:15 +0200314 struct iommu_dev_data *alias_data;/* The alias dev_data */
Joerg Roedel657cbb62009-11-23 15:26:46 +0100315 struct protection_domain *domain; /* Domain the device is bound to */
Joerg Roedel24100052009-11-25 15:59:57 +0100316 atomic_t bind; /* Domain attach reverent count */
Joerg Roedelf62dda62011-06-09 12:55:35 +0200317 u16 devid; /* PCI Device ID */
Joerg Roedelea61cdd2011-06-09 12:56:30 +0200318 struct {
319 bool enabled;
320 int qdep;
321 } ats; /* ATS state */
Joerg Roedel657cbb62009-11-23 15:26:46 +0100322};
323
324/*
Joerg Roedelc3239562009-05-12 10:56:44 +0200325 * For dynamic growth the aperture size is split into ranges of 128MB of
326 * DMA address space each. This struct represents one such range.
327 */
328struct aperture_range {
329
330 /* address allocation bitmap */
331 unsigned long *bitmap;
332
333 /*
334 * Array of PTE pages for the aperture. In this array we save all the
335 * leaf pages of the domain page table used for the aperture. This way
336 * we don't need to walk the page table to find a specific PTE. We can
337 * just calculate its address in constant time.
338 */
339 u64 *pte_pages[64];
Joerg Roedel384de722009-05-15 12:30:05 +0200340
341 unsigned long offset;
Joerg Roedelc3239562009-05-12 10:56:44 +0200342};
343
344/*
Joerg Roedel56947032008-07-11 17:14:20 +0200345 * Data container for a dma_ops specific protection domain
346 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200347struct dma_ops_domain {
348 struct list_head list;
Joerg Roedel56947032008-07-11 17:14:20 +0200349
350 /* generic protection domain information */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200351 struct protection_domain domain;
Joerg Roedel56947032008-07-11 17:14:20 +0200352
353 /* size of the aperture for the mappings */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200354 unsigned long aperture_size;
Joerg Roedel56947032008-07-11 17:14:20 +0200355
356 /* address we start to search for free addresses */
Joerg Roedel803b8cb2009-05-18 15:32:48 +0200357 unsigned long next_address;
Joerg Roedel56947032008-07-11 17:14:20 +0200358
Joerg Roedelc3239562009-05-12 10:56:44 +0200359 /* address space relevant data */
Joerg Roedel384de722009-05-15 12:30:05 +0200360 struct aperture_range *aperture[APERTURE_MAX_RANGES];
Joerg Roedel1c655772008-09-04 18:40:05 +0200361
362 /* This will be set to true when TLB needs to be flushed */
363 bool need_flush;
Joerg Roedelbd60b732008-09-11 10:24:48 +0200364
365 /*
366 * if this is a preallocated domain, keep the device for which it was
367 * preallocated in this variable
368 */
369 u16 target_dev;
Joerg Roedel8d283c32008-06-26 21:27:38 +0200370};
371
Joerg Roedel56947032008-07-11 17:14:20 +0200372/*
373 * Structure where we save information about one hardware AMD IOMMU in the
374 * system.
375 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200376struct amd_iommu {
377 struct list_head list;
Joerg Roedel56947032008-07-11 17:14:20 +0200378
Joerg Roedelbb527772009-11-20 14:31:51 +0100379 /* Index within the IOMMU array */
380 int index;
381
Joerg Roedel56947032008-07-11 17:14:20 +0200382 /* locks the accesses to the hardware */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200383 spinlock_t lock;
384
Joerg Roedel3eaf28a2008-09-08 15:55:10 +0200385 /* Pointer to PCI device of this IOMMU */
386 struct pci_dev *dev;
387
Joerg Roedel56947032008-07-11 17:14:20 +0200388 /* physical address of MMIO space */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200389 u64 mmio_phys;
Joerg Roedel56947032008-07-11 17:14:20 +0200390 /* virtual address of MMIO space */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200391 u8 *mmio_base;
Joerg Roedel56947032008-07-11 17:14:20 +0200392
393 /* capabilities of that IOMMU read from ACPI */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200394 u32 cap;
Joerg Roedel56947032008-07-11 17:14:20 +0200395
Joerg Roedele9bf5192010-09-20 14:33:07 +0200396 /* flags read from acpi table */
397 u8 acpi_flags;
398
Joerg Roedeld99ddec2011-04-11 11:03:18 +0200399 /* Extended features */
400 u64 features;
401
Richard Kennedyeac9fbc2008-11-24 13:53:24 +0000402 /*
403 * Capability pointer. There could be more than one IOMMU per PCI
404 * device function if there are more than one AMD IOMMU capability
405 * pointers.
406 */
407 u16 cap_ptr;
408
Joerg Roedelee893c22008-09-08 14:48:04 +0200409 /* pci domain of this IOMMU */
410 u16 pci_seg;
411
Joerg Roedel56947032008-07-11 17:14:20 +0200412 /* first device this IOMMU handles. read from PCI */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200413 u16 first_device;
Joerg Roedel56947032008-07-11 17:14:20 +0200414 /* last device this IOMMU handles. read from PCI */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200415 u16 last_device;
Joerg Roedel56947032008-07-11 17:14:20 +0200416
417 /* start of exclusion range of that IOMMU */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200418 u64 exclusion_start;
Joerg Roedel56947032008-07-11 17:14:20 +0200419 /* length of exclusion range of that IOMMU */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200420 u64 exclusion_length;
421
Joerg Roedel56947032008-07-11 17:14:20 +0200422 /* command buffer virtual address */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200423 u8 *cmd_buf;
Joerg Roedel56947032008-07-11 17:14:20 +0200424 /* size of command buffer */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200425 u32 cmd_buf_size;
426
Joerg Roedel335503e2008-09-05 14:29:07 +0200427 /* size of event buffer */
428 u32 evt_buf_size;
Richard Kennedyeac9fbc2008-11-24 13:53:24 +0000429 /* event buffer virtual address */
430 u8 *evt_buf;
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200431 /* MSI number for event interrupt */
432 u16 evt_msi_num;
Joerg Roedel335503e2008-09-05 14:29:07 +0200433
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200434 /* true if interrupts for this IOMMU are already enabled */
435 bool int_enabled;
436
Richard Kennedyeac9fbc2008-11-24 13:53:24 +0000437 /* if one, we need to send a completion wait command */
Joerg Roedel0cfd7aa2008-12-10 19:58:00 +0100438 bool need_sync;
Richard Kennedyeac9fbc2008-11-24 13:53:24 +0000439
Joerg Roedel56947032008-07-11 17:14:20 +0200440 /* default dma_ops domain for that IOMMU */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200441 struct dma_ops_domain *default_dom;
Joerg Roedel4c894f42010-09-23 15:15:19 +0200442
443 /*
Matthew Garrett5bcd7572010-10-04 14:59:31 -0400444 * We can't rely on the BIOS to restore all values on reinit, so we
445 * need to stash them
Joerg Roedel4c894f42010-09-23 15:15:19 +0200446 */
Matthew Garrett5bcd7572010-10-04 14:59:31 -0400447
448 /* The iommu BAR */
449 u32 stored_addr_lo;
450 u32 stored_addr_hi;
451
452 /*
453 * Each iommu has 6 l1s, each of which is documented as having 0x12
454 * registers
455 */
456 u32 stored_l1[6][0x12];
457
458 /* The l2 indirect registers */
459 u32 stored_l2[0x83];
Joerg Roedel8d283c32008-06-26 21:27:38 +0200460};
461
Joerg Roedel56947032008-07-11 17:14:20 +0200462/*
463 * List with all IOMMUs in the system. This list is not locked because it is
464 * only written and read at driver initialization or suspend time
465 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200466extern struct list_head amd_iommu_list;
467
Joerg Roedel56947032008-07-11 17:14:20 +0200468/*
Joerg Roedelbb527772009-11-20 14:31:51 +0100469 * Array with pointers to each IOMMU struct
470 * The indices are referenced in the protection domains
471 */
472extern struct amd_iommu *amd_iommus[MAX_IOMMUS];
473
474/* Number of IOMMUs present in the system */
475extern int amd_iommus_present;
476
477/*
Joerg Roedelaeb26f52009-11-20 16:44:01 +0100478 * Declarations for the global list of all protection domains
479 */
480extern spinlock_t amd_iommu_pd_lock;
481extern struct list_head amd_iommu_pd_list;
482
483/*
Joerg Roedel56947032008-07-11 17:14:20 +0200484 * Structure defining one entry in the device table
485 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200486struct dev_table_entry {
Joerg Roedelee6c2862011-11-09 12:06:03 +0100487 u64 data[4];
Joerg Roedel8d283c32008-06-26 21:27:38 +0200488};
489
Joerg Roedel56947032008-07-11 17:14:20 +0200490/*
491 * One entry for unity mappings parsed out of the ACPI table.
492 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200493struct unity_map_entry {
494 struct list_head list;
Joerg Roedel56947032008-07-11 17:14:20 +0200495
496 /* starting device id this entry is used for (including) */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200497 u16 devid_start;
Joerg Roedel56947032008-07-11 17:14:20 +0200498 /* end device id this entry is used for (including) */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200499 u16 devid_end;
Joerg Roedel56947032008-07-11 17:14:20 +0200500
501 /* start address to unity map (including) */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200502 u64 address_start;
Joerg Roedel56947032008-07-11 17:14:20 +0200503 /* end address to unity map (including) */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200504 u64 address_end;
Joerg Roedel56947032008-07-11 17:14:20 +0200505
506 /* required protection */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200507 int prot;
508};
509
Joerg Roedel56947032008-07-11 17:14:20 +0200510/*
511 * List of all unity mappings. It is not locked because as runtime it is only
512 * read. It is created at ACPI table parsing time.
513 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200514extern struct list_head amd_iommu_unity_map;
515
Joerg Roedel56947032008-07-11 17:14:20 +0200516/*
517 * Data structures for device handling
518 */
519
520/*
521 * Device table used by hardware. Read and write accesses by software are
522 * locked with the amd_iommu_pd_table lock.
523 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200524extern struct dev_table_entry *amd_iommu_dev_table;
Joerg Roedel56947032008-07-11 17:14:20 +0200525
526/*
527 * Alias table to find requestor ids to device ids. Not locked because only
528 * read on runtime.
529 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200530extern u16 *amd_iommu_alias_table;
Joerg Roedel56947032008-07-11 17:14:20 +0200531
532/*
533 * Reverse lookup table to find the IOMMU which translates a specific device.
534 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200535extern struct amd_iommu **amd_iommu_rlookup_table;
536
Joerg Roedel56947032008-07-11 17:14:20 +0200537/* size of the dma_ops aperture as power of 2 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200538extern unsigned amd_iommu_aperture_order;
539
Joerg Roedel56947032008-07-11 17:14:20 +0200540/* largest PCI device id we expect translation requests for */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200541extern u16 amd_iommu_last_bdf;
542
Joerg Roedel56947032008-07-11 17:14:20 +0200543/* allocation bitmap for domain ids */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200544extern unsigned long *amd_iommu_pd_alloc_bitmap;
545
FUJITA Tomonoriafa9fdc2008-09-20 01:23:30 +0900546/*
547 * If true, the addresses will be flushed on unmap time, not when
548 * they are reused
549 */
550extern bool amd_iommu_unmap_flush;
551
Joerg Roedeld591b0a2008-07-11 17:14:35 +0200552/* takes bus and device/function and returns the device id
553 * FIXME: should that be in generic PCI code? */
554static inline u16 calc_devid(u8 bus, u8 devfn)
555{
556 return (((u16)bus) << 8) | devfn;
557}
558
Joerg Roedela9dddbe2008-12-12 12:33:06 +0100559#ifdef CONFIG_AMD_IOMMU_STATS
560
561struct __iommu_counter {
562 char *name;
563 struct dentry *dent;
564 u64 value;
565};
566
567#define DECLARE_STATS_COUNTER(nm) \
568 static struct __iommu_counter nm = { \
569 .name = #nm, \
570 }
571
572#define INC_STATS_COUNTER(name) name.value += 1
573#define ADD_STATS_COUNTER(name, x) name.value += (x)
574#define SUB_STATS_COUNTER(name, x) name.value -= (x)
575
576#else /* CONFIG_AMD_IOMMU_STATS */
577
578#define DECLARE_STATS_COUNTER(name)
579#define INC_STATS_COUNTER(name)
580#define ADD_STATS_COUNTER(name, x)
581#define SUB_STATS_COUNTER(name, x)
582
583#endif /* CONFIG_AMD_IOMMU_STATS */
584
H. Peter Anvin1965aae2008-10-22 22:26:29 -0700585#endif /* _ASM_X86_AMD_IOMMU_TYPES_H */