blob: 807bb5bf91fc84db70430ba17b7f507b6ca11a76 [file] [log] [blame]
Thomas Abraham0561cea2011-11-02 19:31:15 +09001/*
2 * Samsung's Exynos4210 SoC device tree source
3 *
4 * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
5 * http://www.samsung.com
6 * Copyright (c) 2010-2011 Linaro Ltd.
7 * www.linaro.org
8 *
9 * Samsung's Exynos4210 SoC device nodes are listed in this file. Exynos4210
10 * based board files can include this file and provide values for board specfic
11 * bindings.
12 *
13 * Note: This file does not include device nodes for all the controllers in
14 * Exynos4210 SoC. As device tree coverage for Exynos4210 increases, additional
15 * nodes can be added to this file.
16 *
17 * This program is free software; you can redistribute it and/or modify
18 * it under the terms of the GNU General Public License version 2 as
19 * published by the Free Software Foundation.
20*/
21
Padmavathi Venna37992792013-06-18 00:02:08 +090022#include "exynos4.dtsi"
23#include "exynos4210-pinctrl.dtsi"
Thomas Abraham0561cea2011-11-02 19:31:15 +090024
25/ {
Sachin Kamat8bdb31b2014-03-21 02:17:22 +090026 compatible = "samsung,exynos4210", "samsung,exynos4";
Thomas Abraham0561cea2011-11-02 19:31:15 +090027
Thomas Abraham4980c392012-07-14 10:45:32 +090028 aliases {
Thomas Abraham87711d82012-09-07 06:14:26 +090029 pinctrl0 = &pinctrl_0;
30 pinctrl1 = &pinctrl_1;
31 pinctrl2 = &pinctrl_2;
Thomas Abraham4980c392012-07-14 10:45:32 +090032 };
33
Tomasz Figad19bb392014-06-24 18:08:27 +020034 pmu_system_controller: system-controller@10020000 {
35 clock-names = "clkout0", "clkout1", "clkout2", "clkout3",
36 "clkout4", "clkout8", "clkout9";
37 clocks = <&clock CLK_OUT_DMC>, <&clock CLK_OUT_TOP>,
38 <&clock CLK_OUT_LEFTBUS>, <&clock CLK_OUT_RIGHTBUS>,
39 <&clock CLK_OUT_CPU>, <&clock CLK_XXTI>,
40 <&clock CLK_XUSBXTI>;
41 #clock-cells = <1>;
42 };
43
Sachin Kamatb3205de2014-05-13 07:13:44 +090044 sysram@02020000 {
45 compatible = "mmio-sram";
46 reg = <0x02020000 0x20000>;
47 #address-cells = <1>;
48 #size-cells = <1>;
49 ranges = <0 0x02020000 0x20000>;
50
51 smp-sysram@0 {
52 compatible = "samsung,exynos4210-sysram";
53 reg = <0x0 0x1000>;
54 };
55
56 smp-sysram@1f000 {
57 compatible = "samsung,exynos4210-sysram-ns";
58 reg = <0x1f000 0x1000>;
59 };
60 };
61
Tomasz Figa91d88f02012-11-22 00:22:09 +090062 pd_lcd1: lcd1-power-domain@10023CA0 {
63 compatible = "samsung,exynos4210-pd";
64 reg = <0x10023CA0 0x20>;
65 };
66
Tomasz Figa0572b722013-12-19 03:17:54 +090067 gic: interrupt-controller@10490000 {
Thomas Abrahamda911782012-02-08 11:42:43 +090068 cpu-offset = <0x8000>;
Thomas Abraham0561cea2011-11-02 19:31:15 +090069 };
70
Tomasz Figa0572b722013-12-19 03:17:54 +090071 combiner: interrupt-controller@10440000 {
Arnd Bergmann30269dd2013-04-12 15:15:58 +020072 samsung,combiner-nr = <16>;
Thomas Abraham49229722012-07-13 15:25:08 +090073 interrupts = <0 0 0>, <0 1 0>, <0 2 0>, <0 3 0>,
74 <0 4 0>, <0 5 0>, <0 6 0>, <0 7 0>,
75 <0 8 0>, <0 9 0>, <0 10 0>, <0 11 0>,
76 <0 12 0>, <0 13 0>, <0 14 0>, <0 15 0>;
77 };
78
Thomas Abrahambbd97002013-03-09 16:12:35 +090079 mct@10050000 {
80 compatible = "samsung,exynos4210-mct";
81 reg = <0x10050000 0x800>;
Thomas Abrahambbd97002013-03-09 16:12:35 +090082 interrupt-parent = <&mct_map>;
Tomasz Figa84ee1c152013-12-19 03:17:49 +090083 interrupts = <0>, <1>, <2>, <3>, <4>, <5>;
Andrzej Hajda1c75a782014-02-26 09:53:30 +090084 clocks = <&clock CLK_FIN_PLL>, <&clock CLK_MCT>;
Thomas Abraham7ad34332013-03-09 17:11:38 +090085 clock-names = "fin_pll", "mct";
Thomas Abrahambbd97002013-03-09 16:12:35 +090086
87 mct_map: mct-map {
Tomasz Figa84ee1c152013-12-19 03:17:49 +090088 #interrupt-cells = <1>;
Thomas Abrahambbd97002013-03-09 16:12:35 +090089 #address-cells = <0>;
90 #size-cells = <0>;
Tomasz Figa84ee1c152013-12-19 03:17:49 +090091 interrupt-map = <0 &gic 0 57 0>,
92 <1 &gic 0 69 0>,
93 <2 &combiner 12 6>,
94 <3 &combiner 12 7>,
95 <4 &gic 0 42 0>,
96 <5 &gic 0 48 0>;
Thomas Abrahambbd97002013-03-09 16:12:35 +090097 };
98 };
99
Lee Jonese7787aed2013-08-06 03:04:43 +0900100 clock: clock-controller@10030000 {
Thomas Abrahamd8bafc82013-03-09 17:11:33 +0900101 compatible = "samsung,exynos4210-clock";
102 reg = <0x10030000 0x20000>;
103 #clock-cells = <1>;
104 };
105
Thomas Abraham87711d82012-09-07 06:14:26 +0900106 pinctrl_0: pinctrl@11400000 {
Kukjin Kimb533c862013-01-02 16:05:42 -0800107 compatible = "samsung,exynos4210-pinctrl";
Thomas Abraham87711d82012-09-07 06:14:26 +0900108 reg = <0x11400000 0x1000>;
109 interrupts = <0 47 0>;
Thomas Abraham87711d82012-09-07 06:14:26 +0900110 };
111
112 pinctrl_1: pinctrl@11000000 {
Kukjin Kimb533c862013-01-02 16:05:42 -0800113 compatible = "samsung,exynos4210-pinctrl";
Thomas Abraham87711d82012-09-07 06:14:26 +0900114 reg = <0x11000000 0x1000>;
115 interrupts = <0 46 0>;
Thomas Abraham87711d82012-09-07 06:14:26 +0900116
117 wakup_eint: wakeup-interrupt-controller {
118 compatible = "samsung,exynos4210-wakeup-eint";
119 interrupt-parent = <&gic>;
Tomasz Figaa04b07c2012-10-11 10:11:18 +0200120 interrupts = <0 32 0>;
Thomas Abraham87711d82012-09-07 06:14:26 +0900121 };
122 };
123
124 pinctrl_2: pinctrl@03860000 {
Kukjin Kimb533c862013-01-02 16:05:42 -0800125 compatible = "samsung,exynos4210-pinctrl";
Thomas Abraham87711d82012-09-07 06:14:26 +0900126 reg = <0x03860000 0x1000>;
127 };
128
Amit Daniel Kachhap8d4155d2012-10-29 21:18:01 +0900129 tmu@100C0000 {
130 compatible = "samsung,exynos4210-tmu";
131 interrupt-parent = <&combiner>;
132 reg = <0x100C0000 0x100>;
133 interrupts = <2 4>;
Andrzej Hajda1c75a782014-02-26 09:53:30 +0900134 clocks = <&clock CLK_TMU_APBIF>;
Sachin Kamate6199af2013-04-23 23:20:19 +0900135 clock-names = "tmu_apbif";
136 status = "disabled";
Amit Daniel Kachhap8d4155d2012-10-29 21:18:01 +0900137 };
Sachin Kamat66d302a2013-04-04 13:48:45 +0900138
139 g2d@12800000 {
140 compatible = "samsung,s5pv210-g2d";
141 reg = <0x12800000 0x1000>;
142 interrupts = <0 89 0>;
Andrzej Hajda1c75a782014-02-26 09:53:30 +0900143 clocks = <&clock CLK_SCLK_FIMG2D>, <&clock CLK_G2D>;
Sachin Kamat37bf5792013-06-10 17:52:24 +0900144 clock-names = "sclk_fimg2d", "fimg2d";
Sachin Kamat66d302a2013-04-04 13:48:45 +0900145 status = "disabled";
146 };
Sylwester Nawrocki54a88962013-08-06 02:49:45 +0900147
148 camera {
Andrzej Hajda1c75a782014-02-26 09:53:30 +0900149 clocks = <&clock CLK_SCLK_CAM0>, <&clock CLK_SCLK_CAM1>,
150 <&clock CLK_PIXELASYNCM0>, <&clock CLK_PIXELASYNCM1>;
Sylwester Nawrocki54a88962013-08-06 02:49:45 +0900151 clock-names = "sclk_cam0", "sclk_cam1", "pxl_async0", "pxl_async1";
152
153 fimc_0: fimc@11800000 {
154 samsung,pix-limits = <4224 8192 1920 4224>;
155 samsung,mainscaler-ext;
156 samsung,cam-if;
157 };
158
159 fimc_1: fimc@11810000 {
160 samsung,pix-limits = <4224 8192 1920 4224>;
161 samsung,mainscaler-ext;
162 samsung,cam-if;
163 };
164
165 fimc_2: fimc@11820000 {
166 samsung,pix-limits = <4224 8192 1920 4224>;
167 samsung,mainscaler-ext;
168 samsung,lcd-wb;
169 };
170
171 fimc_3: fimc@11830000 {
172 samsung,pix-limits = <1920 8192 1366 1920>;
173 samsung,rotators = <0>;
174 samsung,mainscaler-ext;
175 samsung,lcd-wb;
176 };
177 };
Thomas Abraham0561cea2011-11-02 19:31:15 +0900178};