H. Peter Anvin | 1965aae | 2008-10-22 22:26:29 -0700 | [diff] [blame] | 1 | #ifndef _ASM_X86_HPET_H |
| 2 | #define _ASM_X86_HPET_H |
Thomas Gleixner | b8ce335 | 2007-10-12 23:04:07 +0200 | [diff] [blame] | 3 | |
venkatesh.pallipadi@intel.com | 58ac1e7 | 2008-09-05 18:02:17 -0700 | [diff] [blame] | 4 | #include <linux/msi.h> |
| 5 | |
Thomas Gleixner | b8ce335 | 2007-10-12 23:04:07 +0200 | [diff] [blame] | 6 | #ifdef CONFIG_HPET_TIMER |
| 7 | |
Thomas Gleixner | b8ce335 | 2007-10-12 23:04:07 +0200 | [diff] [blame] | 8 | #define HPET_MMAP_SIZE 1024 |
| 9 | |
| 10 | #define HPET_ID 0x000 |
| 11 | #define HPET_PERIOD 0x004 |
| 12 | #define HPET_CFG 0x010 |
| 13 | #define HPET_STATUS 0x020 |
| 14 | #define HPET_COUNTER 0x0f0 |
venkatesh.pallipadi@intel.com | 58ac1e7 | 2008-09-05 18:02:17 -0700 | [diff] [blame] | 15 | |
| 16 | #define HPET_Tn_CFG(n) (0x100 + 0x20 * n) |
| 17 | #define HPET_Tn_CMP(n) (0x108 + 0x20 * n) |
| 18 | #define HPET_Tn_ROUTE(n) (0x110 + 0x20 * n) |
| 19 | |
Thomas Gleixner | b8ce335 | 2007-10-12 23:04:07 +0200 | [diff] [blame] | 20 | #define HPET_T0_CFG 0x100 |
| 21 | #define HPET_T0_CMP 0x108 |
| 22 | #define HPET_T0_ROUTE 0x110 |
| 23 | #define HPET_T1_CFG 0x120 |
| 24 | #define HPET_T1_CMP 0x128 |
| 25 | #define HPET_T1_ROUTE 0x130 |
| 26 | #define HPET_T2_CFG 0x140 |
| 27 | #define HPET_T2_CMP 0x148 |
| 28 | #define HPET_T2_ROUTE 0x150 |
| 29 | |
| 30 | #define HPET_ID_REV 0x000000ff |
| 31 | #define HPET_ID_NUMBER 0x00001f00 |
| 32 | #define HPET_ID_64BIT 0x00002000 |
| 33 | #define HPET_ID_LEGSUP 0x00008000 |
| 34 | #define HPET_ID_VENDOR 0xffff0000 |
| 35 | #define HPET_ID_NUMBER_SHIFT 8 |
| 36 | #define HPET_ID_VENDOR_SHIFT 16 |
| 37 | |
| 38 | #define HPET_ID_VENDOR_8086 0x8086 |
| 39 | |
| 40 | #define HPET_CFG_ENABLE 0x001 |
| 41 | #define HPET_CFG_LEGACY 0x002 |
| 42 | #define HPET_LEGACY_8254 2 |
| 43 | #define HPET_LEGACY_RTC 8 |
| 44 | |
| 45 | #define HPET_TN_LEVEL 0x0002 |
| 46 | #define HPET_TN_ENABLE 0x0004 |
| 47 | #define HPET_TN_PERIODIC 0x0008 |
| 48 | #define HPET_TN_PERIODIC_CAP 0x0010 |
| 49 | #define HPET_TN_64BIT_CAP 0x0020 |
| 50 | #define HPET_TN_SETVAL 0x0040 |
| 51 | #define HPET_TN_32BIT 0x0100 |
| 52 | #define HPET_TN_ROUTE 0x3e00 |
| 53 | #define HPET_TN_FSB 0x4000 |
| 54 | #define HPET_TN_FSB_CAP 0x8000 |
| 55 | #define HPET_TN_ROUTE_SHIFT 9 |
| 56 | |
| 57 | /* Max HPET Period is 10^8 femto sec as in HPET spec */ |
| 58 | #define HPET_MAX_PERIOD 100000000UL |
| 59 | /* |
| 60 | * Min HPET period is 10^5 femto sec just for safety. If it is less than this, |
| 61 | * then 32 bit HPET counter wrapsaround in less than 0.5 sec. |
| 62 | */ |
| 63 | #define HPET_MIN_PERIOD 100000UL |
| 64 | |
| 65 | /* hpet memory map physical address */ |
| 66 | extern unsigned long hpet_address; |
Venki Pallipadi | 59c69f2 | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 67 | extern unsigned long force_hpet_address; |
Suresh Siddha | c8bc6f3 | 2009-08-04 12:07:09 -0700 | [diff] [blame] | 68 | extern u8 hpet_blockid; |
Thomas Gleixner | b17530b | 2007-10-19 20:35:02 +0200 | [diff] [blame] | 69 | extern int hpet_force_user; |
Pallipadi, Venkatesh | 73472a4 | 2010-01-21 11:09:52 -0800 | [diff] [blame] | 70 | extern u8 hpet_msi_disable; |
Thomas Gleixner | b8ce335 | 2007-10-12 23:04:07 +0200 | [diff] [blame] | 71 | extern int is_hpet_enabled(void); |
| 72 | extern int hpet_enable(void); |
OGAWA Hirofumi | c86c7fb | 2007-12-03 17:17:10 +0100 | [diff] [blame] | 73 | extern void hpet_disable(void); |
Jan Beulich | 5946fa3 | 2009-08-19 08:44:24 +0100 | [diff] [blame] | 74 | extern unsigned int hpet_readl(unsigned int a); |
Venki Pallipadi | bfe0c1c | 2007-10-12 23:04:24 +0200 | [diff] [blame] | 75 | extern void force_hpet_resume(void); |
Thomas Gleixner | b8ce335 | 2007-10-12 23:04:07 +0200 | [diff] [blame] | 76 | |
Thomas Gleixner | d0fbca8 | 2010-09-28 16:18:39 +0200 | [diff] [blame] | 77 | struct irq_data; |
| 78 | extern void hpet_msi_unmask(struct irq_data *data); |
| 79 | extern void hpet_msi_mask(struct irq_data *data); |
| 80 | struct hpet_dev; |
| 81 | extern void hpet_msi_write(struct hpet_dev *hdev, struct msi_msg *msg); |
| 82 | extern void hpet_msi_read(struct hpet_dev *hdev, struct msi_msg *msg); |
venkatesh.pallipadi@intel.com | 58ac1e7 | 2008-09-05 18:02:17 -0700 | [diff] [blame] | 83 | |
| 84 | #ifdef CONFIG_PCI_MSI |
Suresh Siddha | c8bc6f3 | 2009-08-04 12:07:09 -0700 | [diff] [blame] | 85 | extern int arch_setup_hpet_msi(unsigned int irq, unsigned int id); |
venkatesh.pallipadi@intel.com | 58ac1e7 | 2008-09-05 18:02:17 -0700 | [diff] [blame] | 86 | #else |
Suresh Siddha | c8bc6f3 | 2009-08-04 12:07:09 -0700 | [diff] [blame] | 87 | static inline int arch_setup_hpet_msi(unsigned int irq, unsigned int id) |
venkatesh.pallipadi@intel.com | 58ac1e7 | 2008-09-05 18:02:17 -0700 | [diff] [blame] | 88 | { |
| 89 | return -EINVAL; |
| 90 | } |
| 91 | #endif |
| 92 | |
Thomas Gleixner | b8ce335 | 2007-10-12 23:04:07 +0200 | [diff] [blame] | 93 | #ifdef CONFIG_HPET_EMULATE_RTC |
| 94 | |
| 95 | #include <linux/interrupt.h> |
| 96 | |
Bernhard Walle | 1bdbdaa | 2008-01-30 13:33:28 +0100 | [diff] [blame] | 97 | typedef irqreturn_t (*rtc_irq_handler)(int interrupt, void *cookie); |
Thomas Gleixner | b8ce335 | 2007-10-12 23:04:07 +0200 | [diff] [blame] | 98 | extern int hpet_mask_rtc_irq_bit(unsigned long bit_mask); |
| 99 | extern int hpet_set_rtc_irq_bit(unsigned long bit_mask); |
| 100 | extern int hpet_set_alarm_time(unsigned char hrs, unsigned char min, |
| 101 | unsigned char sec); |
| 102 | extern int hpet_set_periodic_freq(unsigned long freq); |
| 103 | extern int hpet_rtc_dropped_irq(void); |
| 104 | extern int hpet_rtc_timer_init(void); |
| 105 | extern irqreturn_t hpet_rtc_interrupt(int irq, void *dev_id); |
Bernhard Walle | 1bdbdaa | 2008-01-30 13:33:28 +0100 | [diff] [blame] | 106 | extern int hpet_register_irq_handler(rtc_irq_handler handler); |
| 107 | extern void hpet_unregister_irq_handler(rtc_irq_handler handler); |
Thomas Gleixner | b8ce335 | 2007-10-12 23:04:07 +0200 | [diff] [blame] | 108 | |
| 109 | #endif /* CONFIG_HPET_EMULATE_RTC */ |
| 110 | |
Ingo Molnar | df619e6 | 2008-01-30 13:30:02 +0100 | [diff] [blame] | 111 | #else /* CONFIG_HPET_TIMER */ |
Thomas Gleixner | b8ce335 | 2007-10-12 23:04:07 +0200 | [diff] [blame] | 112 | |
| 113 | static inline int hpet_enable(void) { return 0; } |
Ingo Molnar | df619e6 | 2008-01-30 13:30:02 +0100 | [diff] [blame] | 114 | static inline int is_hpet_enabled(void) { return 0; } |
Alok Kataria | bfc0f59 | 2008-07-01 11:43:24 -0700 | [diff] [blame] | 115 | #define hpet_readl(a) 0 |
Thomas Gleixner | b8ce335 | 2007-10-12 23:04:07 +0200 | [diff] [blame] | 116 | |
Ingo Molnar | df619e6 | 2008-01-30 13:30:02 +0100 | [diff] [blame] | 117 | #endif |
H. Peter Anvin | 1965aae | 2008-10-22 22:26:29 -0700 | [diff] [blame] | 118 | #endif /* _ASM_X86_HPET_H */ |